omap_hwmod_2420_data.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * XXX handle crossbar/shared link difference for L3?
  13. * XXX these should be marked initdata for multi-OMAP kernels
  14. */
  15. #include <linux/i2c-omap.h>
  16. #include <linux/platform_data/spi-omap2-mcspi.h>
  17. #include <linux/omap-dma.h>
  18. #include <plat/dmtimer.h>
  19. #include "omap_hwmod.h"
  20. #include "l3_2xxx.h"
  21. #include "l4_2xxx.h"
  22. #include "omap_hwmod_common_data.h"
  23. #include "cm-regbits-24xx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "i2c.h"
  26. #include "mmc.h"
  27. #include "serial.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2420 hardware module integration data
  31. *
  32. * All of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. /*
  38. * IP blocks
  39. */
  40. /* IVA1 (IVA1) */
  41. static struct omap_hwmod_class iva1_hwmod_class = {
  42. .name = "iva1",
  43. };
  44. static struct omap_hwmod_rst_info omap2420_iva_resets[] = {
  45. { .name = "iva", .rst_shift = 8 },
  46. };
  47. static struct omap_hwmod omap2420_iva_hwmod = {
  48. .name = "iva",
  49. .class = &iva1_hwmod_class,
  50. .clkdm_name = "iva1_clkdm",
  51. .rst_lines = omap2420_iva_resets,
  52. .rst_lines_cnt = ARRAY_SIZE(omap2420_iva_resets),
  53. .main_clk = "iva1_ifck",
  54. };
  55. /* DSP */
  56. static struct omap_hwmod_class dsp_hwmod_class = {
  57. .name = "dsp",
  58. };
  59. static struct omap_hwmod_rst_info omap2420_dsp_resets[] = {
  60. { .name = "logic", .rst_shift = 0 },
  61. { .name = "mmu", .rst_shift = 1 },
  62. };
  63. static struct omap_hwmod omap2420_dsp_hwmod = {
  64. .name = "dsp",
  65. .class = &dsp_hwmod_class,
  66. .clkdm_name = "dsp_clkdm",
  67. .rst_lines = omap2420_dsp_resets,
  68. .rst_lines_cnt = ARRAY_SIZE(omap2420_dsp_resets),
  69. .main_clk = "dsp_fck",
  70. };
  71. /* I2C common */
  72. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  73. .rev_offs = 0x00,
  74. .sysc_offs = 0x20,
  75. .syss_offs = 0x10,
  76. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  77. .sysc_fields = &omap_hwmod_sysc_type1,
  78. };
  79. static struct omap_hwmod_class i2c_class = {
  80. .name = "i2c",
  81. .sysc = &i2c_sysc,
  82. .rev = OMAP_I2C_IP_VERSION_1,
  83. .reset = &omap_i2c_reset,
  84. };
  85. static struct omap_i2c_dev_attr i2c_dev_attr = {
  86. .flags = OMAP_I2C_FLAG_NO_FIFO |
  87. OMAP_I2C_FLAG_SIMPLE_CLOCK |
  88. OMAP_I2C_FLAG_16BIT_DATA_REG |
  89. OMAP_I2C_FLAG_BUS_SHIFT_2,
  90. };
  91. /* I2C1 */
  92. static struct omap_hwmod omap2420_i2c1_hwmod = {
  93. .name = "i2c1",
  94. .main_clk = "i2c1_fck",
  95. .prcm = {
  96. .omap2 = {
  97. .module_offs = CORE_MOD,
  98. .prcm_reg_id = 1,
  99. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  100. .idlest_reg_id = 1,
  101. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  102. },
  103. },
  104. .class = &i2c_class,
  105. .dev_attr = &i2c_dev_attr,
  106. /*
  107. * From mach-omap2/pm24xx.c: "Putting MPU into the WFI state
  108. * while a transfer is active seems to cause the I2C block to
  109. * timeout. Why? Good question."
  110. */
  111. .flags = (HWMOD_16BIT_REG | HWMOD_BLOCK_WFI),
  112. };
  113. /* I2C2 */
  114. static struct omap_hwmod omap2420_i2c2_hwmod = {
  115. .name = "i2c2",
  116. .main_clk = "i2c2_fck",
  117. .prcm = {
  118. .omap2 = {
  119. .module_offs = CORE_MOD,
  120. .prcm_reg_id = 1,
  121. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  122. .idlest_reg_id = 1,
  123. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  124. },
  125. },
  126. .class = &i2c_class,
  127. .dev_attr = &i2c_dev_attr,
  128. .flags = HWMOD_16BIT_REG,
  129. };
  130. /* dma attributes */
  131. static struct omap_dma_dev_attr dma_dev_attr = {
  132. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  133. IS_CSSA_32 | IS_CDSA_32,
  134. .lch_count = 32,
  135. };
  136. static struct omap_hwmod omap2420_dma_system_hwmod = {
  137. .name = "dma",
  138. .class = &omap2xxx_dma_hwmod_class,
  139. .main_clk = "core_l3_ck",
  140. .dev_attr = &dma_dev_attr,
  141. .flags = HWMOD_NO_IDLEST,
  142. };
  143. /* mailbox */
  144. static struct omap_hwmod omap2420_mailbox_hwmod = {
  145. .name = "mailbox",
  146. .class = &omap2xxx_mailbox_hwmod_class,
  147. .main_clk = "mailboxes_ick",
  148. .prcm = {
  149. .omap2 = {
  150. .prcm_reg_id = 1,
  151. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  152. .module_offs = CORE_MOD,
  153. .idlest_reg_id = 1,
  154. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  155. },
  156. },
  157. };
  158. /*
  159. * 'mcbsp' class
  160. * multi channel buffered serial port controller
  161. */
  162. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  163. .name = "mcbsp",
  164. };
  165. static struct omap_hwmod_opt_clk mcbsp_opt_clks[] = {
  166. { .role = "pad_fck", .clk = "mcbsp_clks" },
  167. { .role = "prcm_fck", .clk = "func_96m_ck" },
  168. };
  169. /* mcbsp1 */
  170. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  171. .name = "mcbsp1",
  172. .class = &omap2420_mcbsp_hwmod_class,
  173. .main_clk = "mcbsp1_fck",
  174. .prcm = {
  175. .omap2 = {
  176. .prcm_reg_id = 1,
  177. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  178. .module_offs = CORE_MOD,
  179. .idlest_reg_id = 1,
  180. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  181. },
  182. },
  183. .opt_clks = mcbsp_opt_clks,
  184. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  185. };
  186. /* mcbsp2 */
  187. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  188. .name = "mcbsp2",
  189. .class = &omap2420_mcbsp_hwmod_class,
  190. .main_clk = "mcbsp2_fck",
  191. .prcm = {
  192. .omap2 = {
  193. .prcm_reg_id = 1,
  194. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  195. .module_offs = CORE_MOD,
  196. .idlest_reg_id = 1,
  197. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  198. },
  199. },
  200. .opt_clks = mcbsp_opt_clks,
  201. .opt_clks_cnt = ARRAY_SIZE(mcbsp_opt_clks),
  202. };
  203. static struct omap_hwmod_class_sysconfig omap2420_msdi_sysc = {
  204. .rev_offs = 0x3c,
  205. .sysc_offs = 0x64,
  206. .syss_offs = 0x68,
  207. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  208. .sysc_fields = &omap_hwmod_sysc_type1,
  209. };
  210. static struct omap_hwmod_class omap2420_msdi_hwmod_class = {
  211. .name = "msdi",
  212. .sysc = &omap2420_msdi_sysc,
  213. .reset = &omap_msdi_reset,
  214. };
  215. /* msdi1 */
  216. static struct omap_hwmod omap2420_msdi1_hwmod = {
  217. .name = "msdi1",
  218. .class = &omap2420_msdi_hwmod_class,
  219. .main_clk = "mmc_fck",
  220. .prcm = {
  221. .omap2 = {
  222. .prcm_reg_id = 1,
  223. .module_bit = OMAP2420_EN_MMC_SHIFT,
  224. .module_offs = CORE_MOD,
  225. .idlest_reg_id = 1,
  226. .idlest_idle_bit = OMAP2420_ST_MMC_SHIFT,
  227. },
  228. },
  229. .flags = HWMOD_16BIT_REG,
  230. };
  231. /* HDQ1W/1-wire */
  232. static struct omap_hwmod omap2420_hdq1w_hwmod = {
  233. .name = "hdq1w",
  234. .main_clk = "hdq_fck",
  235. .prcm = {
  236. .omap2 = {
  237. .module_offs = CORE_MOD,
  238. .prcm_reg_id = 1,
  239. .module_bit = OMAP24XX_EN_HDQ_SHIFT,
  240. .idlest_reg_id = 1,
  241. .idlest_idle_bit = OMAP24XX_ST_HDQ_SHIFT,
  242. },
  243. },
  244. .class = &omap2_hdq1w_class,
  245. };
  246. /*
  247. * interfaces
  248. */
  249. /* L4 CORE -> I2C1 interface */
  250. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  251. .master = &omap2xxx_l4_core_hwmod,
  252. .slave = &omap2420_i2c1_hwmod,
  253. .clk = "i2c1_ick",
  254. .user = OCP_USER_MPU | OCP_USER_SDMA,
  255. };
  256. /* L4 CORE -> I2C2 interface */
  257. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  258. .master = &omap2xxx_l4_core_hwmod,
  259. .slave = &omap2420_i2c2_hwmod,
  260. .clk = "i2c2_ick",
  261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  262. };
  263. /* IVA <- L3 interface */
  264. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  265. .master = &omap2xxx_l3_main_hwmod,
  266. .slave = &omap2420_iva_hwmod,
  267. .clk = "core_l3_ck",
  268. .user = OCP_USER_MPU | OCP_USER_SDMA,
  269. };
  270. /* DSP <- L3 interface */
  271. static struct omap_hwmod_ocp_if omap2420_l3__dsp = {
  272. .master = &omap2xxx_l3_main_hwmod,
  273. .slave = &omap2420_dsp_hwmod,
  274. .clk = "dsp_ick",
  275. .user = OCP_USER_MPU | OCP_USER_SDMA,
  276. };
  277. /* l4_wkup -> timer1 */
  278. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  279. .master = &omap2xxx_l4_wkup_hwmod,
  280. .slave = &omap2xxx_timer1_hwmod,
  281. .clk = "gpt1_ick",
  282. .user = OCP_USER_MPU | OCP_USER_SDMA,
  283. };
  284. /* l4_wkup -> wd_timer2 */
  285. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  286. .master = &omap2xxx_l4_wkup_hwmod,
  287. .slave = &omap2xxx_wd_timer2_hwmod,
  288. .clk = "mpu_wdt_ick",
  289. .user = OCP_USER_MPU | OCP_USER_SDMA,
  290. };
  291. /* l4_wkup -> gpio1 */
  292. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  293. .master = &omap2xxx_l4_wkup_hwmod,
  294. .slave = &omap2xxx_gpio1_hwmod,
  295. .clk = "gpios_ick",
  296. .user = OCP_USER_MPU | OCP_USER_SDMA,
  297. };
  298. /* l4_wkup -> gpio2 */
  299. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  300. .master = &omap2xxx_l4_wkup_hwmod,
  301. .slave = &omap2xxx_gpio2_hwmod,
  302. .clk = "gpios_ick",
  303. .user = OCP_USER_MPU | OCP_USER_SDMA,
  304. };
  305. /* l4_wkup -> gpio3 */
  306. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  307. .master = &omap2xxx_l4_wkup_hwmod,
  308. .slave = &omap2xxx_gpio3_hwmod,
  309. .clk = "gpios_ick",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* l4_wkup -> gpio4 */
  313. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  314. .master = &omap2xxx_l4_wkup_hwmod,
  315. .slave = &omap2xxx_gpio4_hwmod,
  316. .clk = "gpios_ick",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* dma_system -> L3 */
  320. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  321. .master = &omap2420_dma_system_hwmod,
  322. .slave = &omap2xxx_l3_main_hwmod,
  323. .clk = "core_l3_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* l4_core -> dma_system */
  327. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  328. .master = &omap2xxx_l4_core_hwmod,
  329. .slave = &omap2420_dma_system_hwmod,
  330. .clk = "sdma_ick",
  331. .addr = omap2_dma_system_addrs,
  332. .user = OCP_USER_MPU | OCP_USER_SDMA,
  333. };
  334. /* l4_core -> mailbox */
  335. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  336. .master = &omap2xxx_l4_core_hwmod,
  337. .slave = &omap2420_mailbox_hwmod,
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. /* l4_core -> mcbsp1 */
  341. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  342. .master = &omap2xxx_l4_core_hwmod,
  343. .slave = &omap2420_mcbsp1_hwmod,
  344. .clk = "mcbsp1_ick",
  345. .user = OCP_USER_MPU | OCP_USER_SDMA,
  346. };
  347. /* l4_core -> mcbsp2 */
  348. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  349. .master = &omap2xxx_l4_core_hwmod,
  350. .slave = &omap2420_mcbsp2_hwmod,
  351. .clk = "mcbsp2_ick",
  352. .user = OCP_USER_MPU | OCP_USER_SDMA,
  353. };
  354. /* l4_core -> msdi1 */
  355. static struct omap_hwmod_ocp_if omap2420_l4_core__msdi1 = {
  356. .master = &omap2xxx_l4_core_hwmod,
  357. .slave = &omap2420_msdi1_hwmod,
  358. .clk = "mmc_ick",
  359. .user = OCP_USER_MPU | OCP_USER_SDMA,
  360. };
  361. /* l4_core -> hdq1w interface */
  362. static struct omap_hwmod_ocp_if omap2420_l4_core__hdq1w = {
  363. .master = &omap2xxx_l4_core_hwmod,
  364. .slave = &omap2420_hdq1w_hwmod,
  365. .clk = "hdq_ick",
  366. .user = OCP_USER_MPU | OCP_USER_SDMA,
  367. .flags = OMAP_FIREWALL_L4 | OCPIF_SWSUP_IDLE,
  368. };
  369. /* l4_wkup -> 32ksync_counter */
  370. static struct omap_hwmod_ocp_if omap2420_l4_wkup__counter_32k = {
  371. .master = &omap2xxx_l4_wkup_hwmod,
  372. .slave = &omap2xxx_counter_32k_hwmod,
  373. .clk = "sync_32k_ick",
  374. .user = OCP_USER_MPU | OCP_USER_SDMA,
  375. };
  376. static struct omap_hwmod_ocp_if omap2420_l3__gpmc = {
  377. .master = &omap2xxx_l3_main_hwmod,
  378. .slave = &omap2xxx_gpmc_hwmod,
  379. .clk = "core_l3_ck",
  380. .user = OCP_USER_MPU | OCP_USER_SDMA,
  381. };
  382. static struct omap_hwmod_ocp_if *omap2420_hwmod_ocp_ifs[] __initdata = {
  383. &omap2xxx_l3_main__l4_core,
  384. &omap2xxx_mpu__l3_main,
  385. &omap2xxx_dss__l3,
  386. &omap2xxx_l4_core__mcspi1,
  387. &omap2xxx_l4_core__mcspi2,
  388. &omap2xxx_l4_core__l4_wkup,
  389. &omap2_l4_core__uart1,
  390. &omap2_l4_core__uart2,
  391. &omap2_l4_core__uart3,
  392. &omap2420_l4_core__i2c1,
  393. &omap2420_l4_core__i2c2,
  394. &omap2420_l3__iva,
  395. &omap2420_l3__dsp,
  396. &omap2420_l4_wkup__timer1,
  397. &omap2xxx_l4_core__timer2,
  398. &omap2xxx_l4_core__timer3,
  399. &omap2xxx_l4_core__timer4,
  400. &omap2xxx_l4_core__timer5,
  401. &omap2xxx_l4_core__timer6,
  402. &omap2xxx_l4_core__timer7,
  403. &omap2xxx_l4_core__timer8,
  404. &omap2xxx_l4_core__timer9,
  405. &omap2xxx_l4_core__timer10,
  406. &omap2xxx_l4_core__timer11,
  407. &omap2xxx_l4_core__timer12,
  408. &omap2420_l4_wkup__wd_timer2,
  409. &omap2xxx_l4_core__dss,
  410. &omap2xxx_l4_core__dss_dispc,
  411. &omap2xxx_l4_core__dss_rfbi,
  412. &omap2xxx_l4_core__dss_venc,
  413. &omap2420_l4_wkup__gpio1,
  414. &omap2420_l4_wkup__gpio2,
  415. &omap2420_l4_wkup__gpio3,
  416. &omap2420_l4_wkup__gpio4,
  417. &omap2420_dma_system__l3,
  418. &omap2420_l4_core__dma_system,
  419. &omap2420_l4_core__mailbox,
  420. &omap2420_l4_core__mcbsp1,
  421. &omap2420_l4_core__mcbsp2,
  422. &omap2420_l4_core__msdi1,
  423. &omap2xxx_l4_core__rng,
  424. &omap2xxx_l4_core__sham,
  425. &omap2xxx_l4_core__aes,
  426. &omap2420_l4_core__hdq1w,
  427. &omap2420_l4_wkup__counter_32k,
  428. &omap2420_l3__gpmc,
  429. NULL,
  430. };
  431. int __init omap2420_hwmod_init(void)
  432. {
  433. omap_hwmod_init();
  434. return omap_hwmod_register_links(omap2420_hwmod_ocp_ifs);
  435. }