omap_hwmod.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * Created in collaboration with (alphabetical order): Benoît Cousson,
  9. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  10. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * These headers and macros are used to define OMAP on-chip module
  17. * data and their integration with other OMAP modules and Linux.
  18. * Copious documentation and references can also be found in the
  19. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  20. * writing).
  21. *
  22. * To do:
  23. * - add interconnect error log structures
  24. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  25. * - implement default hwmod SMS/SDRC flags?
  26. * - move Linux-specific data ("non-ROM data") out
  27. *
  28. */
  29. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  30. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #include <linux/kernel.h>
  32. #include <linux/init.h>
  33. #include <linux/list.h>
  34. #include <linux/ioport.h>
  35. #include <linux/spinlock.h>
  36. struct omap_device;
  37. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
  40. /*
  41. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  42. * with the original PRCM protocol defined for OMAP2420
  43. */
  44. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  45. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
  46. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  47. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
  48. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  49. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
  50. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  51. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
  52. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  53. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
  54. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  55. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
  56. /*
  57. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  58. * with the new PRCM protocol defined for new OMAP4 IPs.
  59. */
  60. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  61. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  62. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  63. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  64. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  65. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  66. #define SYSC_TYPE2_DMADISABLE_SHIFT 16
  67. #define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
  68. /*
  69. * OCP SYSCONFIG bit shifts/masks TYPE3.
  70. * This is applicable for some IPs present in AM33XX
  71. */
  72. #define SYSC_TYPE3_SIDLEMODE_SHIFT 0
  73. #define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
  74. #define SYSC_TYPE3_MIDLEMODE_SHIFT 2
  75. #define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
  76. /* OCP SYSSTATUS bit shifts/masks */
  77. #define SYSS_RESETDONE_SHIFT 0
  78. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  79. /* Master standby/slave idle mode flags */
  80. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  81. #define HWMOD_IDLEMODE_NO (1 << 1)
  82. #define HWMOD_IDLEMODE_SMART (1 << 2)
  83. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  84. /* modulemode control type (SW or HW) */
  85. #define MODULEMODE_HWCTRL 1
  86. #define MODULEMODE_SWCTRL 2
  87. #define DEBUG_OMAP2UART1_FLAGS 0
  88. #define DEBUG_OMAP2UART2_FLAGS 0
  89. #define DEBUG_OMAP2UART3_FLAGS 0
  90. #define DEBUG_OMAP3UART3_FLAGS 0
  91. #define DEBUG_OMAP3UART4_FLAGS 0
  92. #define DEBUG_OMAP4UART3_FLAGS 0
  93. #define DEBUG_OMAP4UART4_FLAGS 0
  94. #define DEBUG_TI81XXUART1_FLAGS 0
  95. #define DEBUG_TI81XXUART2_FLAGS 0
  96. #define DEBUG_TI81XXUART3_FLAGS 0
  97. #define DEBUG_AM33XXUART1_FLAGS 0
  98. #define DEBUG_OMAPUART_FLAGS (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET)
  99. #ifdef CONFIG_OMAP_GPMC_DEBUG
  100. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS HWMOD_INIT_NO_RESET
  101. #else
  102. #define DEBUG_OMAP_GPMC_HWMOD_FLAGS 0
  103. #endif
  104. #if defined(CONFIG_DEBUG_OMAP2UART1)
  105. #undef DEBUG_OMAP2UART1_FLAGS
  106. #define DEBUG_OMAP2UART1_FLAGS DEBUG_OMAPUART_FLAGS
  107. #elif defined(CONFIG_DEBUG_OMAP2UART2)
  108. #undef DEBUG_OMAP2UART2_FLAGS
  109. #define DEBUG_OMAP2UART2_FLAGS DEBUG_OMAPUART_FLAGS
  110. #elif defined(CONFIG_DEBUG_OMAP2UART3)
  111. #undef DEBUG_OMAP2UART3_FLAGS
  112. #define DEBUG_OMAP2UART3_FLAGS DEBUG_OMAPUART_FLAGS
  113. #elif defined(CONFIG_DEBUG_OMAP3UART3)
  114. #undef DEBUG_OMAP3UART3_FLAGS
  115. #define DEBUG_OMAP3UART3_FLAGS DEBUG_OMAPUART_FLAGS
  116. #elif defined(CONFIG_DEBUG_OMAP3UART4)
  117. #undef DEBUG_OMAP3UART4_FLAGS
  118. #define DEBUG_OMAP3UART4_FLAGS DEBUG_OMAPUART_FLAGS
  119. #elif defined(CONFIG_DEBUG_OMAP4UART3)
  120. #undef DEBUG_OMAP4UART3_FLAGS
  121. #define DEBUG_OMAP4UART3_FLAGS DEBUG_OMAPUART_FLAGS
  122. #elif defined(CONFIG_DEBUG_OMAP4UART4)
  123. #undef DEBUG_OMAP4UART4_FLAGS
  124. #define DEBUG_OMAP4UART4_FLAGS DEBUG_OMAPUART_FLAGS
  125. #elif defined(CONFIG_DEBUG_TI81XXUART1)
  126. #undef DEBUG_TI81XXUART1_FLAGS
  127. #define DEBUG_TI81XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  128. #elif defined(CONFIG_DEBUG_TI81XXUART2)
  129. #undef DEBUG_TI81XXUART2_FLAGS
  130. #define DEBUG_TI81XXUART2_FLAGS DEBUG_OMAPUART_FLAGS
  131. #elif defined(CONFIG_DEBUG_TI81XXUART3)
  132. #undef DEBUG_TI81XXUART3_FLAGS
  133. #define DEBUG_TI81XXUART3_FLAGS DEBUG_OMAPUART_FLAGS
  134. #elif defined(CONFIG_DEBUG_AM33XXUART1)
  135. #undef DEBUG_AM33XXUART1_FLAGS
  136. #define DEBUG_AM33XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  137. #endif
  138. /**
  139. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  140. * @name: name of the DMA channel (module local name)
  141. * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
  142. *
  143. * @name should be something short, e.g., "tx" or "rx". It is for use
  144. * by platform_get_resource_byname(). It is defined locally to the
  145. * hwmod.
  146. */
  147. struct omap_hwmod_dma_info {
  148. const char *name;
  149. s16 dma_req;
  150. };
  151. /**
  152. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  153. * @name: name of the reset line (module local name)
  154. * @rst_shift: Offset of the reset bit
  155. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  156. *
  157. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  158. * locally to the hwmod.
  159. */
  160. struct omap_hwmod_rst_info {
  161. const char *name;
  162. u8 rst_shift;
  163. u8 st_shift;
  164. };
  165. /**
  166. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  167. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  168. * @clk: opt clock: OMAP clock name
  169. * @_clk: pointer to the struct clk (filled in at runtime)
  170. *
  171. * The module's interface clock and main functional clock should not
  172. * be added as optional clocks.
  173. */
  174. struct omap_hwmod_opt_clk {
  175. const char *role;
  176. const char *clk;
  177. struct clk *_clk;
  178. };
  179. /* omap_hwmod_omap2_firewall.flags bits */
  180. #define OMAP_FIREWALL_L3 (1 << 0)
  181. #define OMAP_FIREWALL_L4 (1 << 1)
  182. /**
  183. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  184. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  185. * @l4_fw_region: L4 firewall region ID
  186. * @l4_prot_group: L4 protection group ID
  187. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  188. */
  189. struct omap_hwmod_omap2_firewall {
  190. u8 l3_perm_bit;
  191. u8 l4_fw_region;
  192. u8 l4_prot_group;
  193. u8 flags;
  194. };
  195. /*
  196. * omap_hwmod_addr_space.flags bits
  197. *
  198. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  199. * ADDR_TYPE_RT: Address space contains module register target data.
  200. */
  201. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  202. #define ADDR_TYPE_RT (1 << 1)
  203. /**
  204. * struct omap_hwmod_addr_space - address space handled by the hwmod
  205. * @name: name of the address space
  206. * @pa_start: starting physical address
  207. * @pa_end: ending physical address
  208. * @flags: (see omap_hwmod_addr_space.flags macros above)
  209. *
  210. * Address space doesn't necessarily follow physical interconnect
  211. * structure. GPMC is one example.
  212. */
  213. struct omap_hwmod_addr_space {
  214. const char *name;
  215. u32 pa_start;
  216. u32 pa_end;
  217. u8 flags;
  218. };
  219. /*
  220. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  221. * interface to interact with the hwmod. Used to add sleep dependencies
  222. * when the module is enabled or disabled.
  223. */
  224. #define OCP_USER_MPU (1 << 0)
  225. #define OCP_USER_SDMA (1 << 1)
  226. #define OCP_USER_DSP (1 << 2)
  227. #define OCP_USER_IVA (1 << 3)
  228. /* omap_hwmod_ocp_if.flags bits */
  229. #define OCPIF_SWSUP_IDLE (1 << 0)
  230. #define OCPIF_CAN_BURST (1 << 1)
  231. /* omap_hwmod_ocp_if._int_flags possibilities */
  232. #define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
  233. /**
  234. * struct omap_hwmod_ocp_if - OCP interface data
  235. * @master: struct omap_hwmod that initiates OCP transactions on this link
  236. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  237. * @addr: address space associated with this link
  238. * @clk: interface clock: OMAP clock name
  239. * @_clk: pointer to the interface struct clk (filled in at runtime)
  240. * @fw: interface firewall data
  241. * @width: OCP data width
  242. * @user: initiators using this interface (see OCP_USER_* macros above)
  243. * @flags: OCP interface flags (see OCPIF_* macros above)
  244. * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
  245. *
  246. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  247. *
  248. * Parameter names beginning with an underscore are managed internally by
  249. * the omap_hwmod code and should not be set during initialization.
  250. */
  251. struct omap_hwmod_ocp_if {
  252. struct omap_hwmod *master;
  253. struct omap_hwmod *slave;
  254. struct omap_hwmod_addr_space *addr;
  255. const char *clk;
  256. struct clk *_clk;
  257. struct list_head node;
  258. union {
  259. struct omap_hwmod_omap2_firewall omap2;
  260. } fw;
  261. u8 width;
  262. u8 user;
  263. u8 flags;
  264. u8 _int_flags;
  265. };
  266. /* Macros for use in struct omap_hwmod_sysconfig */
  267. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  268. #define MASTER_STANDBY_SHIFT 4
  269. #define SLAVE_IDLE_SHIFT 0
  270. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  271. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  272. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  273. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  274. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  275. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  276. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  277. #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
  278. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  279. #define SYSC_HAS_AUTOIDLE (1 << 0)
  280. #define SYSC_HAS_SOFTRESET (1 << 1)
  281. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  282. #define SYSC_HAS_EMUFREE (1 << 3)
  283. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  284. #define SYSC_HAS_SIDLEMODE (1 << 5)
  285. #define SYSC_HAS_MIDLEMODE (1 << 6)
  286. #define SYSS_HAS_RESET_STATUS (1 << 7)
  287. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  288. #define SYSC_HAS_RESET_STATUS (1 << 9)
  289. #define SYSC_HAS_DMADISABLE (1 << 10)
  290. /* omap_hwmod_sysconfig.clockact flags */
  291. #define CLOCKACT_TEST_BOTH 0x0
  292. #define CLOCKACT_TEST_MAIN 0x1
  293. #define CLOCKACT_TEST_ICLK 0x2
  294. #define CLOCKACT_TEST_NONE 0x3
  295. /**
  296. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  297. * @midle_shift: Offset of the midle bit
  298. * @clkact_shift: Offset of the clockactivity bit
  299. * @sidle_shift: Offset of the sidle bit
  300. * @enwkup_shift: Offset of the enawakeup bit
  301. * @srst_shift: Offset of the softreset bit
  302. * @autoidle_shift: Offset of the autoidle bit
  303. * @dmadisable_shift: Offset of the dmadisable bit
  304. */
  305. struct omap_hwmod_sysc_fields {
  306. u8 midle_shift;
  307. u8 clkact_shift;
  308. u8 sidle_shift;
  309. u8 enwkup_shift;
  310. u8 srst_shift;
  311. u8 autoidle_shift;
  312. u8 dmadisable_shift;
  313. };
  314. /**
  315. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  316. * @rev_offs: IP block revision register offset (from module base addr)
  317. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  318. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  319. * @srst_udelay: Delay needed after doing a softreset in usecs
  320. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  321. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  322. * @clockact: the default value of the module CLOCKACTIVITY bits
  323. *
  324. * @clockact describes to the module which clocks are likely to be
  325. * disabled when the PRCM issues its idle request to the module. Some
  326. * modules have separate clockdomains for the interface clock and main
  327. * functional clock, and can check whether they should acknowledge the
  328. * idle request based on the internal module functionality that has
  329. * been associated with the clocks marked in @clockact. This field is
  330. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  331. *
  332. * @sysc_fields: structure containing the offset positions of various bits in
  333. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  334. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  335. * whether the device ip is compliant with the original PRCM protocol
  336. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  337. * If the device follows a different scheme for the sysconfig register ,
  338. * then this field has to be populated with the correct offset structure.
  339. */
  340. struct omap_hwmod_class_sysconfig {
  341. u32 rev_offs;
  342. u32 sysc_offs;
  343. u32 syss_offs;
  344. u16 sysc_flags;
  345. struct omap_hwmod_sysc_fields *sysc_fields;
  346. u8 srst_udelay;
  347. u8 idlemodes;
  348. };
  349. /**
  350. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  351. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  352. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  353. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  354. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  355. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  356. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  357. *
  358. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  359. * WKEN, GRPSEL registers. In an ideal world, no extra information
  360. * would be needed for IDLEST information, but alas, there are some
  361. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  362. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  363. */
  364. struct omap_hwmod_omap2_prcm {
  365. s16 module_offs;
  366. u8 prcm_reg_id;
  367. u8 module_bit;
  368. u8 idlest_reg_id;
  369. u8 idlest_idle_bit;
  370. u8 idlest_stdby_bit;
  371. };
  372. /*
  373. * Possible values for struct omap_hwmod_omap4_prcm.flags
  374. *
  375. * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
  376. * module-level context loss register associated with them; this
  377. * flag bit should be set in those cases
  378. * HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET: Some IP blocks have a valid CLKCTRL
  379. * offset of zero; this flag bit should be set in those cases to
  380. * distinguish from hwmods that have no clkctrl offset.
  381. * HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK: Module clockctrl clock is managed
  382. * by the common clock framework and not hwmod.
  383. */
  384. #define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
  385. #define HWMOD_OMAP4_ZERO_CLKCTRL_OFFSET (1 << 1)
  386. #define HWMOD_OMAP4_CLKFWK_CLKCTR_CLOCK (1 << 2)
  387. /**
  388. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  389. * @clkctrl_offs: offset of the PRCM clock control register
  390. * @rstctrl_offs: offset of the XXX_RSTCTRL register located in the PRM
  391. * @context_offs: offset of the RM_*_CONTEXT register
  392. * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
  393. * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
  394. * @submodule_wkdep_bit: bit shift of the WKDEP range
  395. * @flags: PRCM register capabilities for this IP block
  396. * @modulemode: allowable modulemodes
  397. * @context_lost_counter: Count of module level context lost
  398. *
  399. * If @lostcontext_mask is not defined, context loss check code uses
  400. * whole register without masking. @lostcontext_mask should only be
  401. * defined in cases where @context_offs register is shared by two or
  402. * more hwmods.
  403. */
  404. struct omap_hwmod_omap4_prcm {
  405. u16 clkctrl_offs;
  406. u16 rstctrl_offs;
  407. u16 rstst_offs;
  408. u16 context_offs;
  409. u32 lostcontext_mask;
  410. u8 submodule_wkdep_bit;
  411. u8 modulemode;
  412. u8 flags;
  413. int context_lost_counter;
  414. };
  415. /*
  416. * omap_hwmod.flags definitions
  417. *
  418. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  419. * of idle, rather than relying on module smart-idle
  420. * HWMOD_SWSUP_MSTANDBY: omap_hwmod code should manually bring module in and
  421. * out of standby, rather than relying on module smart-standby
  422. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  423. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  424. * XXX Should be HWMOD_SETUP_NO_RESET
  425. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  426. * controller, etc. XXX probably belongs outside the main hwmod file
  427. * XXX Should be HWMOD_SETUP_NO_IDLE
  428. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  429. * when module is enabled, rather than the default, which is to
  430. * enable autoidle
  431. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  432. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  433. * only for few initiator modules on OMAP2 & 3.
  434. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  435. * This is needed for devices like DSS that require optional clocks enabled
  436. * in order to complete the reset. Optional clocks will be disabled
  437. * again after the reset.
  438. * HWMOD_16BIT_REG: Module has 16bit registers
  439. * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
  440. * this IP block comes from an off-chip source and is not always
  441. * enabled. This prevents the hwmod code from being able to
  442. * enable and reset the IP block early. XXX Eventually it should
  443. * be possible to query the clock framework for this information.
  444. * HWMOD_BLOCK_WFI: Some OMAP peripherals apparently don't work
  445. * correctly if the MPU is allowed to go idle while the
  446. * peripherals are active. This is apparently true for the I2C on
  447. * OMAP2420, and also the EMAC on AM3517/3505. It's unlikely that
  448. * this is really true -- we're probably not configuring something
  449. * correctly, or this is being abused to deal with some PM latency
  450. * issues -- but we're currently suffering from a shortage of
  451. * folks who are able to track these issues down properly.
  452. * HWMOD_FORCE_MSTANDBY: Always keep MIDLEMODE bits cleared so that device
  453. * is kept in force-standby mode. Failing to do so causes PM problems
  454. * with musb on OMAP3630 at least. Note that musb has a dedicated register
  455. * to control MSTANDBY signal when MIDLEMODE is set to force-standby.
  456. * HWMOD_SWSUP_SIDLE_ACT: omap_hwmod code should manually bring the module
  457. * out of idle, but rely on smart-idle to the put it back in idle,
  458. * so the wakeups are still functional (Only known case for now is UART)
  459. * HWMOD_RECONFIG_IO_CHAIN: omap_hwmod code needs to reconfigure wake-up
  460. * events by calling _reconfigure_io_chain() when a device is enabled
  461. * or idled.
  462. * HWMOD_OPT_CLKS_NEEDED: The optional clocks are needed for the module to
  463. * operate and they need to be handled at the same time as the main_clk.
  464. * HWMOD_NO_IDLE: Do not idle the hwmod at all. Useful to handle certain
  465. * IPs like CPSW on DRA7, where clocks to this module cannot be disabled.
  466. * HWMOD_CLKDM_NOAUTO: Allows the hwmod's clockdomain to be prevented from
  467. * entering HW_AUTO while hwmod is active. This is needed to workaround
  468. * some modules which don't function correctly with HW_AUTO. For example,
  469. * DCAN on DRA7x SoC needs this to workaround errata i893.
  470. */
  471. #define HWMOD_SWSUP_SIDLE (1 << 0)
  472. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  473. #define HWMOD_INIT_NO_RESET (1 << 2)
  474. #define HWMOD_INIT_NO_IDLE (1 << 3)
  475. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  476. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  477. #define HWMOD_NO_IDLEST (1 << 6)
  478. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  479. #define HWMOD_16BIT_REG (1 << 8)
  480. #define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
  481. #define HWMOD_BLOCK_WFI (1 << 10)
  482. #define HWMOD_FORCE_MSTANDBY (1 << 11)
  483. #define HWMOD_SWSUP_SIDLE_ACT (1 << 12)
  484. #define HWMOD_RECONFIG_IO_CHAIN (1 << 13)
  485. #define HWMOD_OPT_CLKS_NEEDED (1 << 14)
  486. #define HWMOD_NO_IDLE (1 << 15)
  487. #define HWMOD_CLKDM_NOAUTO (1 << 16)
  488. /*
  489. * omap_hwmod._int_flags definitions
  490. * These are for internal use only and are managed by the omap_hwmod code.
  491. *
  492. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  493. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  494. * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
  495. * causes the first call to _enable() to only update the pinmux
  496. */
  497. #define _HWMOD_NO_MPU_PORT (1 << 0)
  498. #define _HWMOD_SYSCONFIG_LOADED (1 << 1)
  499. #define _HWMOD_SKIP_ENABLE (1 << 2)
  500. /*
  501. * omap_hwmod._state definitions
  502. *
  503. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  504. * (optionally)
  505. *
  506. *
  507. */
  508. #define _HWMOD_STATE_UNKNOWN 0
  509. #define _HWMOD_STATE_REGISTERED 1
  510. #define _HWMOD_STATE_CLKS_INITED 2
  511. #define _HWMOD_STATE_INITIALIZED 3
  512. #define _HWMOD_STATE_ENABLED 4
  513. #define _HWMOD_STATE_IDLE 5
  514. #define _HWMOD_STATE_DISABLED 6
  515. /**
  516. * struct omap_hwmod_class - the type of an IP block
  517. * @name: name of the hwmod_class
  518. * @sysc: device SYSCONFIG/SYSSTATUS register data
  519. * @rev: revision of the IP class
  520. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  521. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  522. * @enable_preprogram: ptr to fn to be executed during device enable
  523. * @lock: ptr to fn to be executed to lock IP registers
  524. * @unlock: ptr to fn to be executed to unlock IP registers
  525. *
  526. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  527. * smartreflex, gpio, uart...)
  528. *
  529. * @pre_shutdown is a function that will be run immediately before
  530. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  531. * like the MPU watchdog, which cannot be disabled with the standard
  532. * omap_hwmod_shutdown(). The function should return 0 upon success,
  533. * or some negative error upon failure. Returning an error will cause
  534. * omap_hwmod_shutdown() to abort the device shutdown and return an
  535. * error.
  536. *
  537. * If @reset is defined, then the function it points to will be
  538. * executed in place of the standard hwmod _reset() code in
  539. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  540. * unusual reset sequences - usually processor IP blocks like the IVA.
  541. */
  542. struct omap_hwmod_class {
  543. const char *name;
  544. struct omap_hwmod_class_sysconfig *sysc;
  545. u32 rev;
  546. int (*pre_shutdown)(struct omap_hwmod *oh);
  547. int (*reset)(struct omap_hwmod *oh);
  548. int (*enable_preprogram)(struct omap_hwmod *oh);
  549. void (*lock)(struct omap_hwmod *oh);
  550. void (*unlock)(struct omap_hwmod *oh);
  551. };
  552. /**
  553. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  554. * @name: name of the hwmod
  555. * @class: struct omap_hwmod_class * to the class of this hwmod
  556. * @od: struct omap_device currently associated with this hwmod (internal use)
  557. * @sdma_reqs: ptr to an array of System DMA request IDs
  558. * @prcm: PRCM data pertaining to this hwmod
  559. * @main_clk: main clock: OMAP clock name
  560. * @_clk: pointer to the main struct clk (filled in at runtime)
  561. * @opt_clks: other device clocks that drivers can request (0..*)
  562. * @voltdm: pointer to voltage domain (filled in at runtime)
  563. * @dev_attr: arbitrary device attributes that can be passed to the driver
  564. * @_sysc_cache: internal-use hwmod flags
  565. * @mpu_rt_idx: index of device address space for register target (for DT boot)
  566. * @_mpu_rt_va: cached register target start address (internal use)
  567. * @_mpu_port: cached MPU register target slave (internal use)
  568. * @opt_clks_cnt: number of @opt_clks
  569. * @master_cnt: number of @master entries
  570. * @slaves_cnt: number of @slave entries
  571. * @response_lat: device OCP response latency (in interface clock cycles)
  572. * @_int_flags: internal-use hwmod flags
  573. * @_state: internal-use hwmod state
  574. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  575. * @flags: hwmod flags (documented below)
  576. * @_lock: spinlock serializing operations on this hwmod
  577. * @node: list node for hwmod list (internal use)
  578. * @parent_hwmod: (temporary) a pointer to the hierarchical parent of this hwmod
  579. *
  580. * @main_clk refers to this module's "main clock," which for our
  581. * purposes is defined as "the functional clock needed for register
  582. * accesses to complete." Modules may not have a main clock if the
  583. * interface clock also serves as a main clock.
  584. *
  585. * Parameter names beginning with an underscore are managed internally by
  586. * the omap_hwmod code and should not be set during initialization.
  587. *
  588. * @masters and @slaves are now deprecated.
  589. *
  590. * @parent_hwmod is temporary; there should be no need for it, as this
  591. * information should already be expressed in the OCP interface
  592. * structures. @parent_hwmod is present as a workaround until we improve
  593. * handling for hwmods with multiple parents (e.g., OMAP4+ DSS with
  594. * multiple register targets across different interconnects).
  595. */
  596. struct omap_hwmod {
  597. const char *name;
  598. struct omap_hwmod_class *class;
  599. struct omap_device *od;
  600. struct omap_hwmod_dma_info *sdma_reqs;
  601. struct omap_hwmod_rst_info *rst_lines;
  602. union {
  603. struct omap_hwmod_omap2_prcm omap2;
  604. struct omap_hwmod_omap4_prcm omap4;
  605. } prcm;
  606. const char *main_clk;
  607. struct clk *_clk;
  608. struct omap_hwmod_opt_clk *opt_clks;
  609. const char *clkdm_name;
  610. struct clockdomain *clkdm;
  611. struct list_head slave_ports; /* connect to *_TA */
  612. void *dev_attr;
  613. u32 _sysc_cache;
  614. void __iomem *_mpu_rt_va;
  615. spinlock_t _lock;
  616. struct lock_class_key hwmod_key; /* unique lock class */
  617. struct list_head node;
  618. struct omap_hwmod_ocp_if *_mpu_port;
  619. u32 flags;
  620. u8 mpu_rt_idx;
  621. u8 response_lat;
  622. u8 rst_lines_cnt;
  623. u8 opt_clks_cnt;
  624. u8 slaves_cnt;
  625. u8 hwmods_cnt;
  626. u8 _int_flags;
  627. u8 _state;
  628. u8 _postsetup_state;
  629. struct omap_hwmod *parent_hwmod;
  630. };
  631. struct device_node;
  632. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  633. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  634. void *data);
  635. int __init omap_hwmod_setup_one(const char *name);
  636. int omap_hwmod_parse_module_range(struct omap_hwmod *oh,
  637. struct device_node *np,
  638. struct resource *res);
  639. int omap_hwmod_enable(struct omap_hwmod *oh);
  640. int omap_hwmod_idle(struct omap_hwmod *oh);
  641. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  642. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  643. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  644. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  645. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  646. int omap_hwmod_softreset(struct omap_hwmod *oh);
  647. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags);
  648. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  649. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res);
  650. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  651. const char *name, struct resource *res);
  652. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  653. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  654. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  655. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  656. int omap_hwmod_for_each_by_class(const char *classname,
  657. int (*fn)(struct omap_hwmod *oh,
  658. void *user),
  659. void *user);
  660. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  661. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  662. extern void __init omap_hwmod_init(void);
  663. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
  664. /*
  665. *
  666. */
  667. extern int omap_hwmod_aess_preprogram(struct omap_hwmod *oh);
  668. void omap_hwmod_rtc_unlock(struct omap_hwmod *oh);
  669. void omap_hwmod_rtc_lock(struct omap_hwmod *oh);
  670. /*
  671. * Chip variant-specific hwmod init routines - XXX should be converted
  672. * to use initcalls once the initial boot ordering is straightened out
  673. */
  674. extern int omap2420_hwmod_init(void);
  675. extern int omap2430_hwmod_init(void);
  676. extern int omap3xxx_hwmod_init(void);
  677. extern int omap44xx_hwmod_init(void);
  678. extern int omap54xx_hwmod_init(void);
  679. extern int am33xx_hwmod_init(void);
  680. extern int dm814x_hwmod_init(void);
  681. extern int dm816x_hwmod_init(void);
  682. extern int dra7xx_hwmod_init(void);
  683. int am43xx_hwmod_init(void);
  684. extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
  685. #endif