common.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. /*
  2. * Header for code common to all OMAP2+ machines.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  10. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  12. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  13. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  14. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  15. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  16. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  17. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  18. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #ifndef __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
  25. #define __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H
  26. #ifndef __ASSEMBLER__
  27. #include <linux/irq.h>
  28. #include <linux/delay.h>
  29. #include <linux/i2c.h>
  30. #include <linux/mfd/twl.h>
  31. #include <linux/i2c-omap.h>
  32. #include <linux/reboot.h>
  33. #include <linux/irqchip/irq-omap-intc.h>
  34. #include <asm/proc-fns.h>
  35. #include <asm/hardware/cache-l2x0.h>
  36. #include "i2c.h"
  37. #include "serial.h"
  38. #include "usb.h"
  39. #define OMAP_INTC_START NR_IRQS
  40. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP2)
  41. int omap2_pm_init(void);
  42. #else
  43. static inline int omap2_pm_init(void)
  44. {
  45. return 0;
  46. }
  47. #endif
  48. #if defined(CONFIG_PM) && defined(CONFIG_ARCH_OMAP3)
  49. int omap3_pm_init(void);
  50. #else
  51. static inline int omap3_pm_init(void)
  52. {
  53. return 0;
  54. }
  55. #endif
  56. #if defined(CONFIG_PM) && (defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX))
  57. int omap4_pm_init(void);
  58. int omap4_pm_init_early(void);
  59. #else
  60. static inline int omap4_pm_init(void)
  61. {
  62. return 0;
  63. }
  64. static inline int omap4_pm_init_early(void)
  65. {
  66. return 0;
  67. }
  68. #endif
  69. extern void omap2_init_common_infrastructure(void);
  70. extern void omap_init_time(void);
  71. extern void omap3_secure_sync32k_timer_init(void);
  72. extern void omap3_gptimer_timer_init(void);
  73. extern void omap4_local_timer_init(void);
  74. #ifdef CONFIG_CACHE_L2X0
  75. int omap_l2_cache_init(void);
  76. #define OMAP_L2C_AUX_CTRL (L2C_AUX_CTRL_SHARED_OVERRIDE | \
  77. L310_AUX_CTRL_DATA_PREFETCH | \
  78. L310_AUX_CTRL_INSTR_PREFETCH)
  79. void omap4_l2c310_write_sec(unsigned long val, unsigned reg);
  80. #else
  81. static inline int omap_l2_cache_init(void)
  82. {
  83. return 0;
  84. }
  85. #define OMAP_L2C_AUX_CTRL 0
  86. #define omap4_l2c310_write_sec NULL
  87. #endif
  88. extern void omap5_realtime_timer_init(void);
  89. void omap2420_init_early(void);
  90. void omap2430_init_early(void);
  91. void omap3430_init_early(void);
  92. void omap35xx_init_early(void);
  93. void omap3630_init_early(void);
  94. void omap3_init_early(void); /* Do not use this one */
  95. void am33xx_init_early(void);
  96. void am35xx_init_early(void);
  97. void ti814x_init_early(void);
  98. void ti816x_init_early(void);
  99. void am33xx_init_early(void);
  100. void am43xx_init_early(void);
  101. void am43xx_init_late(void);
  102. void omap4430_init_early(void);
  103. void omap5_init_early(void);
  104. void omap3_init_late(void); /* Do not use this one */
  105. void omap4430_init_late(void);
  106. void omap2420_init_late(void);
  107. void omap2430_init_late(void);
  108. void omap3430_init_late(void);
  109. void omap35xx_init_late(void);
  110. void omap3630_init_late(void);
  111. void am35xx_init_late(void);
  112. void ti81xx_init_late(void);
  113. void am33xx_init_late(void);
  114. void omap5_init_late(void);
  115. int omap2_common_pm_late_init(void);
  116. void dra7xx_init_early(void);
  117. void dra7xx_init_late(void);
  118. #ifdef CONFIG_SOC_BUS
  119. void omap_soc_device_init(void);
  120. #else
  121. static inline void omap_soc_device_init(void)
  122. {
  123. }
  124. #endif
  125. #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
  126. void omap2xxx_restart(enum reboot_mode mode, const char *cmd);
  127. #else
  128. static inline void omap2xxx_restart(enum reboot_mode mode, const char *cmd)
  129. {
  130. }
  131. #endif
  132. #ifdef CONFIG_SOC_AM33XX
  133. void am33xx_restart(enum reboot_mode mode, const char *cmd);
  134. #else
  135. static inline void am33xx_restart(enum reboot_mode mode, const char *cmd)
  136. {
  137. }
  138. #endif
  139. #ifdef CONFIG_ARCH_OMAP3
  140. void omap3xxx_restart(enum reboot_mode mode, const char *cmd);
  141. #else
  142. static inline void omap3xxx_restart(enum reboot_mode mode, const char *cmd)
  143. {
  144. }
  145. #endif
  146. #ifdef CONFIG_SOC_TI81XX
  147. void ti81xx_restart(enum reboot_mode mode, const char *cmd);
  148. #else
  149. static inline void ti81xx_restart(enum reboot_mode mode, const char *cmd)
  150. {
  151. }
  152. #endif
  153. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  154. defined(CONFIG_SOC_DRA7XX) || defined(CONFIG_SOC_AM43XX)
  155. void omap44xx_restart(enum reboot_mode mode, const char *cmd);
  156. #else
  157. static inline void omap44xx_restart(enum reboot_mode mode, const char *cmd)
  158. {
  159. }
  160. #endif
  161. #ifdef CONFIG_OMAP_INTERCONNECT_BARRIER
  162. void omap_barrier_reserve_memblock(void);
  163. void omap_barriers_init(void);
  164. #else
  165. static inline void omap_barrier_reserve_memblock(void)
  166. {
  167. }
  168. #endif
  169. /* This gets called from mach-omap2/io.c, do not call this */
  170. void __init omap2_set_globals_tap(u32 class, void __iomem *tap);
  171. void __init omap242x_map_io(void);
  172. void __init omap243x_map_io(void);
  173. void __init omap3_map_io(void);
  174. void __init am33xx_map_io(void);
  175. void __init omap4_map_io(void);
  176. void __init omap5_map_io(void);
  177. void __init dra7xx_map_io(void);
  178. void __init ti81xx_map_io(void);
  179. /**
  180. * omap_test_timeout - busy-loop, testing a condition
  181. * @cond: condition to test until it evaluates to true
  182. * @timeout: maximum number of microseconds in the timeout
  183. * @index: loop index (integer)
  184. *
  185. * Loop waiting for @cond to become true or until at least @timeout
  186. * microseconds have passed. To use, define some integer @index in the
  187. * calling code. After running, if @index == @timeout, then the loop has
  188. * timed out.
  189. */
  190. #define omap_test_timeout(cond, timeout, index) \
  191. ({ \
  192. for (index = 0; index < timeout; index++) { \
  193. if (cond) \
  194. break; \
  195. udelay(1); \
  196. } \
  197. })
  198. extern struct device *omap2_get_mpuss_device(void);
  199. extern struct device *omap2_get_iva_device(void);
  200. extern struct device *omap2_get_l3_device(void);
  201. extern struct device *omap4_get_dsp_device(void);
  202. void omap_gic_of_init(void);
  203. #ifdef CONFIG_CACHE_L2X0
  204. extern void __iomem *omap4_get_l2cache_base(void);
  205. #endif
  206. struct device_node;
  207. #ifdef CONFIG_SMP
  208. extern void __iomem *omap4_get_scu_base(void);
  209. #else
  210. static inline void __iomem *omap4_get_scu_base(void)
  211. {
  212. return NULL;
  213. }
  214. #endif
  215. extern void gic_dist_disable(void);
  216. extern void gic_dist_enable(void);
  217. extern bool gic_dist_disabled(void);
  218. extern void gic_timer_retrigger(void);
  219. extern void omap_smc1(u32 fn, u32 arg);
  220. extern void omap4_sar_ram_init(void);
  221. extern void __iomem *omap4_get_sar_ram_base(void);
  222. extern void omap4_mpuss_early_init(void);
  223. extern void omap_do_wfi(void);
  224. #ifdef CONFIG_SMP
  225. /* Needed for secondary core boot */
  226. extern u32 omap_modify_auxcoreboot0(u32 set_mask, u32 clear_mask);
  227. extern void omap_auxcoreboot_addr(u32 cpu_addr);
  228. extern u32 omap_read_auxcoreboot0(void);
  229. extern void omap4_cpu_die(unsigned int cpu);
  230. extern int omap4_cpu_kill(unsigned int cpu);
  231. extern const struct smp_operations omap4_smp_ops;
  232. #endif
  233. extern u32 omap4_get_cpu1_ns_pa_addr(void);
  234. #if defined(CONFIG_SMP) && defined(CONFIG_PM)
  235. extern int omap4_mpuss_init(void);
  236. extern int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state);
  237. extern int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state);
  238. #else
  239. static inline int omap4_enter_lowpower(unsigned int cpu,
  240. unsigned int power_state)
  241. {
  242. cpu_do_idle();
  243. return 0;
  244. }
  245. static inline int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
  246. {
  247. cpu_do_idle();
  248. return 0;
  249. }
  250. static inline int omap4_mpuss_init(void)
  251. {
  252. return 0;
  253. }
  254. #endif
  255. #ifdef CONFIG_ARCH_OMAP4
  256. void omap4_secondary_startup(void);
  257. void omap4460_secondary_startup(void);
  258. int omap4_finish_suspend(unsigned long cpu_state);
  259. void omap4_cpu_resume(void);
  260. #else
  261. static inline void omap4_secondary_startup(void)
  262. {
  263. }
  264. static inline void omap4460_secondary_startup(void)
  265. {
  266. }
  267. static inline int omap4_finish_suspend(unsigned long cpu_state)
  268. {
  269. return 0;
  270. }
  271. static inline void omap4_cpu_resume(void)
  272. {
  273. }
  274. #endif
  275. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  276. void omap5_secondary_startup(void);
  277. void omap5_secondary_hyp_startup(void);
  278. #else
  279. static inline void omap5_secondary_startup(void)
  280. {
  281. }
  282. static inline void omap5_secondary_hyp_startup(void)
  283. {
  284. }
  285. #endif
  286. void pdata_quirks_init(const struct of_device_id *);
  287. void omap_auxdata_legacy_init(struct device *dev);
  288. void omap_pcs_legacy_init(int irq, void (*rearm)(void));
  289. struct omap_sdrc_params;
  290. extern void omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  291. struct omap_sdrc_params *sdrc_cs1);
  292. struct omap2_hsmmc_info;
  293. extern void omap_reserve(void);
  294. struct omap_hwmod;
  295. extern int omap_dss_reset(struct omap_hwmod *);
  296. /* SoC specific clock initializer */
  297. int omap_clk_init(void);
  298. int __init omapdss_init_of(void);
  299. #endif /* __ASSEMBLER__ */
  300. #endif /* __ARCH_ARM_MACH_OMAP2PLUS_COMMON_H */