amdgpu_gfx.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. /*
  29. * GPU scratch registers helpers function.
  30. */
  31. /**
  32. * amdgpu_gfx_scratch_get - Allocate a scratch register
  33. *
  34. * @adev: amdgpu_device pointer
  35. * @reg: scratch register mmio offset
  36. *
  37. * Allocate a CP scratch register for use by the driver (all asics).
  38. * Returns 0 on success or -EINVAL on failure.
  39. */
  40. int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg)
  41. {
  42. int i;
  43. i = ffs(adev->gfx.scratch.free_mask);
  44. if (i != 0 && i <= adev->gfx.scratch.num_reg) {
  45. i--;
  46. adev->gfx.scratch.free_mask &= ~(1u << i);
  47. *reg = adev->gfx.scratch.reg_base + i;
  48. return 0;
  49. }
  50. return -EINVAL;
  51. }
  52. /**
  53. * amdgpu_gfx_scratch_free - Free a scratch register
  54. *
  55. * @adev: amdgpu_device pointer
  56. * @reg: scratch register mmio offset
  57. *
  58. * Free a CP scratch register allocated for use by the driver (all asics)
  59. */
  60. void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg)
  61. {
  62. adev->gfx.scratch.free_mask |= 1u << (reg - adev->gfx.scratch.reg_base);
  63. }
  64. /**
  65. * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter
  66. *
  67. * @mask: array in which the per-shader array disable masks will be stored
  68. * @max_se: number of SEs
  69. * @max_sh: number of SHs
  70. *
  71. * The bitmask of CUs to be disabled in the shader array determined by se and
  72. * sh is stored in mask[se * max_sh + sh].
  73. */
  74. void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh)
  75. {
  76. unsigned se, sh, cu;
  77. const char *p;
  78. memset(mask, 0, sizeof(*mask) * max_se * max_sh);
  79. if (!amdgpu_disable_cu || !*amdgpu_disable_cu)
  80. return;
  81. p = amdgpu_disable_cu;
  82. for (;;) {
  83. char *next;
  84. int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu);
  85. if (ret < 3) {
  86. DRM_ERROR("amdgpu: could not parse disable_cu\n");
  87. return;
  88. }
  89. if (se < max_se && sh < max_sh && cu < 16) {
  90. DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu);
  91. mask[se * max_sh + sh] |= 1u << cu;
  92. } else {
  93. DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n",
  94. se, sh, cu);
  95. }
  96. next = strchr(p, ',');
  97. if (!next)
  98. break;
  99. p = next + 1;
  100. }
  101. }
  102. static bool amdgpu_gfx_is_multipipe_capable(struct amdgpu_device *adev)
  103. {
  104. if (amdgpu_compute_multipipe != -1) {
  105. DRM_INFO("amdgpu: forcing compute pipe policy %d\n",
  106. amdgpu_compute_multipipe);
  107. return amdgpu_compute_multipipe == 1;
  108. }
  109. /* FIXME: spreading the queues across pipes causes perf regressions
  110. * on POLARIS11 compute workloads */
  111. if (adev->asic_type == CHIP_POLARIS11)
  112. return false;
  113. return adev->gfx.mec.num_mec > 1;
  114. }
  115. void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev)
  116. {
  117. int i, queue, pipe, mec;
  118. bool multipipe_policy = amdgpu_gfx_is_multipipe_capable(adev);
  119. /* policy for amdgpu compute queue ownership */
  120. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  121. queue = i % adev->gfx.mec.num_queue_per_pipe;
  122. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  123. % adev->gfx.mec.num_pipe_per_mec;
  124. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  125. / adev->gfx.mec.num_pipe_per_mec;
  126. /* we've run out of HW */
  127. if (mec >= adev->gfx.mec.num_mec)
  128. break;
  129. if (multipipe_policy) {
  130. /* policy: amdgpu owns the first two queues of the first MEC */
  131. if (mec == 0 && queue < 2)
  132. set_bit(i, adev->gfx.mec.queue_bitmap);
  133. } else {
  134. /* policy: amdgpu owns all queues in the first pipe */
  135. if (mec == 0 && pipe == 0)
  136. set_bit(i, adev->gfx.mec.queue_bitmap);
  137. }
  138. }
  139. /* update the number of active compute rings */
  140. adev->gfx.num_compute_rings =
  141. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  142. /* If you hit this case and edited the policy, you probably just
  143. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  144. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  145. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  146. }
  147. static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev,
  148. struct amdgpu_ring *ring)
  149. {
  150. int queue_bit;
  151. int mec, pipe, queue;
  152. queue_bit = adev->gfx.mec.num_mec
  153. * adev->gfx.mec.num_pipe_per_mec
  154. * adev->gfx.mec.num_queue_per_pipe;
  155. while (queue_bit-- >= 0) {
  156. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  157. continue;
  158. amdgpu_gfx_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  159. /*
  160. * 1. Using pipes 2/3 from MEC 2 seems cause problems.
  161. * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN
  162. * only can be issued on queue 0.
  163. */
  164. if ((mec == 1 && pipe > 1) || queue != 0)
  165. continue;
  166. ring->me = mec + 1;
  167. ring->pipe = pipe;
  168. ring->queue = queue;
  169. return 0;
  170. }
  171. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  172. return -EINVAL;
  173. }
  174. int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
  175. struct amdgpu_ring *ring,
  176. struct amdgpu_irq_src *irq)
  177. {
  178. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  179. int r = 0;
  180. spin_lock_init(&kiq->ring_lock);
  181. r = amdgpu_device_wb_get(adev, &adev->virt.reg_val_offs);
  182. if (r)
  183. return r;
  184. ring->adev = NULL;
  185. ring->ring_obj = NULL;
  186. ring->use_doorbell = true;
  187. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  188. r = amdgpu_gfx_kiq_acquire(adev, ring);
  189. if (r)
  190. return r;
  191. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  192. sprintf(ring->name, "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  193. r = amdgpu_ring_init(adev, ring, 1024,
  194. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  195. if (r)
  196. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  197. return r;
  198. }
  199. void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring,
  200. struct amdgpu_irq_src *irq)
  201. {
  202. amdgpu_device_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  203. amdgpu_ring_fini(ring);
  204. }
  205. void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev)
  206. {
  207. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  208. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  209. }
  210. int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
  211. unsigned hpd_size)
  212. {
  213. int r;
  214. u32 *hpd;
  215. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  216. r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE,
  217. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  218. &kiq->eop_gpu_addr, (void **)&hpd);
  219. if (r) {
  220. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  221. return r;
  222. }
  223. memset(hpd, 0, hpd_size);
  224. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  225. if (unlikely(r != 0))
  226. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  227. amdgpu_bo_kunmap(kiq->eop_obj);
  228. amdgpu_bo_unreserve(kiq->eop_obj);
  229. return 0;
  230. }
  231. /* create MQD for each compute queue */
  232. int amdgpu_gfx_compute_mqd_sw_init(struct amdgpu_device *adev,
  233. unsigned mqd_size)
  234. {
  235. struct amdgpu_ring *ring = NULL;
  236. int r, i;
  237. /* create MQD for KIQ */
  238. ring = &adev->gfx.kiq.ring;
  239. if (!ring->mqd_obj) {
  240. /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must
  241. * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD
  242. * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for
  243. * KIQ MQD no matter SRIOV or Bare-metal
  244. */
  245. r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
  246. AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj,
  247. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  248. if (r) {
  249. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  250. return r;
  251. }
  252. /* prepare MQD backup */
  253. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL);
  254. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  255. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  256. }
  257. /* create MQD for each KCQ */
  258. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  259. ring = &adev->gfx.compute_ring[i];
  260. if (!ring->mqd_obj) {
  261. r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
  262. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  263. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  264. if (r) {
  265. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  266. return r;
  267. }
  268. /* prepare MQD backup */
  269. adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL);
  270. if (!adev->gfx.mec.mqd_backup[i])
  271. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  272. }
  273. }
  274. return 0;
  275. }
  276. void amdgpu_gfx_compute_mqd_sw_fini(struct amdgpu_device *adev)
  277. {
  278. struct amdgpu_ring *ring = NULL;
  279. int i;
  280. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  281. ring = &adev->gfx.compute_ring[i];
  282. kfree(adev->gfx.mec.mqd_backup[i]);
  283. amdgpu_bo_free_kernel(&ring->mqd_obj,
  284. &ring->mqd_gpu_addr,
  285. &ring->mqd_ptr);
  286. }
  287. ring = &adev->gfx.kiq.ring;
  288. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  289. amdgpu_bo_free_kernel(&ring->mqd_obj,
  290. &ring->mqd_gpu_addr,
  291. &ring->mqd_ptr);
  292. }