w5100.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288
  1. /*
  2. * Ethernet driver for the WIZnet W5100 chip.
  3. *
  4. * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
  5. * Copyright (C) 2012 Mike Sinkovsky <msink@permonline.ru>
  6. *
  7. * Licensed under the GPL-2 or later.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/kconfig.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/platform_data/wiznet.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/delay.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/ioport.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/irq.h>
  27. #include <linux/gpio.h>
  28. #include "w5100.h"
  29. #define DRV_NAME "w5100"
  30. #define DRV_VERSION "2012-04-04"
  31. MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
  32. MODULE_AUTHOR("Mike Sinkovsky <msink@permonline.ru>");
  33. MODULE_ALIAS("platform:"DRV_NAME);
  34. MODULE_LICENSE("GPL");
  35. /*
  36. * W5100/W5200/W5500 common registers
  37. */
  38. #define W5100_COMMON_REGS 0x0000
  39. #define W5100_MR 0x0000 /* Mode Register */
  40. #define MR_RST 0x80 /* S/W reset */
  41. #define MR_PB 0x10 /* Ping block */
  42. #define MR_AI 0x02 /* Address Auto-Increment */
  43. #define MR_IND 0x01 /* Indirect mode */
  44. #define W5100_SHAR 0x0009 /* Source MAC address */
  45. #define W5100_IR 0x0015 /* Interrupt Register */
  46. #define W5100_COMMON_REGS_LEN 0x0040
  47. #define W5100_Sn_MR 0x0000 /* Sn Mode Register */
  48. #define W5100_Sn_CR 0x0001 /* Sn Command Register */
  49. #define W5100_Sn_IR 0x0002 /* Sn Interrupt Register */
  50. #define W5100_Sn_SR 0x0003 /* Sn Status Register */
  51. #define W5100_Sn_TX_FSR 0x0020 /* Sn Transmit free memory size */
  52. #define W5100_Sn_TX_RD 0x0022 /* Sn Transmit memory read pointer */
  53. #define W5100_Sn_TX_WR 0x0024 /* Sn Transmit memory write pointer */
  54. #define W5100_Sn_RX_RSR 0x0026 /* Sn Receive free memory size */
  55. #define W5100_Sn_RX_RD 0x0028 /* Sn Receive memory read pointer */
  56. #define S0_REGS(priv) ((priv)->s0_regs)
  57. #define W5100_S0_MR(priv) (S0_REGS(priv) + W5100_Sn_MR)
  58. #define S0_MR_MACRAW 0x04 /* MAC RAW mode */
  59. #define S0_MR_MF 0x40 /* MAC Filter for W5100 and W5200 */
  60. #define W5500_S0_MR_MF 0x80 /* MAC Filter for W5500 */
  61. #define W5100_S0_CR(priv) (S0_REGS(priv) + W5100_Sn_CR)
  62. #define S0_CR_OPEN 0x01 /* OPEN command */
  63. #define S0_CR_CLOSE 0x10 /* CLOSE command */
  64. #define S0_CR_SEND 0x20 /* SEND command */
  65. #define S0_CR_RECV 0x40 /* RECV command */
  66. #define W5100_S0_IR(priv) (S0_REGS(priv) + W5100_Sn_IR)
  67. #define S0_IR_SENDOK 0x10 /* complete sending */
  68. #define S0_IR_RECV 0x04 /* receiving data */
  69. #define W5100_S0_SR(priv) (S0_REGS(priv) + W5100_Sn_SR)
  70. #define S0_SR_MACRAW 0x42 /* mac raw mode */
  71. #define W5100_S0_TX_FSR(priv) (S0_REGS(priv) + W5100_Sn_TX_FSR)
  72. #define W5100_S0_TX_RD(priv) (S0_REGS(priv) + W5100_Sn_TX_RD)
  73. #define W5100_S0_TX_WR(priv) (S0_REGS(priv) + W5100_Sn_TX_WR)
  74. #define W5100_S0_RX_RSR(priv) (S0_REGS(priv) + W5100_Sn_RX_RSR)
  75. #define W5100_S0_RX_RD(priv) (S0_REGS(priv) + W5100_Sn_RX_RD)
  76. #define W5100_S0_REGS_LEN 0x0040
  77. /*
  78. * W5100 and W5200 common registers
  79. */
  80. #define W5100_IMR 0x0016 /* Interrupt Mask Register */
  81. #define IR_S0 0x01 /* S0 interrupt */
  82. #define W5100_RTR 0x0017 /* Retry Time-value Register */
  83. #define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
  84. /*
  85. * W5100 specific register and memory
  86. */
  87. #define W5100_RMSR 0x001a /* Receive Memory Size */
  88. #define W5100_TMSR 0x001b /* Transmit Memory Size */
  89. #define W5100_S0_REGS 0x0400
  90. #define W5100_TX_MEM_START 0x4000
  91. #define W5100_TX_MEM_SIZE 0x2000
  92. #define W5100_RX_MEM_START 0x6000
  93. #define W5100_RX_MEM_SIZE 0x2000
  94. /*
  95. * W5200 specific register and memory
  96. */
  97. #define W5200_S0_REGS 0x4000
  98. #define W5200_Sn_RXMEM_SIZE(n) (0x401e + (n) * 0x0100) /* Sn RX Memory Size */
  99. #define W5200_Sn_TXMEM_SIZE(n) (0x401f + (n) * 0x0100) /* Sn TX Memory Size */
  100. #define W5200_TX_MEM_START 0x8000
  101. #define W5200_TX_MEM_SIZE 0x4000
  102. #define W5200_RX_MEM_START 0xc000
  103. #define W5200_RX_MEM_SIZE 0x4000
  104. /*
  105. * W5500 specific register and memory
  106. *
  107. * W5500 register and memory are organized by multiple blocks. Each one is
  108. * selected by 16bits offset address and 5bits block select bits. So we
  109. * encode it into 32bits address. (lower 16bits is offset address and
  110. * upper 16bits is block select bits)
  111. */
  112. #define W5500_SIMR 0x0018 /* Socket Interrupt Mask Register */
  113. #define W5500_RTR 0x0019 /* Retry Time-value Register */
  114. #define W5500_S0_REGS 0x10000
  115. #define W5500_Sn_RXMEM_SIZE(n) \
  116. (0x1001e + (n) * 0x40000) /* Sn RX Memory Size */
  117. #define W5500_Sn_TXMEM_SIZE(n) \
  118. (0x1001f + (n) * 0x40000) /* Sn TX Memory Size */
  119. #define W5500_TX_MEM_START 0x20000
  120. #define W5500_TX_MEM_SIZE 0x04000
  121. #define W5500_RX_MEM_START 0x30000
  122. #define W5500_RX_MEM_SIZE 0x04000
  123. /*
  124. * Device driver private data structure
  125. */
  126. struct w5100_priv {
  127. const struct w5100_ops *ops;
  128. /* Socket 0 register offset address */
  129. u32 s0_regs;
  130. /* Socket 0 TX buffer offset address and size */
  131. u32 s0_tx_buf;
  132. u16 s0_tx_buf_size;
  133. /* Socket 0 RX buffer offset address and size */
  134. u32 s0_rx_buf;
  135. u16 s0_rx_buf_size;
  136. int irq;
  137. int link_irq;
  138. int link_gpio;
  139. struct napi_struct napi;
  140. struct net_device *ndev;
  141. bool promisc;
  142. u32 msg_enable;
  143. struct workqueue_struct *xfer_wq;
  144. struct work_struct rx_work;
  145. struct sk_buff *tx_skb;
  146. struct work_struct tx_work;
  147. struct work_struct setrx_work;
  148. struct work_struct restart_work;
  149. };
  150. /************************************************************************
  151. *
  152. * Lowlevel I/O functions
  153. *
  154. ***********************************************************************/
  155. struct w5100_mmio_priv {
  156. void __iomem *base;
  157. /* Serialize access in indirect address mode */
  158. spinlock_t reg_lock;
  159. };
  160. static inline struct w5100_mmio_priv *w5100_mmio_priv(struct net_device *dev)
  161. {
  162. return w5100_ops_priv(dev);
  163. }
  164. static inline void __iomem *w5100_mmio(struct net_device *ndev)
  165. {
  166. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  167. return mmio_priv->base;
  168. }
  169. /*
  170. * In direct address mode host system can directly access W5100 registers
  171. * after mapping to Memory-Mapped I/O space.
  172. *
  173. * 0x8000 bytes are required for memory space.
  174. */
  175. static inline int w5100_read_direct(struct net_device *ndev, u32 addr)
  176. {
  177. return ioread8(w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
  178. }
  179. static inline int __w5100_write_direct(struct net_device *ndev, u32 addr,
  180. u8 data)
  181. {
  182. iowrite8(data, w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
  183. return 0;
  184. }
  185. static inline int w5100_write_direct(struct net_device *ndev, u32 addr, u8 data)
  186. {
  187. __w5100_write_direct(ndev, addr, data);
  188. mmiowb();
  189. return 0;
  190. }
  191. static int w5100_read16_direct(struct net_device *ndev, u32 addr)
  192. {
  193. u16 data;
  194. data = w5100_read_direct(ndev, addr) << 8;
  195. data |= w5100_read_direct(ndev, addr + 1);
  196. return data;
  197. }
  198. static int w5100_write16_direct(struct net_device *ndev, u32 addr, u16 data)
  199. {
  200. __w5100_write_direct(ndev, addr, data >> 8);
  201. __w5100_write_direct(ndev, addr + 1, data);
  202. mmiowb();
  203. return 0;
  204. }
  205. static int w5100_readbulk_direct(struct net_device *ndev, u32 addr, u8 *buf,
  206. int len)
  207. {
  208. int i;
  209. for (i = 0; i < len; i++, addr++)
  210. *buf++ = w5100_read_direct(ndev, addr);
  211. return 0;
  212. }
  213. static int w5100_writebulk_direct(struct net_device *ndev, u32 addr,
  214. const u8 *buf, int len)
  215. {
  216. int i;
  217. for (i = 0; i < len; i++, addr++)
  218. __w5100_write_direct(ndev, addr, *buf++);
  219. mmiowb();
  220. return 0;
  221. }
  222. static int w5100_mmio_init(struct net_device *ndev)
  223. {
  224. struct platform_device *pdev = to_platform_device(ndev->dev.parent);
  225. struct w5100_priv *priv = netdev_priv(ndev);
  226. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  227. struct resource *mem;
  228. spin_lock_init(&mmio_priv->reg_lock);
  229. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  230. mmio_priv->base = devm_ioremap_resource(&pdev->dev, mem);
  231. if (IS_ERR(mmio_priv->base))
  232. return PTR_ERR(mmio_priv->base);
  233. netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, priv->irq);
  234. return 0;
  235. }
  236. static const struct w5100_ops w5100_mmio_direct_ops = {
  237. .chip_id = W5100,
  238. .read = w5100_read_direct,
  239. .write = w5100_write_direct,
  240. .read16 = w5100_read16_direct,
  241. .write16 = w5100_write16_direct,
  242. .readbulk = w5100_readbulk_direct,
  243. .writebulk = w5100_writebulk_direct,
  244. .init = w5100_mmio_init,
  245. };
  246. /*
  247. * In indirect address mode host system indirectly accesses registers by
  248. * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
  249. * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
  250. * Mode Register (MR) is directly accessible.
  251. *
  252. * Only 0x04 bytes are required for memory space.
  253. */
  254. #define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
  255. #define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
  256. static int w5100_read_indirect(struct net_device *ndev, u32 addr)
  257. {
  258. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  259. unsigned long flags;
  260. u8 data;
  261. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  262. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  263. data = w5100_read_direct(ndev, W5100_IDM_DR);
  264. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  265. return data;
  266. }
  267. static int w5100_write_indirect(struct net_device *ndev, u32 addr, u8 data)
  268. {
  269. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  270. unsigned long flags;
  271. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  272. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  273. w5100_write_direct(ndev, W5100_IDM_DR, data);
  274. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  275. return 0;
  276. }
  277. static int w5100_read16_indirect(struct net_device *ndev, u32 addr)
  278. {
  279. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  280. unsigned long flags;
  281. u16 data;
  282. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  283. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  284. data = w5100_read_direct(ndev, W5100_IDM_DR) << 8;
  285. data |= w5100_read_direct(ndev, W5100_IDM_DR);
  286. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  287. return data;
  288. }
  289. static int w5100_write16_indirect(struct net_device *ndev, u32 addr, u16 data)
  290. {
  291. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  292. unsigned long flags;
  293. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  294. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  295. __w5100_write_direct(ndev, W5100_IDM_DR, data >> 8);
  296. w5100_write_direct(ndev, W5100_IDM_DR, data);
  297. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  298. return 0;
  299. }
  300. static int w5100_readbulk_indirect(struct net_device *ndev, u32 addr, u8 *buf,
  301. int len)
  302. {
  303. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  304. unsigned long flags;
  305. int i;
  306. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  307. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  308. for (i = 0; i < len; i++)
  309. *buf++ = w5100_read_direct(ndev, W5100_IDM_DR);
  310. mmiowb();
  311. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  312. return 0;
  313. }
  314. static int w5100_writebulk_indirect(struct net_device *ndev, u32 addr,
  315. const u8 *buf, int len)
  316. {
  317. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  318. unsigned long flags;
  319. int i;
  320. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  321. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  322. for (i = 0; i < len; i++)
  323. __w5100_write_direct(ndev, W5100_IDM_DR, *buf++);
  324. mmiowb();
  325. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  326. return 0;
  327. }
  328. static int w5100_reset_indirect(struct net_device *ndev)
  329. {
  330. w5100_write_direct(ndev, W5100_MR, MR_RST);
  331. mdelay(5);
  332. w5100_write_direct(ndev, W5100_MR, MR_PB | MR_AI | MR_IND);
  333. return 0;
  334. }
  335. static const struct w5100_ops w5100_mmio_indirect_ops = {
  336. .chip_id = W5100,
  337. .read = w5100_read_indirect,
  338. .write = w5100_write_indirect,
  339. .read16 = w5100_read16_indirect,
  340. .write16 = w5100_write16_indirect,
  341. .readbulk = w5100_readbulk_indirect,
  342. .writebulk = w5100_writebulk_indirect,
  343. .init = w5100_mmio_init,
  344. .reset = w5100_reset_indirect,
  345. };
  346. #if defined(CONFIG_WIZNET_BUS_DIRECT)
  347. static int w5100_read(struct w5100_priv *priv, u32 addr)
  348. {
  349. return w5100_read_direct(priv->ndev, addr);
  350. }
  351. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  352. {
  353. return w5100_write_direct(priv->ndev, addr, data);
  354. }
  355. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  356. {
  357. return w5100_read16_direct(priv->ndev, addr);
  358. }
  359. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  360. {
  361. return w5100_write16_direct(priv->ndev, addr, data);
  362. }
  363. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  364. {
  365. return w5100_readbulk_direct(priv->ndev, addr, buf, len);
  366. }
  367. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  368. int len)
  369. {
  370. return w5100_writebulk_direct(priv->ndev, addr, buf, len);
  371. }
  372. #elif defined(CONFIG_WIZNET_BUS_INDIRECT)
  373. static int w5100_read(struct w5100_priv *priv, u32 addr)
  374. {
  375. return w5100_read_indirect(priv->ndev, addr);
  376. }
  377. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  378. {
  379. return w5100_write_indirect(priv->ndev, addr, data);
  380. }
  381. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  382. {
  383. return w5100_read16_indirect(priv->ndev, addr);
  384. }
  385. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  386. {
  387. return w5100_write16_indirect(priv->ndev, addr, data);
  388. }
  389. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  390. {
  391. return w5100_readbulk_indirect(priv->ndev, addr, buf, len);
  392. }
  393. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  394. int len)
  395. {
  396. return w5100_writebulk_indirect(priv->ndev, addr, buf, len);
  397. }
  398. #else /* CONFIG_WIZNET_BUS_ANY */
  399. static int w5100_read(struct w5100_priv *priv, u32 addr)
  400. {
  401. return priv->ops->read(priv->ndev, addr);
  402. }
  403. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  404. {
  405. return priv->ops->write(priv->ndev, addr, data);
  406. }
  407. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  408. {
  409. return priv->ops->read16(priv->ndev, addr);
  410. }
  411. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  412. {
  413. return priv->ops->write16(priv->ndev, addr, data);
  414. }
  415. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  416. {
  417. return priv->ops->readbulk(priv->ndev, addr, buf, len);
  418. }
  419. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  420. int len)
  421. {
  422. return priv->ops->writebulk(priv->ndev, addr, buf, len);
  423. }
  424. #endif
  425. static int w5100_readbuf(struct w5100_priv *priv, u16 offset, u8 *buf, int len)
  426. {
  427. u32 addr;
  428. int remain = 0;
  429. int ret;
  430. const u32 mem_start = priv->s0_rx_buf;
  431. const u16 mem_size = priv->s0_rx_buf_size;
  432. offset %= mem_size;
  433. addr = mem_start + offset;
  434. if (offset + len > mem_size) {
  435. remain = (offset + len) % mem_size;
  436. len = mem_size - offset;
  437. }
  438. ret = w5100_readbulk(priv, addr, buf, len);
  439. if (ret || !remain)
  440. return ret;
  441. return w5100_readbulk(priv, mem_start, buf + len, remain);
  442. }
  443. static int w5100_writebuf(struct w5100_priv *priv, u16 offset, const u8 *buf,
  444. int len)
  445. {
  446. u32 addr;
  447. int ret;
  448. int remain = 0;
  449. const u32 mem_start = priv->s0_tx_buf;
  450. const u16 mem_size = priv->s0_tx_buf_size;
  451. offset %= mem_size;
  452. addr = mem_start + offset;
  453. if (offset + len > mem_size) {
  454. remain = (offset + len) % mem_size;
  455. len = mem_size - offset;
  456. }
  457. ret = w5100_writebulk(priv, addr, buf, len);
  458. if (ret || !remain)
  459. return ret;
  460. return w5100_writebulk(priv, mem_start, buf + len, remain);
  461. }
  462. static int w5100_reset(struct w5100_priv *priv)
  463. {
  464. if (priv->ops->reset)
  465. return priv->ops->reset(priv->ndev);
  466. w5100_write(priv, W5100_MR, MR_RST);
  467. mdelay(5);
  468. w5100_write(priv, W5100_MR, MR_PB);
  469. return 0;
  470. }
  471. static int w5100_command(struct w5100_priv *priv, u16 cmd)
  472. {
  473. unsigned long timeout;
  474. w5100_write(priv, W5100_S0_CR(priv), cmd);
  475. timeout = jiffies + msecs_to_jiffies(100);
  476. while (w5100_read(priv, W5100_S0_CR(priv)) != 0) {
  477. if (time_after(jiffies, timeout))
  478. return -EIO;
  479. cpu_relax();
  480. }
  481. return 0;
  482. }
  483. static void w5100_write_macaddr(struct w5100_priv *priv)
  484. {
  485. struct net_device *ndev = priv->ndev;
  486. w5100_writebulk(priv, W5100_SHAR, ndev->dev_addr, ETH_ALEN);
  487. }
  488. static void w5100_socket_intr_mask(struct w5100_priv *priv, u8 mask)
  489. {
  490. u32 imr;
  491. if (priv->ops->chip_id == W5500)
  492. imr = W5500_SIMR;
  493. else
  494. imr = W5100_IMR;
  495. w5100_write(priv, imr, mask);
  496. }
  497. static void w5100_enable_intr(struct w5100_priv *priv)
  498. {
  499. w5100_socket_intr_mask(priv, IR_S0);
  500. }
  501. static void w5100_disable_intr(struct w5100_priv *priv)
  502. {
  503. w5100_socket_intr_mask(priv, 0);
  504. }
  505. static void w5100_memory_configure(struct w5100_priv *priv)
  506. {
  507. /* Configure 16K of internal memory
  508. * as 8K RX buffer and 8K TX buffer
  509. */
  510. w5100_write(priv, W5100_RMSR, 0x03);
  511. w5100_write(priv, W5100_TMSR, 0x03);
  512. }
  513. static void w5200_memory_configure(struct w5100_priv *priv)
  514. {
  515. int i;
  516. /* Configure internal RX memory as 16K RX buffer and
  517. * internal TX memory as 16K TX buffer
  518. */
  519. w5100_write(priv, W5200_Sn_RXMEM_SIZE(0), 0x10);
  520. w5100_write(priv, W5200_Sn_TXMEM_SIZE(0), 0x10);
  521. for (i = 1; i < 8; i++) {
  522. w5100_write(priv, W5200_Sn_RXMEM_SIZE(i), 0);
  523. w5100_write(priv, W5200_Sn_TXMEM_SIZE(i), 0);
  524. }
  525. }
  526. static void w5500_memory_configure(struct w5100_priv *priv)
  527. {
  528. int i;
  529. /* Configure internal RX memory as 16K RX buffer and
  530. * internal TX memory as 16K TX buffer
  531. */
  532. w5100_write(priv, W5500_Sn_RXMEM_SIZE(0), 0x10);
  533. w5100_write(priv, W5500_Sn_TXMEM_SIZE(0), 0x10);
  534. for (i = 1; i < 8; i++) {
  535. w5100_write(priv, W5500_Sn_RXMEM_SIZE(i), 0);
  536. w5100_write(priv, W5500_Sn_TXMEM_SIZE(i), 0);
  537. }
  538. }
  539. static int w5100_hw_reset(struct w5100_priv *priv)
  540. {
  541. u32 rtr;
  542. w5100_reset(priv);
  543. w5100_disable_intr(priv);
  544. w5100_write_macaddr(priv);
  545. switch (priv->ops->chip_id) {
  546. case W5100:
  547. w5100_memory_configure(priv);
  548. rtr = W5100_RTR;
  549. break;
  550. case W5200:
  551. w5200_memory_configure(priv);
  552. rtr = W5100_RTR;
  553. break;
  554. case W5500:
  555. w5500_memory_configure(priv);
  556. rtr = W5500_RTR;
  557. break;
  558. default:
  559. return -EINVAL;
  560. }
  561. if (w5100_read16(priv, rtr) != RTR_DEFAULT)
  562. return -ENODEV;
  563. return 0;
  564. }
  565. static void w5100_hw_start(struct w5100_priv *priv)
  566. {
  567. u8 mode = S0_MR_MACRAW;
  568. if (!priv->promisc) {
  569. if (priv->ops->chip_id == W5500)
  570. mode |= W5500_S0_MR_MF;
  571. else
  572. mode |= S0_MR_MF;
  573. }
  574. w5100_write(priv, W5100_S0_MR(priv), mode);
  575. w5100_command(priv, S0_CR_OPEN);
  576. w5100_enable_intr(priv);
  577. }
  578. static void w5100_hw_close(struct w5100_priv *priv)
  579. {
  580. w5100_disable_intr(priv);
  581. w5100_command(priv, S0_CR_CLOSE);
  582. }
  583. /***********************************************************************
  584. *
  585. * Device driver functions / callbacks
  586. *
  587. ***********************************************************************/
  588. static void w5100_get_drvinfo(struct net_device *ndev,
  589. struct ethtool_drvinfo *info)
  590. {
  591. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  592. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  593. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  594. sizeof(info->bus_info));
  595. }
  596. static u32 w5100_get_link(struct net_device *ndev)
  597. {
  598. struct w5100_priv *priv = netdev_priv(ndev);
  599. if (gpio_is_valid(priv->link_gpio))
  600. return !!gpio_get_value(priv->link_gpio);
  601. return 1;
  602. }
  603. static u32 w5100_get_msglevel(struct net_device *ndev)
  604. {
  605. struct w5100_priv *priv = netdev_priv(ndev);
  606. return priv->msg_enable;
  607. }
  608. static void w5100_set_msglevel(struct net_device *ndev, u32 value)
  609. {
  610. struct w5100_priv *priv = netdev_priv(ndev);
  611. priv->msg_enable = value;
  612. }
  613. static int w5100_get_regs_len(struct net_device *ndev)
  614. {
  615. return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
  616. }
  617. static void w5100_get_regs(struct net_device *ndev,
  618. struct ethtool_regs *regs, void *buf)
  619. {
  620. struct w5100_priv *priv = netdev_priv(ndev);
  621. regs->version = 1;
  622. w5100_readbulk(priv, W5100_COMMON_REGS, buf, W5100_COMMON_REGS_LEN);
  623. buf += W5100_COMMON_REGS_LEN;
  624. w5100_readbulk(priv, S0_REGS(priv), buf, W5100_S0_REGS_LEN);
  625. }
  626. static void w5100_restart(struct net_device *ndev)
  627. {
  628. struct w5100_priv *priv = netdev_priv(ndev);
  629. netif_stop_queue(ndev);
  630. w5100_hw_reset(priv);
  631. w5100_hw_start(priv);
  632. ndev->stats.tx_errors++;
  633. netif_trans_update(ndev);
  634. netif_wake_queue(ndev);
  635. }
  636. static void w5100_restart_work(struct work_struct *work)
  637. {
  638. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  639. restart_work);
  640. w5100_restart(priv->ndev);
  641. }
  642. static void w5100_tx_timeout(struct net_device *ndev)
  643. {
  644. struct w5100_priv *priv = netdev_priv(ndev);
  645. if (priv->ops->may_sleep)
  646. schedule_work(&priv->restart_work);
  647. else
  648. w5100_restart(ndev);
  649. }
  650. static void w5100_tx_skb(struct net_device *ndev, struct sk_buff *skb)
  651. {
  652. struct w5100_priv *priv = netdev_priv(ndev);
  653. u16 offset;
  654. offset = w5100_read16(priv, W5100_S0_TX_WR(priv));
  655. w5100_writebuf(priv, offset, skb->data, skb->len);
  656. w5100_write16(priv, W5100_S0_TX_WR(priv), offset + skb->len);
  657. ndev->stats.tx_bytes += skb->len;
  658. ndev->stats.tx_packets++;
  659. dev_kfree_skb(skb);
  660. w5100_command(priv, S0_CR_SEND);
  661. }
  662. static void w5100_tx_work(struct work_struct *work)
  663. {
  664. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  665. tx_work);
  666. struct sk_buff *skb = priv->tx_skb;
  667. priv->tx_skb = NULL;
  668. if (WARN_ON(!skb))
  669. return;
  670. w5100_tx_skb(priv->ndev, skb);
  671. }
  672. static int w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
  673. {
  674. struct w5100_priv *priv = netdev_priv(ndev);
  675. netif_stop_queue(ndev);
  676. if (priv->ops->may_sleep) {
  677. WARN_ON(priv->tx_skb);
  678. priv->tx_skb = skb;
  679. queue_work(priv->xfer_wq, &priv->tx_work);
  680. } else {
  681. w5100_tx_skb(ndev, skb);
  682. }
  683. return NETDEV_TX_OK;
  684. }
  685. static struct sk_buff *w5100_rx_skb(struct net_device *ndev)
  686. {
  687. struct w5100_priv *priv = netdev_priv(ndev);
  688. struct sk_buff *skb;
  689. u16 rx_len;
  690. u16 offset;
  691. u8 header[2];
  692. u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR(priv));
  693. if (rx_buf_len == 0)
  694. return NULL;
  695. offset = w5100_read16(priv, W5100_S0_RX_RD(priv));
  696. w5100_readbuf(priv, offset, header, 2);
  697. rx_len = get_unaligned_be16(header) - 2;
  698. skb = netdev_alloc_skb_ip_align(ndev, rx_len);
  699. if (unlikely(!skb)) {
  700. w5100_write16(priv, W5100_S0_RX_RD(priv), offset + rx_buf_len);
  701. w5100_command(priv, S0_CR_RECV);
  702. ndev->stats.rx_dropped++;
  703. return NULL;
  704. }
  705. skb_put(skb, rx_len);
  706. w5100_readbuf(priv, offset + 2, skb->data, rx_len);
  707. w5100_write16(priv, W5100_S0_RX_RD(priv), offset + 2 + rx_len);
  708. w5100_command(priv, S0_CR_RECV);
  709. skb->protocol = eth_type_trans(skb, ndev);
  710. ndev->stats.rx_packets++;
  711. ndev->stats.rx_bytes += rx_len;
  712. return skb;
  713. }
  714. static void w5100_rx_work(struct work_struct *work)
  715. {
  716. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  717. rx_work);
  718. struct sk_buff *skb;
  719. while ((skb = w5100_rx_skb(priv->ndev)))
  720. netif_rx_ni(skb);
  721. w5100_enable_intr(priv);
  722. }
  723. static int w5100_napi_poll(struct napi_struct *napi, int budget)
  724. {
  725. struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
  726. int rx_count;
  727. for (rx_count = 0; rx_count < budget; rx_count++) {
  728. struct sk_buff *skb = w5100_rx_skb(priv->ndev);
  729. if (skb)
  730. netif_receive_skb(skb);
  731. else
  732. break;
  733. }
  734. if (rx_count < budget) {
  735. napi_complete(napi);
  736. w5100_enable_intr(priv);
  737. }
  738. return rx_count;
  739. }
  740. static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
  741. {
  742. struct net_device *ndev = ndev_instance;
  743. struct w5100_priv *priv = netdev_priv(ndev);
  744. int ir = w5100_read(priv, W5100_S0_IR(priv));
  745. if (!ir)
  746. return IRQ_NONE;
  747. w5100_write(priv, W5100_S0_IR(priv), ir);
  748. if (ir & S0_IR_SENDOK) {
  749. netif_dbg(priv, tx_done, ndev, "tx done\n");
  750. netif_wake_queue(ndev);
  751. }
  752. if (ir & S0_IR_RECV) {
  753. w5100_disable_intr(priv);
  754. if (priv->ops->may_sleep)
  755. queue_work(priv->xfer_wq, &priv->rx_work);
  756. else if (napi_schedule_prep(&priv->napi))
  757. __napi_schedule(&priv->napi);
  758. }
  759. return IRQ_HANDLED;
  760. }
  761. static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
  762. {
  763. struct net_device *ndev = ndev_instance;
  764. struct w5100_priv *priv = netdev_priv(ndev);
  765. if (netif_running(ndev)) {
  766. if (gpio_get_value(priv->link_gpio) != 0) {
  767. netif_info(priv, link, ndev, "link is up\n");
  768. netif_carrier_on(ndev);
  769. } else {
  770. netif_info(priv, link, ndev, "link is down\n");
  771. netif_carrier_off(ndev);
  772. }
  773. }
  774. return IRQ_HANDLED;
  775. }
  776. static void w5100_setrx_work(struct work_struct *work)
  777. {
  778. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  779. setrx_work);
  780. w5100_hw_start(priv);
  781. }
  782. static void w5100_set_rx_mode(struct net_device *ndev)
  783. {
  784. struct w5100_priv *priv = netdev_priv(ndev);
  785. bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
  786. if (priv->promisc != set_promisc) {
  787. priv->promisc = set_promisc;
  788. if (priv->ops->may_sleep)
  789. schedule_work(&priv->setrx_work);
  790. else
  791. w5100_hw_start(priv);
  792. }
  793. }
  794. static int w5100_set_macaddr(struct net_device *ndev, void *addr)
  795. {
  796. struct w5100_priv *priv = netdev_priv(ndev);
  797. struct sockaddr *sock_addr = addr;
  798. if (!is_valid_ether_addr(sock_addr->sa_data))
  799. return -EADDRNOTAVAIL;
  800. memcpy(ndev->dev_addr, sock_addr->sa_data, ETH_ALEN);
  801. w5100_write_macaddr(priv);
  802. return 0;
  803. }
  804. static int w5100_open(struct net_device *ndev)
  805. {
  806. struct w5100_priv *priv = netdev_priv(ndev);
  807. netif_info(priv, ifup, ndev, "enabling\n");
  808. w5100_hw_start(priv);
  809. napi_enable(&priv->napi);
  810. netif_start_queue(ndev);
  811. if (!gpio_is_valid(priv->link_gpio) ||
  812. gpio_get_value(priv->link_gpio) != 0)
  813. netif_carrier_on(ndev);
  814. return 0;
  815. }
  816. static int w5100_stop(struct net_device *ndev)
  817. {
  818. struct w5100_priv *priv = netdev_priv(ndev);
  819. netif_info(priv, ifdown, ndev, "shutting down\n");
  820. w5100_hw_close(priv);
  821. netif_carrier_off(ndev);
  822. netif_stop_queue(ndev);
  823. napi_disable(&priv->napi);
  824. return 0;
  825. }
  826. static const struct ethtool_ops w5100_ethtool_ops = {
  827. .get_drvinfo = w5100_get_drvinfo,
  828. .get_msglevel = w5100_get_msglevel,
  829. .set_msglevel = w5100_set_msglevel,
  830. .get_link = w5100_get_link,
  831. .get_regs_len = w5100_get_regs_len,
  832. .get_regs = w5100_get_regs,
  833. };
  834. static const struct net_device_ops w5100_netdev_ops = {
  835. .ndo_open = w5100_open,
  836. .ndo_stop = w5100_stop,
  837. .ndo_start_xmit = w5100_start_tx,
  838. .ndo_tx_timeout = w5100_tx_timeout,
  839. .ndo_set_rx_mode = w5100_set_rx_mode,
  840. .ndo_set_mac_address = w5100_set_macaddr,
  841. .ndo_validate_addr = eth_validate_addr,
  842. .ndo_change_mtu = eth_change_mtu,
  843. };
  844. static int w5100_mmio_probe(struct platform_device *pdev)
  845. {
  846. struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
  847. const void *mac_addr = NULL;
  848. struct resource *mem;
  849. const struct w5100_ops *ops;
  850. int irq;
  851. if (data && is_valid_ether_addr(data->mac_addr))
  852. mac_addr = data->mac_addr;
  853. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  854. if (resource_size(mem) < W5100_BUS_DIRECT_SIZE)
  855. ops = &w5100_mmio_indirect_ops;
  856. else
  857. ops = &w5100_mmio_direct_ops;
  858. irq = platform_get_irq(pdev, 0);
  859. if (irq < 0)
  860. return irq;
  861. return w5100_probe(&pdev->dev, ops, sizeof(struct w5100_mmio_priv),
  862. mac_addr, irq, data ? data->link_gpio : -EINVAL);
  863. }
  864. static int w5100_mmio_remove(struct platform_device *pdev)
  865. {
  866. return w5100_remove(&pdev->dev);
  867. }
  868. void *w5100_ops_priv(const struct net_device *ndev)
  869. {
  870. return netdev_priv(ndev) +
  871. ALIGN(sizeof(struct w5100_priv), NETDEV_ALIGN);
  872. }
  873. EXPORT_SYMBOL_GPL(w5100_ops_priv);
  874. int w5100_probe(struct device *dev, const struct w5100_ops *ops,
  875. int sizeof_ops_priv, const void *mac_addr, int irq,
  876. int link_gpio)
  877. {
  878. struct w5100_priv *priv;
  879. struct net_device *ndev;
  880. int err;
  881. size_t alloc_size;
  882. alloc_size = sizeof(*priv);
  883. if (sizeof_ops_priv) {
  884. alloc_size = ALIGN(alloc_size, NETDEV_ALIGN);
  885. alloc_size += sizeof_ops_priv;
  886. }
  887. alloc_size += NETDEV_ALIGN - 1;
  888. ndev = alloc_etherdev(alloc_size);
  889. if (!ndev)
  890. return -ENOMEM;
  891. SET_NETDEV_DEV(ndev, dev);
  892. dev_set_drvdata(dev, ndev);
  893. priv = netdev_priv(ndev);
  894. switch (ops->chip_id) {
  895. case W5100:
  896. priv->s0_regs = W5100_S0_REGS;
  897. priv->s0_tx_buf = W5100_TX_MEM_START;
  898. priv->s0_tx_buf_size = W5100_TX_MEM_SIZE;
  899. priv->s0_rx_buf = W5100_RX_MEM_START;
  900. priv->s0_rx_buf_size = W5100_RX_MEM_SIZE;
  901. break;
  902. case W5200:
  903. priv->s0_regs = W5200_S0_REGS;
  904. priv->s0_tx_buf = W5200_TX_MEM_START;
  905. priv->s0_tx_buf_size = W5200_TX_MEM_SIZE;
  906. priv->s0_rx_buf = W5200_RX_MEM_START;
  907. priv->s0_rx_buf_size = W5200_RX_MEM_SIZE;
  908. break;
  909. case W5500:
  910. priv->s0_regs = W5500_S0_REGS;
  911. priv->s0_tx_buf = W5500_TX_MEM_START;
  912. priv->s0_tx_buf_size = W5500_TX_MEM_SIZE;
  913. priv->s0_rx_buf = W5500_RX_MEM_START;
  914. priv->s0_rx_buf_size = W5500_RX_MEM_SIZE;
  915. break;
  916. default:
  917. err = -EINVAL;
  918. goto err_register;
  919. }
  920. priv->ndev = ndev;
  921. priv->ops = ops;
  922. priv->irq = irq;
  923. priv->link_gpio = link_gpio;
  924. ndev->netdev_ops = &w5100_netdev_ops;
  925. ndev->ethtool_ops = &w5100_ethtool_ops;
  926. netif_napi_add(ndev, &priv->napi, w5100_napi_poll, 16);
  927. /* This chip doesn't support VLAN packets with normal MTU,
  928. * so disable VLAN for this device.
  929. */
  930. ndev->features |= NETIF_F_VLAN_CHALLENGED;
  931. err = register_netdev(ndev);
  932. if (err < 0)
  933. goto err_register;
  934. priv->xfer_wq = alloc_workqueue(netdev_name(ndev), WQ_MEM_RECLAIM, 0);
  935. if (!priv->xfer_wq) {
  936. err = -ENOMEM;
  937. goto err_wq;
  938. }
  939. INIT_WORK(&priv->rx_work, w5100_rx_work);
  940. INIT_WORK(&priv->tx_work, w5100_tx_work);
  941. INIT_WORK(&priv->setrx_work, w5100_setrx_work);
  942. INIT_WORK(&priv->restart_work, w5100_restart_work);
  943. if (mac_addr)
  944. memcpy(ndev->dev_addr, mac_addr, ETH_ALEN);
  945. else
  946. eth_hw_addr_random(ndev);
  947. if (priv->ops->init) {
  948. err = priv->ops->init(priv->ndev);
  949. if (err)
  950. goto err_hw;
  951. }
  952. err = w5100_hw_reset(priv);
  953. if (err)
  954. goto err_hw;
  955. if (ops->may_sleep) {
  956. err = request_threaded_irq(priv->irq, NULL, w5100_interrupt,
  957. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  958. netdev_name(ndev), ndev);
  959. } else {
  960. err = request_irq(priv->irq, w5100_interrupt,
  961. IRQF_TRIGGER_LOW, netdev_name(ndev), ndev);
  962. }
  963. if (err)
  964. goto err_hw;
  965. if (gpio_is_valid(priv->link_gpio)) {
  966. char *link_name = devm_kzalloc(dev, 16, GFP_KERNEL);
  967. if (!link_name) {
  968. err = -ENOMEM;
  969. goto err_gpio;
  970. }
  971. snprintf(link_name, 16, "%s-link", netdev_name(ndev));
  972. priv->link_irq = gpio_to_irq(priv->link_gpio);
  973. if (request_any_context_irq(priv->link_irq, w5100_detect_link,
  974. IRQF_TRIGGER_RISING |
  975. IRQF_TRIGGER_FALLING,
  976. link_name, priv->ndev) < 0)
  977. priv->link_gpio = -EINVAL;
  978. }
  979. return 0;
  980. err_gpio:
  981. free_irq(priv->irq, ndev);
  982. err_hw:
  983. destroy_workqueue(priv->xfer_wq);
  984. err_wq:
  985. unregister_netdev(ndev);
  986. err_register:
  987. free_netdev(ndev);
  988. return err;
  989. }
  990. EXPORT_SYMBOL_GPL(w5100_probe);
  991. int w5100_remove(struct device *dev)
  992. {
  993. struct net_device *ndev = dev_get_drvdata(dev);
  994. struct w5100_priv *priv = netdev_priv(ndev);
  995. w5100_hw_reset(priv);
  996. free_irq(priv->irq, ndev);
  997. if (gpio_is_valid(priv->link_gpio))
  998. free_irq(priv->link_irq, ndev);
  999. flush_work(&priv->setrx_work);
  1000. flush_work(&priv->restart_work);
  1001. destroy_workqueue(priv->xfer_wq);
  1002. unregister_netdev(ndev);
  1003. free_netdev(ndev);
  1004. return 0;
  1005. }
  1006. EXPORT_SYMBOL_GPL(w5100_remove);
  1007. #ifdef CONFIG_PM_SLEEP
  1008. static int w5100_suspend(struct device *dev)
  1009. {
  1010. struct net_device *ndev = dev_get_drvdata(dev);
  1011. struct w5100_priv *priv = netdev_priv(ndev);
  1012. if (netif_running(ndev)) {
  1013. netif_carrier_off(ndev);
  1014. netif_device_detach(ndev);
  1015. w5100_hw_close(priv);
  1016. }
  1017. return 0;
  1018. }
  1019. static int w5100_resume(struct device *dev)
  1020. {
  1021. struct net_device *ndev = dev_get_drvdata(dev);
  1022. struct w5100_priv *priv = netdev_priv(ndev);
  1023. if (netif_running(ndev)) {
  1024. w5100_hw_reset(priv);
  1025. w5100_hw_start(priv);
  1026. netif_device_attach(ndev);
  1027. if (!gpio_is_valid(priv->link_gpio) ||
  1028. gpio_get_value(priv->link_gpio) != 0)
  1029. netif_carrier_on(ndev);
  1030. }
  1031. return 0;
  1032. }
  1033. #endif /* CONFIG_PM_SLEEP */
  1034. SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
  1035. EXPORT_SYMBOL_GPL(w5100_pm_ops);
  1036. static struct platform_driver w5100_mmio_driver = {
  1037. .driver = {
  1038. .name = DRV_NAME,
  1039. .pm = &w5100_pm_ops,
  1040. },
  1041. .probe = w5100_mmio_probe,
  1042. .remove = w5100_mmio_remove,
  1043. };
  1044. module_platform_driver(w5100_mmio_driver);