sh_eth.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228
  1. /* SuperH Ethernet device driver
  2. *
  3. * Copyright (C) 2014 Renesas Electronics Corporation
  4. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  5. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  6. * Copyright (C) 2013-2016 Cogent Embedded, Inc.
  7. * Copyright (C) 2014 Codethink Limited
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope it will be useful, but WITHOUT
  14. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  15. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  16. * more details.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. */
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/spinlock.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/delay.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/mdio-bitbang.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/of.h>
  32. #include <linux/of_device.h>
  33. #include <linux/of_irq.h>
  34. #include <linux/of_net.h>
  35. #include <linux/phy.h>
  36. #include <linux/cache.h>
  37. #include <linux/io.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/slab.h>
  40. #include <linux/ethtool.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/clk.h>
  43. #include <linux/sh_eth.h>
  44. #include <linux/of_mdio.h>
  45. #include "sh_eth.h"
  46. #define SH_ETH_DEF_MSG_ENABLE \
  47. (NETIF_MSG_LINK | \
  48. NETIF_MSG_TIMER | \
  49. NETIF_MSG_RX_ERR| \
  50. NETIF_MSG_TX_ERR)
  51. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  52. #define SH_ETH_OFFSET_DEFAULTS \
  53. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  54. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  55. SH_ETH_OFFSET_DEFAULTS,
  56. [EDSR] = 0x0000,
  57. [EDMR] = 0x0400,
  58. [EDTRR] = 0x0408,
  59. [EDRRR] = 0x0410,
  60. [EESR] = 0x0428,
  61. [EESIPR] = 0x0430,
  62. [TDLAR] = 0x0010,
  63. [TDFAR] = 0x0014,
  64. [TDFXR] = 0x0018,
  65. [TDFFR] = 0x001c,
  66. [RDLAR] = 0x0030,
  67. [RDFAR] = 0x0034,
  68. [RDFXR] = 0x0038,
  69. [RDFFR] = 0x003c,
  70. [TRSCER] = 0x0438,
  71. [RMFCR] = 0x0440,
  72. [TFTR] = 0x0448,
  73. [FDR] = 0x0450,
  74. [RMCR] = 0x0458,
  75. [RPADIR] = 0x0460,
  76. [FCFTR] = 0x0468,
  77. [CSMR] = 0x04E4,
  78. [ECMR] = 0x0500,
  79. [ECSR] = 0x0510,
  80. [ECSIPR] = 0x0518,
  81. [PIR] = 0x0520,
  82. [PSR] = 0x0528,
  83. [PIPR] = 0x052c,
  84. [RFLR] = 0x0508,
  85. [APR] = 0x0554,
  86. [MPR] = 0x0558,
  87. [PFTCR] = 0x055c,
  88. [PFRCR] = 0x0560,
  89. [TPAUSER] = 0x0564,
  90. [GECMR] = 0x05b0,
  91. [BCULR] = 0x05b4,
  92. [MAHR] = 0x05c0,
  93. [MALR] = 0x05c8,
  94. [TROCR] = 0x0700,
  95. [CDCR] = 0x0708,
  96. [LCCR] = 0x0710,
  97. [CEFCR] = 0x0740,
  98. [FRECR] = 0x0748,
  99. [TSFRCR] = 0x0750,
  100. [TLFRCR] = 0x0758,
  101. [RFCR] = 0x0760,
  102. [CERCR] = 0x0768,
  103. [CEECR] = 0x0770,
  104. [MAFCR] = 0x0778,
  105. [RMII_MII] = 0x0790,
  106. [ARSTR] = 0x0000,
  107. [TSU_CTRST] = 0x0004,
  108. [TSU_FWEN0] = 0x0010,
  109. [TSU_FWEN1] = 0x0014,
  110. [TSU_FCM] = 0x0018,
  111. [TSU_BSYSL0] = 0x0020,
  112. [TSU_BSYSL1] = 0x0024,
  113. [TSU_PRISL0] = 0x0028,
  114. [TSU_PRISL1] = 0x002c,
  115. [TSU_FWSL0] = 0x0030,
  116. [TSU_FWSL1] = 0x0034,
  117. [TSU_FWSLC] = 0x0038,
  118. [TSU_QTAG0] = 0x0040,
  119. [TSU_QTAG1] = 0x0044,
  120. [TSU_FWSR] = 0x0050,
  121. [TSU_FWINMK] = 0x0054,
  122. [TSU_ADQT0] = 0x0048,
  123. [TSU_ADQT1] = 0x004c,
  124. [TSU_VTAG0] = 0x0058,
  125. [TSU_VTAG1] = 0x005c,
  126. [TSU_ADSBSY] = 0x0060,
  127. [TSU_TEN] = 0x0064,
  128. [TSU_POST1] = 0x0070,
  129. [TSU_POST2] = 0x0074,
  130. [TSU_POST3] = 0x0078,
  131. [TSU_POST4] = 0x007c,
  132. [TSU_ADRH0] = 0x0100,
  133. [TXNLCR0] = 0x0080,
  134. [TXALCR0] = 0x0084,
  135. [RXNLCR0] = 0x0088,
  136. [RXALCR0] = 0x008c,
  137. [FWNLCR0] = 0x0090,
  138. [FWALCR0] = 0x0094,
  139. [TXNLCR1] = 0x00a0,
  140. [TXALCR1] = 0x00a0,
  141. [RXNLCR1] = 0x00a8,
  142. [RXALCR1] = 0x00ac,
  143. [FWNLCR1] = 0x00b0,
  144. [FWALCR1] = 0x00b4,
  145. };
  146. static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
  147. SH_ETH_OFFSET_DEFAULTS,
  148. [EDSR] = 0x0000,
  149. [EDMR] = 0x0400,
  150. [EDTRR] = 0x0408,
  151. [EDRRR] = 0x0410,
  152. [EESR] = 0x0428,
  153. [EESIPR] = 0x0430,
  154. [TDLAR] = 0x0010,
  155. [TDFAR] = 0x0014,
  156. [TDFXR] = 0x0018,
  157. [TDFFR] = 0x001c,
  158. [RDLAR] = 0x0030,
  159. [RDFAR] = 0x0034,
  160. [RDFXR] = 0x0038,
  161. [RDFFR] = 0x003c,
  162. [TRSCER] = 0x0438,
  163. [RMFCR] = 0x0440,
  164. [TFTR] = 0x0448,
  165. [FDR] = 0x0450,
  166. [RMCR] = 0x0458,
  167. [RPADIR] = 0x0460,
  168. [FCFTR] = 0x0468,
  169. [CSMR] = 0x04E4,
  170. [ECMR] = 0x0500,
  171. [RFLR] = 0x0508,
  172. [ECSR] = 0x0510,
  173. [ECSIPR] = 0x0518,
  174. [PIR] = 0x0520,
  175. [APR] = 0x0554,
  176. [MPR] = 0x0558,
  177. [PFTCR] = 0x055c,
  178. [PFRCR] = 0x0560,
  179. [TPAUSER] = 0x0564,
  180. [MAHR] = 0x05c0,
  181. [MALR] = 0x05c8,
  182. [CEFCR] = 0x0740,
  183. [FRECR] = 0x0748,
  184. [TSFRCR] = 0x0750,
  185. [TLFRCR] = 0x0758,
  186. [RFCR] = 0x0760,
  187. [MAFCR] = 0x0778,
  188. [ARSTR] = 0x0000,
  189. [TSU_CTRST] = 0x0004,
  190. [TSU_FWSLC] = 0x0038,
  191. [TSU_VTAG0] = 0x0058,
  192. [TSU_ADSBSY] = 0x0060,
  193. [TSU_TEN] = 0x0064,
  194. [TSU_POST1] = 0x0070,
  195. [TSU_POST2] = 0x0074,
  196. [TSU_POST3] = 0x0078,
  197. [TSU_POST4] = 0x007c,
  198. [TSU_ADRH0] = 0x0100,
  199. [TXNLCR0] = 0x0080,
  200. [TXALCR0] = 0x0084,
  201. [RXNLCR0] = 0x0088,
  202. [RXALCR0] = 0x008C,
  203. };
  204. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  205. SH_ETH_OFFSET_DEFAULTS,
  206. [ECMR] = 0x0300,
  207. [RFLR] = 0x0308,
  208. [ECSR] = 0x0310,
  209. [ECSIPR] = 0x0318,
  210. [PIR] = 0x0320,
  211. [PSR] = 0x0328,
  212. [RDMLR] = 0x0340,
  213. [IPGR] = 0x0350,
  214. [APR] = 0x0354,
  215. [MPR] = 0x0358,
  216. [RFCF] = 0x0360,
  217. [TPAUSER] = 0x0364,
  218. [TPAUSECR] = 0x0368,
  219. [MAHR] = 0x03c0,
  220. [MALR] = 0x03c8,
  221. [TROCR] = 0x03d0,
  222. [CDCR] = 0x03d4,
  223. [LCCR] = 0x03d8,
  224. [CNDCR] = 0x03dc,
  225. [CEFCR] = 0x03e4,
  226. [FRECR] = 0x03e8,
  227. [TSFRCR] = 0x03ec,
  228. [TLFRCR] = 0x03f0,
  229. [RFCR] = 0x03f4,
  230. [MAFCR] = 0x03f8,
  231. [EDMR] = 0x0200,
  232. [EDTRR] = 0x0208,
  233. [EDRRR] = 0x0210,
  234. [TDLAR] = 0x0218,
  235. [RDLAR] = 0x0220,
  236. [EESR] = 0x0228,
  237. [EESIPR] = 0x0230,
  238. [TRSCER] = 0x0238,
  239. [RMFCR] = 0x0240,
  240. [TFTR] = 0x0248,
  241. [FDR] = 0x0250,
  242. [RMCR] = 0x0258,
  243. [TFUCR] = 0x0264,
  244. [RFOCR] = 0x0268,
  245. [RMIIMODE] = 0x026c,
  246. [FCFTR] = 0x0270,
  247. [TRIMD] = 0x027c,
  248. };
  249. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  250. SH_ETH_OFFSET_DEFAULTS,
  251. [ECMR] = 0x0100,
  252. [RFLR] = 0x0108,
  253. [ECSR] = 0x0110,
  254. [ECSIPR] = 0x0118,
  255. [PIR] = 0x0120,
  256. [PSR] = 0x0128,
  257. [RDMLR] = 0x0140,
  258. [IPGR] = 0x0150,
  259. [APR] = 0x0154,
  260. [MPR] = 0x0158,
  261. [TPAUSER] = 0x0164,
  262. [RFCF] = 0x0160,
  263. [TPAUSECR] = 0x0168,
  264. [BCFRR] = 0x016c,
  265. [MAHR] = 0x01c0,
  266. [MALR] = 0x01c8,
  267. [TROCR] = 0x01d0,
  268. [CDCR] = 0x01d4,
  269. [LCCR] = 0x01d8,
  270. [CNDCR] = 0x01dc,
  271. [CEFCR] = 0x01e4,
  272. [FRECR] = 0x01e8,
  273. [TSFRCR] = 0x01ec,
  274. [TLFRCR] = 0x01f0,
  275. [RFCR] = 0x01f4,
  276. [MAFCR] = 0x01f8,
  277. [RTRATE] = 0x01fc,
  278. [EDMR] = 0x0000,
  279. [EDTRR] = 0x0008,
  280. [EDRRR] = 0x0010,
  281. [TDLAR] = 0x0018,
  282. [RDLAR] = 0x0020,
  283. [EESR] = 0x0028,
  284. [EESIPR] = 0x0030,
  285. [TRSCER] = 0x0038,
  286. [RMFCR] = 0x0040,
  287. [TFTR] = 0x0048,
  288. [FDR] = 0x0050,
  289. [RMCR] = 0x0058,
  290. [TFUCR] = 0x0064,
  291. [RFOCR] = 0x0068,
  292. [FCFTR] = 0x0070,
  293. [RPADIR] = 0x0078,
  294. [TRIMD] = 0x007c,
  295. [RBWAR] = 0x00c8,
  296. [RDFAR] = 0x00cc,
  297. [TBRAR] = 0x00d4,
  298. [TDFAR] = 0x00d8,
  299. };
  300. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  301. SH_ETH_OFFSET_DEFAULTS,
  302. [EDMR] = 0x0000,
  303. [EDTRR] = 0x0004,
  304. [EDRRR] = 0x0008,
  305. [TDLAR] = 0x000c,
  306. [RDLAR] = 0x0010,
  307. [EESR] = 0x0014,
  308. [EESIPR] = 0x0018,
  309. [TRSCER] = 0x001c,
  310. [RMFCR] = 0x0020,
  311. [TFTR] = 0x0024,
  312. [FDR] = 0x0028,
  313. [RMCR] = 0x002c,
  314. [EDOCR] = 0x0030,
  315. [FCFTR] = 0x0034,
  316. [RPADIR] = 0x0038,
  317. [TRIMD] = 0x003c,
  318. [RBWAR] = 0x0040,
  319. [RDFAR] = 0x0044,
  320. [TBRAR] = 0x004c,
  321. [TDFAR] = 0x0050,
  322. [ECMR] = 0x0160,
  323. [ECSR] = 0x0164,
  324. [ECSIPR] = 0x0168,
  325. [PIR] = 0x016c,
  326. [MAHR] = 0x0170,
  327. [MALR] = 0x0174,
  328. [RFLR] = 0x0178,
  329. [PSR] = 0x017c,
  330. [TROCR] = 0x0180,
  331. [CDCR] = 0x0184,
  332. [LCCR] = 0x0188,
  333. [CNDCR] = 0x018c,
  334. [CEFCR] = 0x0194,
  335. [FRECR] = 0x0198,
  336. [TSFRCR] = 0x019c,
  337. [TLFRCR] = 0x01a0,
  338. [RFCR] = 0x01a4,
  339. [MAFCR] = 0x01a8,
  340. [IPGR] = 0x01b4,
  341. [APR] = 0x01b8,
  342. [MPR] = 0x01bc,
  343. [TPAUSER] = 0x01c4,
  344. [BCFR] = 0x01cc,
  345. [ARSTR] = 0x0000,
  346. [TSU_CTRST] = 0x0004,
  347. [TSU_FWEN0] = 0x0010,
  348. [TSU_FWEN1] = 0x0014,
  349. [TSU_FCM] = 0x0018,
  350. [TSU_BSYSL0] = 0x0020,
  351. [TSU_BSYSL1] = 0x0024,
  352. [TSU_PRISL0] = 0x0028,
  353. [TSU_PRISL1] = 0x002c,
  354. [TSU_FWSL0] = 0x0030,
  355. [TSU_FWSL1] = 0x0034,
  356. [TSU_FWSLC] = 0x0038,
  357. [TSU_QTAGM0] = 0x0040,
  358. [TSU_QTAGM1] = 0x0044,
  359. [TSU_ADQT0] = 0x0048,
  360. [TSU_ADQT1] = 0x004c,
  361. [TSU_FWSR] = 0x0050,
  362. [TSU_FWINMK] = 0x0054,
  363. [TSU_ADSBSY] = 0x0060,
  364. [TSU_TEN] = 0x0064,
  365. [TSU_POST1] = 0x0070,
  366. [TSU_POST2] = 0x0074,
  367. [TSU_POST3] = 0x0078,
  368. [TSU_POST4] = 0x007c,
  369. [TXNLCR0] = 0x0080,
  370. [TXALCR0] = 0x0084,
  371. [RXNLCR0] = 0x0088,
  372. [RXALCR0] = 0x008c,
  373. [FWNLCR0] = 0x0090,
  374. [FWALCR0] = 0x0094,
  375. [TXNLCR1] = 0x00a0,
  376. [TXALCR1] = 0x00a0,
  377. [RXNLCR1] = 0x00a8,
  378. [RXALCR1] = 0x00ac,
  379. [FWNLCR1] = 0x00b0,
  380. [FWALCR1] = 0x00b4,
  381. [TSU_ADRH0] = 0x0100,
  382. };
  383. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  384. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  385. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  386. {
  387. struct sh_eth_private *mdp = netdev_priv(ndev);
  388. u16 offset = mdp->reg_offset[enum_index];
  389. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  390. return;
  391. iowrite32(data, mdp->addr + offset);
  392. }
  393. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  394. {
  395. struct sh_eth_private *mdp = netdev_priv(ndev);
  396. u16 offset = mdp->reg_offset[enum_index];
  397. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  398. return ~0U;
  399. return ioread32(mdp->addr + offset);
  400. }
  401. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  402. u32 set)
  403. {
  404. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  405. enum_index);
  406. }
  407. static bool sh_eth_is_gether(struct sh_eth_private *mdp)
  408. {
  409. return mdp->reg_offset == sh_eth_offset_gigabit;
  410. }
  411. static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
  412. {
  413. return mdp->reg_offset == sh_eth_offset_fast_rz;
  414. }
  415. static void sh_eth_select_mii(struct net_device *ndev)
  416. {
  417. struct sh_eth_private *mdp = netdev_priv(ndev);
  418. u32 value;
  419. switch (mdp->phy_interface) {
  420. case PHY_INTERFACE_MODE_GMII:
  421. value = 0x2;
  422. break;
  423. case PHY_INTERFACE_MODE_MII:
  424. value = 0x1;
  425. break;
  426. case PHY_INTERFACE_MODE_RMII:
  427. value = 0x0;
  428. break;
  429. default:
  430. netdev_warn(ndev,
  431. "PHY interface mode was not setup. Set to MII.\n");
  432. value = 0x1;
  433. break;
  434. }
  435. sh_eth_write(ndev, value, RMII_MII);
  436. }
  437. static void sh_eth_set_duplex(struct net_device *ndev)
  438. {
  439. struct sh_eth_private *mdp = netdev_priv(ndev);
  440. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  441. }
  442. static void sh_eth_chip_reset(struct net_device *ndev)
  443. {
  444. struct sh_eth_private *mdp = netdev_priv(ndev);
  445. /* reset device */
  446. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  447. mdelay(1);
  448. }
  449. static void sh_eth_set_rate_gether(struct net_device *ndev)
  450. {
  451. struct sh_eth_private *mdp = netdev_priv(ndev);
  452. switch (mdp->speed) {
  453. case 10: /* 10BASE */
  454. sh_eth_write(ndev, GECMR_10, GECMR);
  455. break;
  456. case 100:/* 100BASE */
  457. sh_eth_write(ndev, GECMR_100, GECMR);
  458. break;
  459. case 1000: /* 1000BASE */
  460. sh_eth_write(ndev, GECMR_1000, GECMR);
  461. break;
  462. }
  463. }
  464. #ifdef CONFIG_OF
  465. /* R7S72100 */
  466. static struct sh_eth_cpu_data r7s72100_data = {
  467. .chip_reset = sh_eth_chip_reset,
  468. .set_duplex = sh_eth_set_duplex,
  469. .register_type = SH_ETH_REG_FAST_RZ,
  470. .ecsr_value = ECSR_ICD,
  471. .ecsipr_value = ECSIPR_ICDIP,
  472. .eesipr_value = 0xff7f009f,
  473. .tx_check = EESR_TC1 | EESR_FTC,
  474. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  475. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  476. EESR_TDE | EESR_ECI,
  477. .fdr_value = 0x0000070f,
  478. .no_psr = 1,
  479. .apr = 1,
  480. .mpr = 1,
  481. .tpauser = 1,
  482. .hw_swap = 1,
  483. .rpadir = 1,
  484. .rpadir_value = 2 << 16,
  485. .no_trimd = 1,
  486. .no_ade = 1,
  487. .hw_crc = 1,
  488. .tsu = 1,
  489. .shift_rd0 = 1,
  490. };
  491. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  492. {
  493. sh_eth_chip_reset(ndev);
  494. sh_eth_select_mii(ndev);
  495. }
  496. /* R8A7740 */
  497. static struct sh_eth_cpu_data r8a7740_data = {
  498. .chip_reset = sh_eth_chip_reset_r8a7740,
  499. .set_duplex = sh_eth_set_duplex,
  500. .set_rate = sh_eth_set_rate_gether,
  501. .register_type = SH_ETH_REG_GIGABIT,
  502. .ecsr_value = ECSR_ICD | ECSR_MPD,
  503. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  504. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  505. .tx_check = EESR_TC1 | EESR_FTC,
  506. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  507. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  508. EESR_TDE | EESR_ECI,
  509. .fdr_value = 0x0000070f,
  510. .apr = 1,
  511. .mpr = 1,
  512. .tpauser = 1,
  513. .bculr = 1,
  514. .hw_swap = 1,
  515. .rpadir = 1,
  516. .rpadir_value = 2 << 16,
  517. .no_trimd = 1,
  518. .no_ade = 1,
  519. .tsu = 1,
  520. .select_mii = 1,
  521. .shift_rd0 = 1,
  522. };
  523. /* There is CPU dependent code */
  524. static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
  525. {
  526. struct sh_eth_private *mdp = netdev_priv(ndev);
  527. switch (mdp->speed) {
  528. case 10: /* 10BASE */
  529. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  530. break;
  531. case 100:/* 100BASE */
  532. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  533. break;
  534. }
  535. }
  536. /* R8A7778/9 */
  537. static struct sh_eth_cpu_data r8a777x_data = {
  538. .set_duplex = sh_eth_set_duplex,
  539. .set_rate = sh_eth_set_rate_r8a777x,
  540. .register_type = SH_ETH_REG_FAST_RCAR,
  541. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  542. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  543. .eesipr_value = 0x01ff009f,
  544. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  545. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  546. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  547. EESR_ECI,
  548. .fdr_value = 0x00000f0f,
  549. .apr = 1,
  550. .mpr = 1,
  551. .tpauser = 1,
  552. .hw_swap = 1,
  553. };
  554. /* R8A7790/1 */
  555. static struct sh_eth_cpu_data r8a779x_data = {
  556. .set_duplex = sh_eth_set_duplex,
  557. .set_rate = sh_eth_set_rate_r8a777x,
  558. .register_type = SH_ETH_REG_FAST_RCAR,
  559. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  560. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  561. .eesipr_value = 0x01ff009f,
  562. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  563. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  564. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  565. EESR_ECI,
  566. .fdr_value = 0x00000f0f,
  567. .trscer_err_mask = DESC_I_RINT8,
  568. .apr = 1,
  569. .mpr = 1,
  570. .tpauser = 1,
  571. .hw_swap = 1,
  572. .rmiimode = 1,
  573. };
  574. #endif /* CONFIG_OF */
  575. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  576. {
  577. struct sh_eth_private *mdp = netdev_priv(ndev);
  578. switch (mdp->speed) {
  579. case 10: /* 10BASE */
  580. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  581. break;
  582. case 100:/* 100BASE */
  583. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  584. break;
  585. }
  586. }
  587. /* SH7724 */
  588. static struct sh_eth_cpu_data sh7724_data = {
  589. .set_duplex = sh_eth_set_duplex,
  590. .set_rate = sh_eth_set_rate_sh7724,
  591. .register_type = SH_ETH_REG_FAST_SH4,
  592. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  593. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  594. .eesipr_value = 0x01ff009f,
  595. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  596. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  597. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  598. EESR_ECI,
  599. .apr = 1,
  600. .mpr = 1,
  601. .tpauser = 1,
  602. .hw_swap = 1,
  603. .rpadir = 1,
  604. .rpadir_value = 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
  605. };
  606. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  607. {
  608. struct sh_eth_private *mdp = netdev_priv(ndev);
  609. switch (mdp->speed) {
  610. case 10: /* 10BASE */
  611. sh_eth_write(ndev, 0, RTRATE);
  612. break;
  613. case 100:/* 100BASE */
  614. sh_eth_write(ndev, 1, RTRATE);
  615. break;
  616. }
  617. }
  618. /* SH7757 */
  619. static struct sh_eth_cpu_data sh7757_data = {
  620. .set_duplex = sh_eth_set_duplex,
  621. .set_rate = sh_eth_set_rate_sh7757,
  622. .register_type = SH_ETH_REG_FAST_SH4,
  623. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  624. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
  625. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  626. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  627. EESR_ECI,
  628. .irq_flags = IRQF_SHARED,
  629. .apr = 1,
  630. .mpr = 1,
  631. .tpauser = 1,
  632. .hw_swap = 1,
  633. .no_ade = 1,
  634. .rpadir = 1,
  635. .rpadir_value = 2 << 16,
  636. .rtrate = 1,
  637. };
  638. #define SH_GIGA_ETH_BASE 0xfee00000UL
  639. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  640. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  641. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  642. {
  643. u32 mahr[2], malr[2];
  644. int i;
  645. /* save MAHR and MALR */
  646. for (i = 0; i < 2; i++) {
  647. malr[i] = ioread32((void *)GIGA_MALR(i));
  648. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  649. }
  650. sh_eth_chip_reset(ndev);
  651. /* restore MAHR and MALR */
  652. for (i = 0; i < 2; i++) {
  653. iowrite32(malr[i], (void *)GIGA_MALR(i));
  654. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  655. }
  656. }
  657. static void sh_eth_set_rate_giga(struct net_device *ndev)
  658. {
  659. struct sh_eth_private *mdp = netdev_priv(ndev);
  660. switch (mdp->speed) {
  661. case 10: /* 10BASE */
  662. sh_eth_write(ndev, 0x00000000, GECMR);
  663. break;
  664. case 100:/* 100BASE */
  665. sh_eth_write(ndev, 0x00000010, GECMR);
  666. break;
  667. case 1000: /* 1000BASE */
  668. sh_eth_write(ndev, 0x00000020, GECMR);
  669. break;
  670. }
  671. }
  672. /* SH7757(GETHERC) */
  673. static struct sh_eth_cpu_data sh7757_data_giga = {
  674. .chip_reset = sh_eth_chip_reset_giga,
  675. .set_duplex = sh_eth_set_duplex,
  676. .set_rate = sh_eth_set_rate_giga,
  677. .register_type = SH_ETH_REG_GIGABIT,
  678. .ecsr_value = ECSR_ICD | ECSR_MPD,
  679. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  680. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  681. .tx_check = EESR_TC1 | EESR_FTC,
  682. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  683. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  684. EESR_TDE | EESR_ECI,
  685. .fdr_value = 0x0000072f,
  686. .irq_flags = IRQF_SHARED,
  687. .apr = 1,
  688. .mpr = 1,
  689. .tpauser = 1,
  690. .bculr = 1,
  691. .hw_swap = 1,
  692. .rpadir = 1,
  693. .rpadir_value = 2 << 16,
  694. .no_trimd = 1,
  695. .no_ade = 1,
  696. .tsu = 1,
  697. };
  698. /* SH7734 */
  699. static struct sh_eth_cpu_data sh7734_data = {
  700. .chip_reset = sh_eth_chip_reset,
  701. .set_duplex = sh_eth_set_duplex,
  702. .set_rate = sh_eth_set_rate_gether,
  703. .register_type = SH_ETH_REG_GIGABIT,
  704. .ecsr_value = ECSR_ICD | ECSR_MPD,
  705. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  706. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  707. .tx_check = EESR_TC1 | EESR_FTC,
  708. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  709. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  710. EESR_TDE | EESR_ECI,
  711. .apr = 1,
  712. .mpr = 1,
  713. .tpauser = 1,
  714. .bculr = 1,
  715. .hw_swap = 1,
  716. .no_trimd = 1,
  717. .no_ade = 1,
  718. .tsu = 1,
  719. .hw_crc = 1,
  720. .select_mii = 1,
  721. };
  722. /* SH7763 */
  723. static struct sh_eth_cpu_data sh7763_data = {
  724. .chip_reset = sh_eth_chip_reset,
  725. .set_duplex = sh_eth_set_duplex,
  726. .set_rate = sh_eth_set_rate_gether,
  727. .register_type = SH_ETH_REG_GIGABIT,
  728. .ecsr_value = ECSR_ICD | ECSR_MPD,
  729. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  730. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  731. .tx_check = EESR_TC1 | EESR_FTC,
  732. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  733. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
  734. EESR_ECI,
  735. .apr = 1,
  736. .mpr = 1,
  737. .tpauser = 1,
  738. .bculr = 1,
  739. .hw_swap = 1,
  740. .no_trimd = 1,
  741. .no_ade = 1,
  742. .tsu = 1,
  743. .irq_flags = IRQF_SHARED,
  744. };
  745. static struct sh_eth_cpu_data sh7619_data = {
  746. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  747. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  748. .apr = 1,
  749. .mpr = 1,
  750. .tpauser = 1,
  751. .hw_swap = 1,
  752. };
  753. static struct sh_eth_cpu_data sh771x_data = {
  754. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  755. .eesipr_value = DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
  756. .tsu = 1,
  757. };
  758. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  759. {
  760. if (!cd->ecsr_value)
  761. cd->ecsr_value = DEFAULT_ECSR_INIT;
  762. if (!cd->ecsipr_value)
  763. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  764. if (!cd->fcftr_value)
  765. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  766. DEFAULT_FIFO_F_D_RFD;
  767. if (!cd->fdr_value)
  768. cd->fdr_value = DEFAULT_FDR_INIT;
  769. if (!cd->tx_check)
  770. cd->tx_check = DEFAULT_TX_CHECK;
  771. if (!cd->eesr_err_check)
  772. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  773. if (!cd->trscer_err_mask)
  774. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  775. }
  776. static int sh_eth_check_reset(struct net_device *ndev)
  777. {
  778. int ret = 0;
  779. int cnt = 100;
  780. while (cnt > 0) {
  781. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  782. break;
  783. mdelay(1);
  784. cnt--;
  785. }
  786. if (cnt <= 0) {
  787. netdev_err(ndev, "Device reset failed\n");
  788. ret = -ETIMEDOUT;
  789. }
  790. return ret;
  791. }
  792. static int sh_eth_reset(struct net_device *ndev)
  793. {
  794. struct sh_eth_private *mdp = netdev_priv(ndev);
  795. int ret = 0;
  796. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
  797. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  798. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  799. ret = sh_eth_check_reset(ndev);
  800. if (ret)
  801. return ret;
  802. /* Table Init */
  803. sh_eth_write(ndev, 0x0, TDLAR);
  804. sh_eth_write(ndev, 0x0, TDFAR);
  805. sh_eth_write(ndev, 0x0, TDFXR);
  806. sh_eth_write(ndev, 0x0, TDFFR);
  807. sh_eth_write(ndev, 0x0, RDLAR);
  808. sh_eth_write(ndev, 0x0, RDFAR);
  809. sh_eth_write(ndev, 0x0, RDFXR);
  810. sh_eth_write(ndev, 0x0, RDFFR);
  811. /* Reset HW CRC register */
  812. if (mdp->cd->hw_crc)
  813. sh_eth_write(ndev, 0x0, CSMR);
  814. /* Select MII mode */
  815. if (mdp->cd->select_mii)
  816. sh_eth_select_mii(ndev);
  817. } else {
  818. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  819. mdelay(3);
  820. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  821. }
  822. return ret;
  823. }
  824. static void sh_eth_set_receive_align(struct sk_buff *skb)
  825. {
  826. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  827. if (reserve)
  828. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  829. }
  830. /* Program the hardware MAC address from dev->dev_addr. */
  831. static void update_mac_address(struct net_device *ndev)
  832. {
  833. sh_eth_write(ndev,
  834. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  835. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  836. sh_eth_write(ndev,
  837. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  838. }
  839. /* Get MAC address from SuperH MAC address register
  840. *
  841. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  842. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  843. * When you want use this device, you must set MAC address in bootloader.
  844. *
  845. */
  846. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  847. {
  848. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  849. memcpy(ndev->dev_addr, mac, ETH_ALEN);
  850. } else {
  851. u32 mahr = sh_eth_read(ndev, MAHR);
  852. u32 malr = sh_eth_read(ndev, MALR);
  853. ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
  854. ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
  855. ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
  856. ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
  857. ndev->dev_addr[4] = (malr >> 8) & 0xFF;
  858. ndev->dev_addr[5] = (malr >> 0) & 0xFF;
  859. }
  860. }
  861. static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
  862. {
  863. if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
  864. return EDTRR_TRNS_GETHER;
  865. else
  866. return EDTRR_TRNS_ETHER;
  867. }
  868. struct bb_info {
  869. void (*set_gate)(void *addr);
  870. struct mdiobb_ctrl ctrl;
  871. void *addr;
  872. };
  873. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  874. {
  875. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  876. u32 pir;
  877. if (bitbang->set_gate)
  878. bitbang->set_gate(bitbang->addr);
  879. pir = ioread32(bitbang->addr);
  880. if (set)
  881. pir |= mask;
  882. else
  883. pir &= ~mask;
  884. iowrite32(pir, bitbang->addr);
  885. }
  886. /* Data I/O pin control */
  887. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  888. {
  889. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  890. }
  891. /* Set bit data*/
  892. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  893. {
  894. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  895. }
  896. /* Get bit data*/
  897. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  898. {
  899. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  900. if (bitbang->set_gate)
  901. bitbang->set_gate(bitbang->addr);
  902. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  903. }
  904. /* MDC pin control */
  905. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  906. {
  907. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  908. }
  909. /* mdio bus control struct */
  910. static struct mdiobb_ops bb_ops = {
  911. .owner = THIS_MODULE,
  912. .set_mdc = sh_mdc_ctrl,
  913. .set_mdio_dir = sh_mmd_ctrl,
  914. .set_mdio_data = sh_set_mdio,
  915. .get_mdio_data = sh_get_mdio,
  916. };
  917. /* free skb and descriptor buffer */
  918. static void sh_eth_ring_free(struct net_device *ndev)
  919. {
  920. struct sh_eth_private *mdp = netdev_priv(ndev);
  921. int ringsize, i;
  922. /* Free Rx skb ringbuffer */
  923. if (mdp->rx_skbuff) {
  924. for (i = 0; i < mdp->num_rx_ring; i++)
  925. dev_kfree_skb(mdp->rx_skbuff[i]);
  926. }
  927. kfree(mdp->rx_skbuff);
  928. mdp->rx_skbuff = NULL;
  929. /* Free Tx skb ringbuffer */
  930. if (mdp->tx_skbuff) {
  931. for (i = 0; i < mdp->num_tx_ring; i++)
  932. dev_kfree_skb(mdp->tx_skbuff[i]);
  933. }
  934. kfree(mdp->tx_skbuff);
  935. mdp->tx_skbuff = NULL;
  936. if (mdp->rx_ring) {
  937. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  938. dma_free_coherent(NULL, ringsize, mdp->rx_ring,
  939. mdp->rx_desc_dma);
  940. mdp->rx_ring = NULL;
  941. }
  942. if (mdp->tx_ring) {
  943. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  944. dma_free_coherent(NULL, ringsize, mdp->tx_ring,
  945. mdp->tx_desc_dma);
  946. mdp->tx_ring = NULL;
  947. }
  948. }
  949. /* format skb and descriptor buffer */
  950. static void sh_eth_ring_format(struct net_device *ndev)
  951. {
  952. struct sh_eth_private *mdp = netdev_priv(ndev);
  953. int i;
  954. struct sk_buff *skb;
  955. struct sh_eth_rxdesc *rxdesc = NULL;
  956. struct sh_eth_txdesc *txdesc = NULL;
  957. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  958. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  959. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  960. dma_addr_t dma_addr;
  961. u32 buf_len;
  962. mdp->cur_rx = 0;
  963. mdp->cur_tx = 0;
  964. mdp->dirty_rx = 0;
  965. mdp->dirty_tx = 0;
  966. memset(mdp->rx_ring, 0, rx_ringsize);
  967. /* build Rx ring buffer */
  968. for (i = 0; i < mdp->num_rx_ring; i++) {
  969. /* skb */
  970. mdp->rx_skbuff[i] = NULL;
  971. skb = netdev_alloc_skb(ndev, skbuff_size);
  972. if (skb == NULL)
  973. break;
  974. sh_eth_set_receive_align(skb);
  975. /* The size of the buffer is a multiple of 32 bytes. */
  976. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  977. dma_addr = dma_map_single(&ndev->dev, skb->data, buf_len,
  978. DMA_FROM_DEVICE);
  979. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  980. kfree_skb(skb);
  981. break;
  982. }
  983. mdp->rx_skbuff[i] = skb;
  984. /* RX descriptor */
  985. rxdesc = &mdp->rx_ring[i];
  986. rxdesc->len = cpu_to_le32(buf_len << 16);
  987. rxdesc->addr = cpu_to_le32(dma_addr);
  988. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  989. /* Rx descriptor address set */
  990. if (i == 0) {
  991. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  992. if (sh_eth_is_gether(mdp) ||
  993. sh_eth_is_rz_fast_ether(mdp))
  994. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  995. }
  996. }
  997. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  998. /* Mark the last entry as wrapping the ring. */
  999. if (rxdesc)
  1000. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1001. memset(mdp->tx_ring, 0, tx_ringsize);
  1002. /* build Tx ring buffer */
  1003. for (i = 0; i < mdp->num_tx_ring; i++) {
  1004. mdp->tx_skbuff[i] = NULL;
  1005. txdesc = &mdp->tx_ring[i];
  1006. txdesc->status = cpu_to_le32(TD_TFP);
  1007. txdesc->len = cpu_to_le32(0);
  1008. if (i == 0) {
  1009. /* Tx descriptor address set */
  1010. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1011. if (sh_eth_is_gether(mdp) ||
  1012. sh_eth_is_rz_fast_ether(mdp))
  1013. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1014. }
  1015. }
  1016. txdesc->status |= cpu_to_le32(TD_TDLE);
  1017. }
  1018. /* Get skb and descriptor buffer */
  1019. static int sh_eth_ring_init(struct net_device *ndev)
  1020. {
  1021. struct sh_eth_private *mdp = netdev_priv(ndev);
  1022. int rx_ringsize, tx_ringsize;
  1023. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1024. * card needs room to do 8 byte alignment, +2 so we can reserve
  1025. * the first 2 bytes, and +16 gets room for the status word from the
  1026. * card.
  1027. */
  1028. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1029. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1030. if (mdp->cd->rpadir)
  1031. mdp->rx_buf_sz += NET_IP_ALIGN;
  1032. /* Allocate RX and TX skb rings */
  1033. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1034. GFP_KERNEL);
  1035. if (!mdp->rx_skbuff)
  1036. return -ENOMEM;
  1037. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1038. GFP_KERNEL);
  1039. if (!mdp->tx_skbuff)
  1040. goto ring_free;
  1041. /* Allocate all Rx descriptors. */
  1042. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1043. mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
  1044. GFP_KERNEL);
  1045. if (!mdp->rx_ring)
  1046. goto ring_free;
  1047. mdp->dirty_rx = 0;
  1048. /* Allocate all Tx descriptors. */
  1049. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1050. mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
  1051. GFP_KERNEL);
  1052. if (!mdp->tx_ring)
  1053. goto ring_free;
  1054. return 0;
  1055. ring_free:
  1056. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1057. sh_eth_ring_free(ndev);
  1058. return -ENOMEM;
  1059. }
  1060. static int sh_eth_dev_init(struct net_device *ndev)
  1061. {
  1062. struct sh_eth_private *mdp = netdev_priv(ndev);
  1063. int ret;
  1064. /* Soft Reset */
  1065. ret = sh_eth_reset(ndev);
  1066. if (ret)
  1067. return ret;
  1068. if (mdp->cd->rmiimode)
  1069. sh_eth_write(ndev, 0x1, RMIIMODE);
  1070. /* Descriptor format */
  1071. sh_eth_ring_format(ndev);
  1072. if (mdp->cd->rpadir)
  1073. sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
  1074. /* all sh_eth int mask */
  1075. sh_eth_write(ndev, 0, EESIPR);
  1076. #if defined(__LITTLE_ENDIAN)
  1077. if (mdp->cd->hw_swap)
  1078. sh_eth_write(ndev, EDMR_EL, EDMR);
  1079. else
  1080. #endif
  1081. sh_eth_write(ndev, 0, EDMR);
  1082. /* FIFO size set */
  1083. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1084. sh_eth_write(ndev, 0, TFTR);
  1085. /* Frame recv control (enable multiple-packets per rx irq) */
  1086. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1087. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1088. if (mdp->cd->bculr)
  1089. sh_eth_write(ndev, 0x800, BCULR); /* Burst sycle set */
  1090. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1091. if (!mdp->cd->no_trimd)
  1092. sh_eth_write(ndev, 0, TRIMD);
  1093. /* Recv frame limit set register */
  1094. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1095. RFLR);
  1096. sh_eth_modify(ndev, EESR, 0, 0);
  1097. mdp->irq_enabled = true;
  1098. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1099. /* PAUSE Prohibition */
  1100. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1101. ECMR_TE | ECMR_RE, ECMR);
  1102. if (mdp->cd->set_rate)
  1103. mdp->cd->set_rate(ndev);
  1104. /* E-MAC Status Register clear */
  1105. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1106. /* E-MAC Interrupt Enable register */
  1107. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1108. /* Set MAC address */
  1109. update_mac_address(ndev);
  1110. /* mask reset */
  1111. if (mdp->cd->apr)
  1112. sh_eth_write(ndev, APR_AP, APR);
  1113. if (mdp->cd->mpr)
  1114. sh_eth_write(ndev, MPR_MP, MPR);
  1115. if (mdp->cd->tpauser)
  1116. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1117. /* Setting the Rx mode will start the Rx process. */
  1118. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1119. return ret;
  1120. }
  1121. static void sh_eth_dev_exit(struct net_device *ndev)
  1122. {
  1123. struct sh_eth_private *mdp = netdev_priv(ndev);
  1124. int i;
  1125. /* Deactivate all TX descriptors, so DMA should stop at next
  1126. * packet boundary if it's currently running
  1127. */
  1128. for (i = 0; i < mdp->num_tx_ring; i++)
  1129. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1130. /* Disable TX FIFO egress to MAC */
  1131. sh_eth_rcv_snd_disable(ndev);
  1132. /* Stop RX DMA at next packet boundary */
  1133. sh_eth_write(ndev, 0, EDRRR);
  1134. /* Aside from TX DMA, we can't tell when the hardware is
  1135. * really stopped, so we need to reset to make sure.
  1136. * Before doing that, wait for long enough to *probably*
  1137. * finish transmitting the last packet and poll stats.
  1138. */
  1139. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1140. sh_eth_get_stats(ndev);
  1141. sh_eth_reset(ndev);
  1142. /* Set MAC address again */
  1143. update_mac_address(ndev);
  1144. }
  1145. /* free Tx skb function */
  1146. static int sh_eth_txfree(struct net_device *ndev)
  1147. {
  1148. struct sh_eth_private *mdp = netdev_priv(ndev);
  1149. struct sh_eth_txdesc *txdesc;
  1150. int free_num = 0;
  1151. int entry;
  1152. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1153. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1154. txdesc = &mdp->tx_ring[entry];
  1155. if (txdesc->status & cpu_to_le32(TD_TACT))
  1156. break;
  1157. /* TACT bit must be checked before all the following reads */
  1158. dma_rmb();
  1159. netif_info(mdp, tx_done, ndev,
  1160. "tx entry %d status 0x%08x\n",
  1161. entry, le32_to_cpu(txdesc->status));
  1162. /* Free the original skb. */
  1163. if (mdp->tx_skbuff[entry]) {
  1164. dma_unmap_single(&ndev->dev, le32_to_cpu(txdesc->addr),
  1165. le32_to_cpu(txdesc->len) >> 16,
  1166. DMA_TO_DEVICE);
  1167. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1168. mdp->tx_skbuff[entry] = NULL;
  1169. free_num++;
  1170. }
  1171. txdesc->status = cpu_to_le32(TD_TFP);
  1172. if (entry >= mdp->num_tx_ring - 1)
  1173. txdesc->status |= cpu_to_le32(TD_TDLE);
  1174. ndev->stats.tx_packets++;
  1175. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1176. }
  1177. return free_num;
  1178. }
  1179. /* Packet receive function */
  1180. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1181. {
  1182. struct sh_eth_private *mdp = netdev_priv(ndev);
  1183. struct sh_eth_rxdesc *rxdesc;
  1184. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1185. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1186. int limit;
  1187. struct sk_buff *skb;
  1188. u32 desc_status;
  1189. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1190. dma_addr_t dma_addr;
  1191. u16 pkt_len;
  1192. u32 buf_len;
  1193. boguscnt = min(boguscnt, *quota);
  1194. limit = boguscnt;
  1195. rxdesc = &mdp->rx_ring[entry];
  1196. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1197. /* RACT bit must be checked before all the following reads */
  1198. dma_rmb();
  1199. desc_status = le32_to_cpu(rxdesc->status);
  1200. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1201. if (--boguscnt < 0)
  1202. break;
  1203. netif_info(mdp, rx_status, ndev,
  1204. "rx entry %d status 0x%08x len %d\n",
  1205. entry, desc_status, pkt_len);
  1206. if (!(desc_status & RDFEND))
  1207. ndev->stats.rx_length_errors++;
  1208. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1209. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1210. * bit 0. However, in case of the R8A7740 and R7S72100
  1211. * the RFS bits are from bit 25 to bit 16. So, the
  1212. * driver needs right shifting by 16.
  1213. */
  1214. if (mdp->cd->shift_rd0)
  1215. desc_status >>= 16;
  1216. skb = mdp->rx_skbuff[entry];
  1217. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1218. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1219. ndev->stats.rx_errors++;
  1220. if (desc_status & RD_RFS1)
  1221. ndev->stats.rx_crc_errors++;
  1222. if (desc_status & RD_RFS2)
  1223. ndev->stats.rx_frame_errors++;
  1224. if (desc_status & RD_RFS3)
  1225. ndev->stats.rx_length_errors++;
  1226. if (desc_status & RD_RFS4)
  1227. ndev->stats.rx_length_errors++;
  1228. if (desc_status & RD_RFS6)
  1229. ndev->stats.rx_missed_errors++;
  1230. if (desc_status & RD_RFS10)
  1231. ndev->stats.rx_over_errors++;
  1232. } else if (skb) {
  1233. dma_addr = le32_to_cpu(rxdesc->addr);
  1234. if (!mdp->cd->hw_swap)
  1235. sh_eth_soft_swap(
  1236. phys_to_virt(ALIGN(dma_addr, 4)),
  1237. pkt_len + 2);
  1238. mdp->rx_skbuff[entry] = NULL;
  1239. if (mdp->cd->rpadir)
  1240. skb_reserve(skb, NET_IP_ALIGN);
  1241. dma_unmap_single(&ndev->dev, dma_addr,
  1242. ALIGN(mdp->rx_buf_sz, 32),
  1243. DMA_FROM_DEVICE);
  1244. skb_put(skb, pkt_len);
  1245. skb->protocol = eth_type_trans(skb, ndev);
  1246. netif_receive_skb(skb);
  1247. ndev->stats.rx_packets++;
  1248. ndev->stats.rx_bytes += pkt_len;
  1249. if (desc_status & RD_RFS8)
  1250. ndev->stats.multicast++;
  1251. }
  1252. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1253. rxdesc = &mdp->rx_ring[entry];
  1254. }
  1255. /* Refill the Rx ring buffers. */
  1256. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1257. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1258. rxdesc = &mdp->rx_ring[entry];
  1259. /* The size of the buffer is 32 byte boundary. */
  1260. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1261. rxdesc->len = cpu_to_le32(buf_len << 16);
  1262. if (mdp->rx_skbuff[entry] == NULL) {
  1263. skb = netdev_alloc_skb(ndev, skbuff_size);
  1264. if (skb == NULL)
  1265. break; /* Better luck next round. */
  1266. sh_eth_set_receive_align(skb);
  1267. dma_addr = dma_map_single(&ndev->dev, skb->data,
  1268. buf_len, DMA_FROM_DEVICE);
  1269. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1270. kfree_skb(skb);
  1271. break;
  1272. }
  1273. mdp->rx_skbuff[entry] = skb;
  1274. skb_checksum_none_assert(skb);
  1275. rxdesc->addr = cpu_to_le32(dma_addr);
  1276. }
  1277. dma_wmb(); /* RACT bit must be set after all the above writes */
  1278. if (entry >= mdp->num_rx_ring - 1)
  1279. rxdesc->status |=
  1280. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1281. else
  1282. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1283. }
  1284. /* Restart Rx engine if stopped. */
  1285. /* If we don't need to check status, don't. -KDU */
  1286. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1287. /* fix the values for the next receiving if RDE is set */
  1288. if (intr_status & EESR_RDE &&
  1289. mdp->reg_offset[RDFAR] != SH_ETH_OFFSET_INVALID) {
  1290. u32 count = (sh_eth_read(ndev, RDFAR) -
  1291. sh_eth_read(ndev, RDLAR)) >> 4;
  1292. mdp->cur_rx = count;
  1293. mdp->dirty_rx = count;
  1294. }
  1295. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1296. }
  1297. *quota -= limit - boguscnt - 1;
  1298. return *quota <= 0;
  1299. }
  1300. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1301. {
  1302. /* disable tx and rx */
  1303. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1304. }
  1305. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1306. {
  1307. /* enable tx and rx */
  1308. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1309. }
  1310. /* error control function */
  1311. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1312. {
  1313. struct sh_eth_private *mdp = netdev_priv(ndev);
  1314. u32 felic_stat;
  1315. u32 link_stat;
  1316. u32 mask;
  1317. if (intr_status & EESR_ECI) {
  1318. felic_stat = sh_eth_read(ndev, ECSR);
  1319. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1320. if (felic_stat & ECSR_ICD)
  1321. ndev->stats.tx_carrier_errors++;
  1322. if (felic_stat & ECSR_LCHNG) {
  1323. /* Link Changed */
  1324. if (mdp->cd->no_psr || mdp->no_ether_link) {
  1325. goto ignore_link;
  1326. } else {
  1327. link_stat = (sh_eth_read(ndev, PSR));
  1328. if (mdp->ether_link_active_low)
  1329. link_stat = ~link_stat;
  1330. }
  1331. if (!(link_stat & PHY_ST_LINK)) {
  1332. sh_eth_rcv_snd_disable(ndev);
  1333. } else {
  1334. /* Link Up */
  1335. sh_eth_modify(ndev, EESIPR, DMAC_M_ECI, 0);
  1336. /* clear int */
  1337. sh_eth_modify(ndev, ECSR, 0, 0);
  1338. sh_eth_modify(ndev, EESIPR, DMAC_M_ECI,
  1339. DMAC_M_ECI);
  1340. /* enable tx and rx */
  1341. sh_eth_rcv_snd_enable(ndev);
  1342. }
  1343. }
  1344. }
  1345. ignore_link:
  1346. if (intr_status & EESR_TWB) {
  1347. /* Unused write back interrupt */
  1348. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1349. ndev->stats.tx_aborted_errors++;
  1350. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1351. }
  1352. }
  1353. if (intr_status & EESR_RABT) {
  1354. /* Receive Abort int */
  1355. if (intr_status & EESR_RFRMER) {
  1356. /* Receive Frame Overflow int */
  1357. ndev->stats.rx_frame_errors++;
  1358. }
  1359. }
  1360. if (intr_status & EESR_TDE) {
  1361. /* Transmit Descriptor Empty int */
  1362. ndev->stats.tx_fifo_errors++;
  1363. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1364. }
  1365. if (intr_status & EESR_TFE) {
  1366. /* FIFO under flow */
  1367. ndev->stats.tx_fifo_errors++;
  1368. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1369. }
  1370. if (intr_status & EESR_RDE) {
  1371. /* Receive Descriptor Empty int */
  1372. ndev->stats.rx_over_errors++;
  1373. }
  1374. if (intr_status & EESR_RFE) {
  1375. /* Receive FIFO Overflow int */
  1376. ndev->stats.rx_fifo_errors++;
  1377. }
  1378. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1379. /* Address Error */
  1380. ndev->stats.tx_fifo_errors++;
  1381. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1382. }
  1383. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1384. if (mdp->cd->no_ade)
  1385. mask &= ~EESR_ADE;
  1386. if (intr_status & mask) {
  1387. /* Tx error */
  1388. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1389. /* dmesg */
  1390. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1391. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1392. (u32)ndev->state, edtrr);
  1393. /* dirty buffer free */
  1394. sh_eth_txfree(ndev);
  1395. /* SH7712 BUG */
  1396. if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
  1397. /* tx dma start */
  1398. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  1399. }
  1400. /* wakeup */
  1401. netif_wake_queue(ndev);
  1402. }
  1403. }
  1404. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1405. {
  1406. struct net_device *ndev = netdev;
  1407. struct sh_eth_private *mdp = netdev_priv(ndev);
  1408. struct sh_eth_cpu_data *cd = mdp->cd;
  1409. irqreturn_t ret = IRQ_NONE;
  1410. u32 intr_status, intr_enable;
  1411. spin_lock(&mdp->lock);
  1412. /* Get interrupt status */
  1413. intr_status = sh_eth_read(ndev, EESR);
  1414. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1415. * enabled since it's the one that comes thru regardless of the mask,
  1416. * and we need to fully handle it in sh_eth_error() in order to quench
  1417. * it as it doesn't get cleared by just writing 1 to the ECI bit...
  1418. */
  1419. intr_enable = sh_eth_read(ndev, EESIPR);
  1420. intr_status &= intr_enable | DMAC_M_ECI;
  1421. if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
  1422. ret = IRQ_HANDLED;
  1423. else
  1424. goto out;
  1425. if (!likely(mdp->irq_enabled)) {
  1426. sh_eth_write(ndev, 0, EESIPR);
  1427. goto out;
  1428. }
  1429. if (intr_status & EESR_RX_CHECK) {
  1430. if (napi_schedule_prep(&mdp->napi)) {
  1431. /* Mask Rx interrupts */
  1432. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1433. EESIPR);
  1434. __napi_schedule(&mdp->napi);
  1435. } else {
  1436. netdev_warn(ndev,
  1437. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1438. intr_status, intr_enable);
  1439. }
  1440. }
  1441. /* Tx Check */
  1442. if (intr_status & cd->tx_check) {
  1443. /* Clear Tx interrupts */
  1444. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1445. sh_eth_txfree(ndev);
  1446. netif_wake_queue(ndev);
  1447. }
  1448. if (intr_status & cd->eesr_err_check) {
  1449. /* Clear error interrupts */
  1450. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1451. sh_eth_error(ndev, intr_status);
  1452. }
  1453. out:
  1454. spin_unlock(&mdp->lock);
  1455. return ret;
  1456. }
  1457. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1458. {
  1459. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1460. napi);
  1461. struct net_device *ndev = napi->dev;
  1462. int quota = budget;
  1463. u32 intr_status;
  1464. for (;;) {
  1465. intr_status = sh_eth_read(ndev, EESR);
  1466. if (!(intr_status & EESR_RX_CHECK))
  1467. break;
  1468. /* Clear Rx interrupts */
  1469. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1470. if (sh_eth_rx(ndev, intr_status, &quota))
  1471. goto out;
  1472. }
  1473. napi_complete(napi);
  1474. /* Reenable Rx interrupts */
  1475. if (mdp->irq_enabled)
  1476. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1477. out:
  1478. return budget - quota;
  1479. }
  1480. /* PHY state control function */
  1481. static void sh_eth_adjust_link(struct net_device *ndev)
  1482. {
  1483. struct sh_eth_private *mdp = netdev_priv(ndev);
  1484. struct phy_device *phydev = ndev->phydev;
  1485. int new_state = 0;
  1486. if (phydev->link) {
  1487. if (phydev->duplex != mdp->duplex) {
  1488. new_state = 1;
  1489. mdp->duplex = phydev->duplex;
  1490. if (mdp->cd->set_duplex)
  1491. mdp->cd->set_duplex(ndev);
  1492. }
  1493. if (phydev->speed != mdp->speed) {
  1494. new_state = 1;
  1495. mdp->speed = phydev->speed;
  1496. if (mdp->cd->set_rate)
  1497. mdp->cd->set_rate(ndev);
  1498. }
  1499. if (!mdp->link) {
  1500. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1501. new_state = 1;
  1502. mdp->link = phydev->link;
  1503. if (mdp->cd->no_psr || mdp->no_ether_link)
  1504. sh_eth_rcv_snd_enable(ndev);
  1505. }
  1506. } else if (mdp->link) {
  1507. new_state = 1;
  1508. mdp->link = 0;
  1509. mdp->speed = 0;
  1510. mdp->duplex = -1;
  1511. if (mdp->cd->no_psr || mdp->no_ether_link)
  1512. sh_eth_rcv_snd_disable(ndev);
  1513. }
  1514. if (new_state && netif_msg_link(mdp))
  1515. phy_print_status(phydev);
  1516. }
  1517. /* PHY init function */
  1518. static int sh_eth_phy_init(struct net_device *ndev)
  1519. {
  1520. struct device_node *np = ndev->dev.parent->of_node;
  1521. struct sh_eth_private *mdp = netdev_priv(ndev);
  1522. struct phy_device *phydev;
  1523. mdp->link = 0;
  1524. mdp->speed = 0;
  1525. mdp->duplex = -1;
  1526. /* Try connect to PHY */
  1527. if (np) {
  1528. struct device_node *pn;
  1529. pn = of_parse_phandle(np, "phy-handle", 0);
  1530. phydev = of_phy_connect(ndev, pn,
  1531. sh_eth_adjust_link, 0,
  1532. mdp->phy_interface);
  1533. of_node_put(pn);
  1534. if (!phydev)
  1535. phydev = ERR_PTR(-ENOENT);
  1536. } else {
  1537. char phy_id[MII_BUS_ID_SIZE + 3];
  1538. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1539. mdp->mii_bus->id, mdp->phy_id);
  1540. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1541. mdp->phy_interface);
  1542. }
  1543. if (IS_ERR(phydev)) {
  1544. netdev_err(ndev, "failed to connect PHY\n");
  1545. return PTR_ERR(phydev);
  1546. }
  1547. phy_attached_info(phydev);
  1548. return 0;
  1549. }
  1550. /* PHY control start function */
  1551. static int sh_eth_phy_start(struct net_device *ndev)
  1552. {
  1553. int ret;
  1554. ret = sh_eth_phy_init(ndev);
  1555. if (ret)
  1556. return ret;
  1557. phy_start(ndev->phydev);
  1558. return 0;
  1559. }
  1560. static int sh_eth_get_link_ksettings(struct net_device *ndev,
  1561. struct ethtool_link_ksettings *cmd)
  1562. {
  1563. struct sh_eth_private *mdp = netdev_priv(ndev);
  1564. unsigned long flags;
  1565. int ret;
  1566. if (!ndev->phydev)
  1567. return -ENODEV;
  1568. spin_lock_irqsave(&mdp->lock, flags);
  1569. ret = phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1570. spin_unlock_irqrestore(&mdp->lock, flags);
  1571. return ret;
  1572. }
  1573. static int sh_eth_set_link_ksettings(struct net_device *ndev,
  1574. const struct ethtool_link_ksettings *cmd)
  1575. {
  1576. struct sh_eth_private *mdp = netdev_priv(ndev);
  1577. unsigned long flags;
  1578. int ret;
  1579. if (!ndev->phydev)
  1580. return -ENODEV;
  1581. spin_lock_irqsave(&mdp->lock, flags);
  1582. /* disable tx and rx */
  1583. sh_eth_rcv_snd_disable(ndev);
  1584. ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1585. if (ret)
  1586. goto error_exit;
  1587. if (cmd->base.duplex == DUPLEX_FULL)
  1588. mdp->duplex = 1;
  1589. else
  1590. mdp->duplex = 0;
  1591. if (mdp->cd->set_duplex)
  1592. mdp->cd->set_duplex(ndev);
  1593. error_exit:
  1594. mdelay(1);
  1595. /* enable tx and rx */
  1596. sh_eth_rcv_snd_enable(ndev);
  1597. spin_unlock_irqrestore(&mdp->lock, flags);
  1598. return ret;
  1599. }
  1600. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1601. * version must be bumped as well. Just adding registers up to that
  1602. * limit is fine, as long as the existing register indices don't
  1603. * change.
  1604. */
  1605. #define SH_ETH_REG_DUMP_VERSION 1
  1606. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1607. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1608. {
  1609. struct sh_eth_private *mdp = netdev_priv(ndev);
  1610. struct sh_eth_cpu_data *cd = mdp->cd;
  1611. u32 *valid_map;
  1612. size_t len;
  1613. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1614. /* Dump starts with a bitmap that tells ethtool which
  1615. * registers are defined for this chip.
  1616. */
  1617. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1618. if (buf) {
  1619. valid_map = buf;
  1620. buf += len;
  1621. } else {
  1622. valid_map = NULL;
  1623. }
  1624. /* Add a register to the dump, if it has a defined offset.
  1625. * This automatically skips most undefined registers, but for
  1626. * some it is also necessary to check a capability flag in
  1627. * struct sh_eth_cpu_data.
  1628. */
  1629. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1630. #define add_reg_from(reg, read_expr) do { \
  1631. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1632. if (buf) { \
  1633. mark_reg_valid(reg); \
  1634. *buf++ = read_expr; \
  1635. } \
  1636. ++len; \
  1637. } \
  1638. } while (0)
  1639. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1640. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1641. add_reg(EDSR);
  1642. add_reg(EDMR);
  1643. add_reg(EDTRR);
  1644. add_reg(EDRRR);
  1645. add_reg(EESR);
  1646. add_reg(EESIPR);
  1647. add_reg(TDLAR);
  1648. add_reg(TDFAR);
  1649. add_reg(TDFXR);
  1650. add_reg(TDFFR);
  1651. add_reg(RDLAR);
  1652. add_reg(RDFAR);
  1653. add_reg(RDFXR);
  1654. add_reg(RDFFR);
  1655. add_reg(TRSCER);
  1656. add_reg(RMFCR);
  1657. add_reg(TFTR);
  1658. add_reg(FDR);
  1659. add_reg(RMCR);
  1660. add_reg(TFUCR);
  1661. add_reg(RFOCR);
  1662. if (cd->rmiimode)
  1663. add_reg(RMIIMODE);
  1664. add_reg(FCFTR);
  1665. if (cd->rpadir)
  1666. add_reg(RPADIR);
  1667. if (!cd->no_trimd)
  1668. add_reg(TRIMD);
  1669. add_reg(ECMR);
  1670. add_reg(ECSR);
  1671. add_reg(ECSIPR);
  1672. add_reg(PIR);
  1673. if (!cd->no_psr)
  1674. add_reg(PSR);
  1675. add_reg(RDMLR);
  1676. add_reg(RFLR);
  1677. add_reg(IPGR);
  1678. if (cd->apr)
  1679. add_reg(APR);
  1680. if (cd->mpr)
  1681. add_reg(MPR);
  1682. add_reg(RFCR);
  1683. add_reg(RFCF);
  1684. if (cd->tpauser)
  1685. add_reg(TPAUSER);
  1686. add_reg(TPAUSECR);
  1687. add_reg(GECMR);
  1688. if (cd->bculr)
  1689. add_reg(BCULR);
  1690. add_reg(MAHR);
  1691. add_reg(MALR);
  1692. add_reg(TROCR);
  1693. add_reg(CDCR);
  1694. add_reg(LCCR);
  1695. add_reg(CNDCR);
  1696. add_reg(CEFCR);
  1697. add_reg(FRECR);
  1698. add_reg(TSFRCR);
  1699. add_reg(TLFRCR);
  1700. add_reg(CERCR);
  1701. add_reg(CEECR);
  1702. add_reg(MAFCR);
  1703. if (cd->rtrate)
  1704. add_reg(RTRATE);
  1705. if (cd->hw_crc)
  1706. add_reg(CSMR);
  1707. if (cd->select_mii)
  1708. add_reg(RMII_MII);
  1709. add_reg(ARSTR);
  1710. if (cd->tsu) {
  1711. add_tsu_reg(TSU_CTRST);
  1712. add_tsu_reg(TSU_FWEN0);
  1713. add_tsu_reg(TSU_FWEN1);
  1714. add_tsu_reg(TSU_FCM);
  1715. add_tsu_reg(TSU_BSYSL0);
  1716. add_tsu_reg(TSU_BSYSL1);
  1717. add_tsu_reg(TSU_PRISL0);
  1718. add_tsu_reg(TSU_PRISL1);
  1719. add_tsu_reg(TSU_FWSL0);
  1720. add_tsu_reg(TSU_FWSL1);
  1721. add_tsu_reg(TSU_FWSLC);
  1722. add_tsu_reg(TSU_QTAG0);
  1723. add_tsu_reg(TSU_QTAG1);
  1724. add_tsu_reg(TSU_QTAGM0);
  1725. add_tsu_reg(TSU_QTAGM1);
  1726. add_tsu_reg(TSU_FWSR);
  1727. add_tsu_reg(TSU_FWINMK);
  1728. add_tsu_reg(TSU_ADQT0);
  1729. add_tsu_reg(TSU_ADQT1);
  1730. add_tsu_reg(TSU_VTAG0);
  1731. add_tsu_reg(TSU_VTAG1);
  1732. add_tsu_reg(TSU_ADSBSY);
  1733. add_tsu_reg(TSU_TEN);
  1734. add_tsu_reg(TSU_POST1);
  1735. add_tsu_reg(TSU_POST2);
  1736. add_tsu_reg(TSU_POST3);
  1737. add_tsu_reg(TSU_POST4);
  1738. if (mdp->reg_offset[TSU_ADRH0] != SH_ETH_OFFSET_INVALID) {
  1739. /* This is the start of a table, not just a single
  1740. * register.
  1741. */
  1742. if (buf) {
  1743. unsigned int i;
  1744. mark_reg_valid(TSU_ADRH0);
  1745. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1746. *buf++ = ioread32(
  1747. mdp->tsu_addr +
  1748. mdp->reg_offset[TSU_ADRH0] +
  1749. i * 4);
  1750. }
  1751. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1752. }
  1753. }
  1754. #undef mark_reg_valid
  1755. #undef add_reg_from
  1756. #undef add_reg
  1757. #undef add_tsu_reg
  1758. return len * 4;
  1759. }
  1760. static int sh_eth_get_regs_len(struct net_device *ndev)
  1761. {
  1762. return __sh_eth_get_regs(ndev, NULL);
  1763. }
  1764. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1765. void *buf)
  1766. {
  1767. struct sh_eth_private *mdp = netdev_priv(ndev);
  1768. regs->version = SH_ETH_REG_DUMP_VERSION;
  1769. pm_runtime_get_sync(&mdp->pdev->dev);
  1770. __sh_eth_get_regs(ndev, buf);
  1771. pm_runtime_put_sync(&mdp->pdev->dev);
  1772. }
  1773. static int sh_eth_nway_reset(struct net_device *ndev)
  1774. {
  1775. struct sh_eth_private *mdp = netdev_priv(ndev);
  1776. unsigned long flags;
  1777. int ret;
  1778. if (!ndev->phydev)
  1779. return -ENODEV;
  1780. spin_lock_irqsave(&mdp->lock, flags);
  1781. ret = phy_start_aneg(ndev->phydev);
  1782. spin_unlock_irqrestore(&mdp->lock, flags);
  1783. return ret;
  1784. }
  1785. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1786. {
  1787. struct sh_eth_private *mdp = netdev_priv(ndev);
  1788. return mdp->msg_enable;
  1789. }
  1790. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1791. {
  1792. struct sh_eth_private *mdp = netdev_priv(ndev);
  1793. mdp->msg_enable = value;
  1794. }
  1795. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1796. "rx_current", "tx_current",
  1797. "rx_dirty", "tx_dirty",
  1798. };
  1799. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1800. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1801. {
  1802. switch (sset) {
  1803. case ETH_SS_STATS:
  1804. return SH_ETH_STATS_LEN;
  1805. default:
  1806. return -EOPNOTSUPP;
  1807. }
  1808. }
  1809. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1810. struct ethtool_stats *stats, u64 *data)
  1811. {
  1812. struct sh_eth_private *mdp = netdev_priv(ndev);
  1813. int i = 0;
  1814. /* device-specific stats */
  1815. data[i++] = mdp->cur_rx;
  1816. data[i++] = mdp->cur_tx;
  1817. data[i++] = mdp->dirty_rx;
  1818. data[i++] = mdp->dirty_tx;
  1819. }
  1820. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1821. {
  1822. switch (stringset) {
  1823. case ETH_SS_STATS:
  1824. memcpy(data, *sh_eth_gstrings_stats,
  1825. sizeof(sh_eth_gstrings_stats));
  1826. break;
  1827. }
  1828. }
  1829. static void sh_eth_get_ringparam(struct net_device *ndev,
  1830. struct ethtool_ringparam *ring)
  1831. {
  1832. struct sh_eth_private *mdp = netdev_priv(ndev);
  1833. ring->rx_max_pending = RX_RING_MAX;
  1834. ring->tx_max_pending = TX_RING_MAX;
  1835. ring->rx_pending = mdp->num_rx_ring;
  1836. ring->tx_pending = mdp->num_tx_ring;
  1837. }
  1838. static int sh_eth_set_ringparam(struct net_device *ndev,
  1839. struct ethtool_ringparam *ring)
  1840. {
  1841. struct sh_eth_private *mdp = netdev_priv(ndev);
  1842. int ret;
  1843. if (ring->tx_pending > TX_RING_MAX ||
  1844. ring->rx_pending > RX_RING_MAX ||
  1845. ring->tx_pending < TX_RING_MIN ||
  1846. ring->rx_pending < RX_RING_MIN)
  1847. return -EINVAL;
  1848. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1849. return -EINVAL;
  1850. if (netif_running(ndev)) {
  1851. netif_device_detach(ndev);
  1852. netif_tx_disable(ndev);
  1853. /* Serialise with the interrupt handler and NAPI, then
  1854. * disable interrupts. We have to clear the
  1855. * irq_enabled flag first to ensure that interrupts
  1856. * won't be re-enabled.
  1857. */
  1858. mdp->irq_enabled = false;
  1859. synchronize_irq(ndev->irq);
  1860. napi_synchronize(&mdp->napi);
  1861. sh_eth_write(ndev, 0x0000, EESIPR);
  1862. sh_eth_dev_exit(ndev);
  1863. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1864. sh_eth_ring_free(ndev);
  1865. }
  1866. /* Set new parameters */
  1867. mdp->num_rx_ring = ring->rx_pending;
  1868. mdp->num_tx_ring = ring->tx_pending;
  1869. if (netif_running(ndev)) {
  1870. ret = sh_eth_ring_init(ndev);
  1871. if (ret < 0) {
  1872. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  1873. __func__);
  1874. return ret;
  1875. }
  1876. ret = sh_eth_dev_init(ndev);
  1877. if (ret < 0) {
  1878. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  1879. __func__);
  1880. return ret;
  1881. }
  1882. netif_device_attach(ndev);
  1883. }
  1884. return 0;
  1885. }
  1886. static const struct ethtool_ops sh_eth_ethtool_ops = {
  1887. .get_regs_len = sh_eth_get_regs_len,
  1888. .get_regs = sh_eth_get_regs,
  1889. .nway_reset = sh_eth_nway_reset,
  1890. .get_msglevel = sh_eth_get_msglevel,
  1891. .set_msglevel = sh_eth_set_msglevel,
  1892. .get_link = ethtool_op_get_link,
  1893. .get_strings = sh_eth_get_strings,
  1894. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  1895. .get_sset_count = sh_eth_get_sset_count,
  1896. .get_ringparam = sh_eth_get_ringparam,
  1897. .set_ringparam = sh_eth_set_ringparam,
  1898. .get_link_ksettings = sh_eth_get_link_ksettings,
  1899. .set_link_ksettings = sh_eth_set_link_ksettings,
  1900. };
  1901. /* network device open function */
  1902. static int sh_eth_open(struct net_device *ndev)
  1903. {
  1904. struct sh_eth_private *mdp = netdev_priv(ndev);
  1905. int ret;
  1906. pm_runtime_get_sync(&mdp->pdev->dev);
  1907. napi_enable(&mdp->napi);
  1908. ret = request_irq(ndev->irq, sh_eth_interrupt,
  1909. mdp->cd->irq_flags, ndev->name, ndev);
  1910. if (ret) {
  1911. netdev_err(ndev, "Can not assign IRQ number\n");
  1912. goto out_napi_off;
  1913. }
  1914. /* Descriptor set */
  1915. ret = sh_eth_ring_init(ndev);
  1916. if (ret)
  1917. goto out_free_irq;
  1918. /* device init */
  1919. ret = sh_eth_dev_init(ndev);
  1920. if (ret)
  1921. goto out_free_irq;
  1922. /* PHY control start*/
  1923. ret = sh_eth_phy_start(ndev);
  1924. if (ret)
  1925. goto out_free_irq;
  1926. netif_start_queue(ndev);
  1927. mdp->is_opened = 1;
  1928. return ret;
  1929. out_free_irq:
  1930. free_irq(ndev->irq, ndev);
  1931. out_napi_off:
  1932. napi_disable(&mdp->napi);
  1933. pm_runtime_put_sync(&mdp->pdev->dev);
  1934. return ret;
  1935. }
  1936. /* Timeout function */
  1937. static void sh_eth_tx_timeout(struct net_device *ndev)
  1938. {
  1939. struct sh_eth_private *mdp = netdev_priv(ndev);
  1940. struct sh_eth_rxdesc *rxdesc;
  1941. int i;
  1942. netif_stop_queue(ndev);
  1943. netif_err(mdp, timer, ndev,
  1944. "transmit timed out, status %8.8x, resetting...\n",
  1945. sh_eth_read(ndev, EESR));
  1946. /* tx_errors count up */
  1947. ndev->stats.tx_errors++;
  1948. /* Free all the skbuffs in the Rx queue. */
  1949. for (i = 0; i < mdp->num_rx_ring; i++) {
  1950. rxdesc = &mdp->rx_ring[i];
  1951. rxdesc->status = cpu_to_le32(0);
  1952. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  1953. dev_kfree_skb(mdp->rx_skbuff[i]);
  1954. mdp->rx_skbuff[i] = NULL;
  1955. }
  1956. for (i = 0; i < mdp->num_tx_ring; i++) {
  1957. dev_kfree_skb(mdp->tx_skbuff[i]);
  1958. mdp->tx_skbuff[i] = NULL;
  1959. }
  1960. /* device init */
  1961. sh_eth_dev_init(ndev);
  1962. netif_start_queue(ndev);
  1963. }
  1964. /* Packet transmit function */
  1965. static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1966. {
  1967. struct sh_eth_private *mdp = netdev_priv(ndev);
  1968. struct sh_eth_txdesc *txdesc;
  1969. dma_addr_t dma_addr;
  1970. u32 entry;
  1971. unsigned long flags;
  1972. spin_lock_irqsave(&mdp->lock, flags);
  1973. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  1974. if (!sh_eth_txfree(ndev)) {
  1975. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  1976. netif_stop_queue(ndev);
  1977. spin_unlock_irqrestore(&mdp->lock, flags);
  1978. return NETDEV_TX_BUSY;
  1979. }
  1980. }
  1981. spin_unlock_irqrestore(&mdp->lock, flags);
  1982. if (skb_put_padto(skb, ETH_ZLEN))
  1983. return NETDEV_TX_OK;
  1984. entry = mdp->cur_tx % mdp->num_tx_ring;
  1985. mdp->tx_skbuff[entry] = skb;
  1986. txdesc = &mdp->tx_ring[entry];
  1987. /* soft swap. */
  1988. if (!mdp->cd->hw_swap)
  1989. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  1990. dma_addr = dma_map_single(&ndev->dev, skb->data, skb->len,
  1991. DMA_TO_DEVICE);
  1992. if (dma_mapping_error(&ndev->dev, dma_addr)) {
  1993. kfree_skb(skb);
  1994. return NETDEV_TX_OK;
  1995. }
  1996. txdesc->addr = cpu_to_le32(dma_addr);
  1997. txdesc->len = cpu_to_le32(skb->len << 16);
  1998. dma_wmb(); /* TACT bit must be set after all the above writes */
  1999. if (entry >= mdp->num_tx_ring - 1)
  2000. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2001. else
  2002. txdesc->status |= cpu_to_le32(TD_TACT);
  2003. mdp->cur_tx++;
  2004. if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
  2005. sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
  2006. return NETDEV_TX_OK;
  2007. }
  2008. /* The statistics registers have write-clear behaviour, which means we
  2009. * will lose any increment between the read and write. We mitigate
  2010. * this by only clearing when we read a non-zero value, so we will
  2011. * never falsely report a total of zero.
  2012. */
  2013. static void
  2014. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2015. {
  2016. u32 delta = sh_eth_read(ndev, reg);
  2017. if (delta) {
  2018. *stat += delta;
  2019. sh_eth_write(ndev, 0, reg);
  2020. }
  2021. }
  2022. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2023. {
  2024. struct sh_eth_private *mdp = netdev_priv(ndev);
  2025. if (sh_eth_is_rz_fast_ether(mdp))
  2026. return &ndev->stats;
  2027. if (!mdp->is_opened)
  2028. return &ndev->stats;
  2029. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2030. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2031. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2032. if (sh_eth_is_gether(mdp)) {
  2033. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2034. CERCR);
  2035. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2036. CEECR);
  2037. } else {
  2038. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2039. CNDCR);
  2040. }
  2041. return &ndev->stats;
  2042. }
  2043. /* device close function */
  2044. static int sh_eth_close(struct net_device *ndev)
  2045. {
  2046. struct sh_eth_private *mdp = netdev_priv(ndev);
  2047. netif_stop_queue(ndev);
  2048. /* Serialise with the interrupt handler and NAPI, then disable
  2049. * interrupts. We have to clear the irq_enabled flag first to
  2050. * ensure that interrupts won't be re-enabled.
  2051. */
  2052. mdp->irq_enabled = false;
  2053. synchronize_irq(ndev->irq);
  2054. napi_disable(&mdp->napi);
  2055. sh_eth_write(ndev, 0x0000, EESIPR);
  2056. sh_eth_dev_exit(ndev);
  2057. /* PHY Disconnect */
  2058. if (ndev->phydev) {
  2059. phy_stop(ndev->phydev);
  2060. phy_disconnect(ndev->phydev);
  2061. }
  2062. free_irq(ndev->irq, ndev);
  2063. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2064. sh_eth_ring_free(ndev);
  2065. pm_runtime_put_sync(&mdp->pdev->dev);
  2066. mdp->is_opened = 0;
  2067. return 0;
  2068. }
  2069. /* ioctl to device function */
  2070. static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  2071. {
  2072. struct phy_device *phydev = ndev->phydev;
  2073. if (!netif_running(ndev))
  2074. return -EINVAL;
  2075. if (!phydev)
  2076. return -ENODEV;
  2077. return phy_mii_ioctl(phydev, rq, cmd);
  2078. }
  2079. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2080. static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
  2081. int entry)
  2082. {
  2083. return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
  2084. }
  2085. static u32 sh_eth_tsu_get_post_mask(int entry)
  2086. {
  2087. return 0x0f << (28 - ((entry % 8) * 4));
  2088. }
  2089. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2090. {
  2091. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2092. }
  2093. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2094. int entry)
  2095. {
  2096. struct sh_eth_private *mdp = netdev_priv(ndev);
  2097. u32 tmp;
  2098. void *reg_offset;
  2099. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2100. tmp = ioread32(reg_offset);
  2101. iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
  2102. }
  2103. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2104. int entry)
  2105. {
  2106. struct sh_eth_private *mdp = netdev_priv(ndev);
  2107. u32 post_mask, ref_mask, tmp;
  2108. void *reg_offset;
  2109. reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
  2110. post_mask = sh_eth_tsu_get_post_mask(entry);
  2111. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2112. tmp = ioread32(reg_offset);
  2113. iowrite32(tmp & ~post_mask, reg_offset);
  2114. /* If other port enables, the function returns "true" */
  2115. return tmp & ref_mask;
  2116. }
  2117. static int sh_eth_tsu_busy(struct net_device *ndev)
  2118. {
  2119. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2120. struct sh_eth_private *mdp = netdev_priv(ndev);
  2121. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2122. udelay(10);
  2123. timeout--;
  2124. if (timeout <= 0) {
  2125. netdev_err(ndev, "%s: timeout\n", __func__);
  2126. return -ETIMEDOUT;
  2127. }
  2128. }
  2129. return 0;
  2130. }
  2131. static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
  2132. const u8 *addr)
  2133. {
  2134. u32 val;
  2135. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2136. iowrite32(val, reg);
  2137. if (sh_eth_tsu_busy(ndev) < 0)
  2138. return -EBUSY;
  2139. val = addr[4] << 8 | addr[5];
  2140. iowrite32(val, reg + 4);
  2141. if (sh_eth_tsu_busy(ndev) < 0)
  2142. return -EBUSY;
  2143. return 0;
  2144. }
  2145. static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
  2146. {
  2147. u32 val;
  2148. val = ioread32(reg);
  2149. addr[0] = (val >> 24) & 0xff;
  2150. addr[1] = (val >> 16) & 0xff;
  2151. addr[2] = (val >> 8) & 0xff;
  2152. addr[3] = val & 0xff;
  2153. val = ioread32(reg + 4);
  2154. addr[4] = (val >> 8) & 0xff;
  2155. addr[5] = val & 0xff;
  2156. }
  2157. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2158. {
  2159. struct sh_eth_private *mdp = netdev_priv(ndev);
  2160. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2161. int i;
  2162. u8 c_addr[ETH_ALEN];
  2163. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2164. sh_eth_tsu_read_entry(reg_offset, c_addr);
  2165. if (ether_addr_equal(addr, c_addr))
  2166. return i;
  2167. }
  2168. return -ENOENT;
  2169. }
  2170. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2171. {
  2172. u8 blank[ETH_ALEN];
  2173. int entry;
  2174. memset(blank, 0, sizeof(blank));
  2175. entry = sh_eth_tsu_find_entry(ndev, blank);
  2176. return (entry < 0) ? -ENOMEM : entry;
  2177. }
  2178. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2179. int entry)
  2180. {
  2181. struct sh_eth_private *mdp = netdev_priv(ndev);
  2182. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2183. int ret;
  2184. u8 blank[ETH_ALEN];
  2185. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2186. ~(1 << (31 - entry)), TSU_TEN);
  2187. memset(blank, 0, sizeof(blank));
  2188. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2189. if (ret < 0)
  2190. return ret;
  2191. return 0;
  2192. }
  2193. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2194. {
  2195. struct sh_eth_private *mdp = netdev_priv(ndev);
  2196. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2197. int i, ret;
  2198. if (!mdp->cd->tsu)
  2199. return 0;
  2200. i = sh_eth_tsu_find_entry(ndev, addr);
  2201. if (i < 0) {
  2202. /* No entry found, create one */
  2203. i = sh_eth_tsu_find_empty(ndev);
  2204. if (i < 0)
  2205. return -ENOMEM;
  2206. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2207. if (ret < 0)
  2208. return ret;
  2209. /* Enable the entry */
  2210. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2211. (1 << (31 - i)), TSU_TEN);
  2212. }
  2213. /* Entry found or created, enable POST */
  2214. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2215. return 0;
  2216. }
  2217. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2218. {
  2219. struct sh_eth_private *mdp = netdev_priv(ndev);
  2220. int i, ret;
  2221. if (!mdp->cd->tsu)
  2222. return 0;
  2223. i = sh_eth_tsu_find_entry(ndev, addr);
  2224. if (i) {
  2225. /* Entry found */
  2226. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2227. goto done;
  2228. /* Disable the entry if both ports was disabled */
  2229. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2230. if (ret < 0)
  2231. return ret;
  2232. }
  2233. done:
  2234. return 0;
  2235. }
  2236. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2237. {
  2238. struct sh_eth_private *mdp = netdev_priv(ndev);
  2239. int i, ret;
  2240. if (!mdp->cd->tsu)
  2241. return 0;
  2242. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2243. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2244. continue;
  2245. /* Disable the entry if both ports was disabled */
  2246. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2247. if (ret < 0)
  2248. return ret;
  2249. }
  2250. return 0;
  2251. }
  2252. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2253. {
  2254. struct sh_eth_private *mdp = netdev_priv(ndev);
  2255. u8 addr[ETH_ALEN];
  2256. void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2257. int i;
  2258. if (!mdp->cd->tsu)
  2259. return;
  2260. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2261. sh_eth_tsu_read_entry(reg_offset, addr);
  2262. if (is_multicast_ether_addr(addr))
  2263. sh_eth_tsu_del_entry(ndev, addr);
  2264. }
  2265. }
  2266. /* Update promiscuous flag and multicast filter */
  2267. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2268. {
  2269. struct sh_eth_private *mdp = netdev_priv(ndev);
  2270. u32 ecmr_bits;
  2271. int mcast_all = 0;
  2272. unsigned long flags;
  2273. spin_lock_irqsave(&mdp->lock, flags);
  2274. /* Initial condition is MCT = 1, PRM = 0.
  2275. * Depending on ndev->flags, set PRM or clear MCT
  2276. */
  2277. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2278. if (mdp->cd->tsu)
  2279. ecmr_bits |= ECMR_MCT;
  2280. if (!(ndev->flags & IFF_MULTICAST)) {
  2281. sh_eth_tsu_purge_mcast(ndev);
  2282. mcast_all = 1;
  2283. }
  2284. if (ndev->flags & IFF_ALLMULTI) {
  2285. sh_eth_tsu_purge_mcast(ndev);
  2286. ecmr_bits &= ~ECMR_MCT;
  2287. mcast_all = 1;
  2288. }
  2289. if (ndev->flags & IFF_PROMISC) {
  2290. sh_eth_tsu_purge_all(ndev);
  2291. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2292. } else if (mdp->cd->tsu) {
  2293. struct netdev_hw_addr *ha;
  2294. netdev_for_each_mc_addr(ha, ndev) {
  2295. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2296. continue;
  2297. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2298. if (!mcast_all) {
  2299. sh_eth_tsu_purge_mcast(ndev);
  2300. ecmr_bits &= ~ECMR_MCT;
  2301. mcast_all = 1;
  2302. }
  2303. }
  2304. }
  2305. }
  2306. /* update the ethernet mode */
  2307. sh_eth_write(ndev, ecmr_bits, ECMR);
  2308. spin_unlock_irqrestore(&mdp->lock, flags);
  2309. }
  2310. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2311. {
  2312. if (!mdp->port)
  2313. return TSU_VTAG0;
  2314. else
  2315. return TSU_VTAG1;
  2316. }
  2317. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2318. __be16 proto, u16 vid)
  2319. {
  2320. struct sh_eth_private *mdp = netdev_priv(ndev);
  2321. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2322. if (unlikely(!mdp->cd->tsu))
  2323. return -EPERM;
  2324. /* No filtering if vid = 0 */
  2325. if (!vid)
  2326. return 0;
  2327. mdp->vlan_num_ids++;
  2328. /* The controller has one VLAN tag HW filter. So, if the filter is
  2329. * already enabled, the driver disables it and the filte
  2330. */
  2331. if (mdp->vlan_num_ids > 1) {
  2332. /* disable VLAN filter */
  2333. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2334. return 0;
  2335. }
  2336. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2337. vtag_reg_index);
  2338. return 0;
  2339. }
  2340. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2341. __be16 proto, u16 vid)
  2342. {
  2343. struct sh_eth_private *mdp = netdev_priv(ndev);
  2344. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2345. if (unlikely(!mdp->cd->tsu))
  2346. return -EPERM;
  2347. /* No filtering if vid = 0 */
  2348. if (!vid)
  2349. return 0;
  2350. mdp->vlan_num_ids--;
  2351. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2352. return 0;
  2353. }
  2354. /* SuperH's TSU register init function */
  2355. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2356. {
  2357. if (sh_eth_is_rz_fast_ether(mdp)) {
  2358. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2359. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2360. TSU_FWSLC); /* Enable POST registers */
  2361. return;
  2362. }
  2363. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2364. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2365. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2366. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2367. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2368. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2369. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2370. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2371. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2372. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2373. if (sh_eth_is_gether(mdp)) {
  2374. sh_eth_tsu_write(mdp, 0, TSU_QTAG0); /* Disable QTAG(0->1) */
  2375. sh_eth_tsu_write(mdp, 0, TSU_QTAG1); /* Disable QTAG(1->0) */
  2376. } else {
  2377. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2378. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2379. }
  2380. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2381. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2382. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2383. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2384. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2385. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2386. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2387. }
  2388. /* MDIO bus release function */
  2389. static int sh_mdio_release(struct sh_eth_private *mdp)
  2390. {
  2391. /* unregister mdio bus */
  2392. mdiobus_unregister(mdp->mii_bus);
  2393. /* free bitbang info */
  2394. free_mdio_bitbang(mdp->mii_bus);
  2395. return 0;
  2396. }
  2397. /* MDIO bus init function */
  2398. static int sh_mdio_init(struct sh_eth_private *mdp,
  2399. struct sh_eth_plat_data *pd)
  2400. {
  2401. int ret;
  2402. struct bb_info *bitbang;
  2403. struct platform_device *pdev = mdp->pdev;
  2404. struct device *dev = &mdp->pdev->dev;
  2405. /* create bit control struct for PHY */
  2406. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2407. if (!bitbang)
  2408. return -ENOMEM;
  2409. /* bitbang init */
  2410. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2411. bitbang->set_gate = pd->set_mdio_gate;
  2412. bitbang->ctrl.ops = &bb_ops;
  2413. /* MII controller setting */
  2414. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2415. if (!mdp->mii_bus)
  2416. return -ENOMEM;
  2417. /* Hook up MII support for ethtool */
  2418. mdp->mii_bus->name = "sh_mii";
  2419. mdp->mii_bus->parent = dev;
  2420. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2421. pdev->name, pdev->id);
  2422. /* register MDIO bus */
  2423. if (dev->of_node) {
  2424. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2425. } else {
  2426. if (pd->phy_irq > 0)
  2427. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2428. ret = mdiobus_register(mdp->mii_bus);
  2429. }
  2430. if (ret)
  2431. goto out_free_bus;
  2432. return 0;
  2433. out_free_bus:
  2434. free_mdio_bitbang(mdp->mii_bus);
  2435. return ret;
  2436. }
  2437. static const u16 *sh_eth_get_register_offset(int register_type)
  2438. {
  2439. const u16 *reg_offset = NULL;
  2440. switch (register_type) {
  2441. case SH_ETH_REG_GIGABIT:
  2442. reg_offset = sh_eth_offset_gigabit;
  2443. break;
  2444. case SH_ETH_REG_FAST_RZ:
  2445. reg_offset = sh_eth_offset_fast_rz;
  2446. break;
  2447. case SH_ETH_REG_FAST_RCAR:
  2448. reg_offset = sh_eth_offset_fast_rcar;
  2449. break;
  2450. case SH_ETH_REG_FAST_SH4:
  2451. reg_offset = sh_eth_offset_fast_sh4;
  2452. break;
  2453. case SH_ETH_REG_FAST_SH3_SH2:
  2454. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2455. break;
  2456. }
  2457. return reg_offset;
  2458. }
  2459. static const struct net_device_ops sh_eth_netdev_ops = {
  2460. .ndo_open = sh_eth_open,
  2461. .ndo_stop = sh_eth_close,
  2462. .ndo_start_xmit = sh_eth_start_xmit,
  2463. .ndo_get_stats = sh_eth_get_stats,
  2464. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2465. .ndo_tx_timeout = sh_eth_tx_timeout,
  2466. .ndo_do_ioctl = sh_eth_do_ioctl,
  2467. .ndo_validate_addr = eth_validate_addr,
  2468. .ndo_set_mac_address = eth_mac_addr,
  2469. .ndo_change_mtu = eth_change_mtu,
  2470. };
  2471. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2472. .ndo_open = sh_eth_open,
  2473. .ndo_stop = sh_eth_close,
  2474. .ndo_start_xmit = sh_eth_start_xmit,
  2475. .ndo_get_stats = sh_eth_get_stats,
  2476. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2477. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2478. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2479. .ndo_tx_timeout = sh_eth_tx_timeout,
  2480. .ndo_do_ioctl = sh_eth_do_ioctl,
  2481. .ndo_validate_addr = eth_validate_addr,
  2482. .ndo_set_mac_address = eth_mac_addr,
  2483. .ndo_change_mtu = eth_change_mtu,
  2484. };
  2485. #ifdef CONFIG_OF
  2486. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2487. {
  2488. struct device_node *np = dev->of_node;
  2489. struct sh_eth_plat_data *pdata;
  2490. const char *mac_addr;
  2491. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2492. if (!pdata)
  2493. return NULL;
  2494. pdata->phy_interface = of_get_phy_mode(np);
  2495. mac_addr = of_get_mac_address(np);
  2496. if (mac_addr)
  2497. memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
  2498. pdata->no_ether_link =
  2499. of_property_read_bool(np, "renesas,no-ether-link");
  2500. pdata->ether_link_active_low =
  2501. of_property_read_bool(np, "renesas,ether-link-active-low");
  2502. return pdata;
  2503. }
  2504. static const struct of_device_id sh_eth_match_table[] = {
  2505. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2506. { .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
  2507. { .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
  2508. { .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
  2509. { .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
  2510. { .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
  2511. { .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
  2512. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2513. { }
  2514. };
  2515. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2516. #else
  2517. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2518. {
  2519. return NULL;
  2520. }
  2521. #endif
  2522. static int sh_eth_drv_probe(struct platform_device *pdev)
  2523. {
  2524. struct resource *res;
  2525. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2526. const struct platform_device_id *id = platform_get_device_id(pdev);
  2527. struct sh_eth_private *mdp;
  2528. struct net_device *ndev;
  2529. int ret, devno;
  2530. /* get base addr */
  2531. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2532. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2533. if (!ndev)
  2534. return -ENOMEM;
  2535. pm_runtime_enable(&pdev->dev);
  2536. pm_runtime_get_sync(&pdev->dev);
  2537. devno = pdev->id;
  2538. if (devno < 0)
  2539. devno = 0;
  2540. ret = platform_get_irq(pdev, 0);
  2541. if (ret < 0)
  2542. goto out_release;
  2543. ndev->irq = ret;
  2544. SET_NETDEV_DEV(ndev, &pdev->dev);
  2545. mdp = netdev_priv(ndev);
  2546. mdp->num_tx_ring = TX_RING_SIZE;
  2547. mdp->num_rx_ring = RX_RING_SIZE;
  2548. mdp->addr = devm_ioremap_resource(&pdev->dev, res);
  2549. if (IS_ERR(mdp->addr)) {
  2550. ret = PTR_ERR(mdp->addr);
  2551. goto out_release;
  2552. }
  2553. ndev->base_addr = res->start;
  2554. spin_lock_init(&mdp->lock);
  2555. mdp->pdev = pdev;
  2556. if (pdev->dev.of_node)
  2557. pd = sh_eth_parse_dt(&pdev->dev);
  2558. if (!pd) {
  2559. dev_err(&pdev->dev, "no platform data\n");
  2560. ret = -EINVAL;
  2561. goto out_release;
  2562. }
  2563. /* get PHY ID */
  2564. mdp->phy_id = pd->phy;
  2565. mdp->phy_interface = pd->phy_interface;
  2566. mdp->no_ether_link = pd->no_ether_link;
  2567. mdp->ether_link_active_low = pd->ether_link_active_low;
  2568. /* set cpu data */
  2569. if (id)
  2570. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2571. else
  2572. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2573. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2574. if (!mdp->reg_offset) {
  2575. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2576. mdp->cd->register_type);
  2577. ret = -EINVAL;
  2578. goto out_release;
  2579. }
  2580. sh_eth_set_default_cpu_data(mdp->cd);
  2581. /* set function */
  2582. if (mdp->cd->tsu)
  2583. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2584. else
  2585. ndev->netdev_ops = &sh_eth_netdev_ops;
  2586. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2587. ndev->watchdog_timeo = TX_TIMEOUT;
  2588. /* debug message level */
  2589. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2590. /* read and set MAC address */
  2591. read_mac_address(ndev, pd->mac_addr);
  2592. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2593. dev_warn(&pdev->dev,
  2594. "no valid MAC address supplied, using a random one.\n");
  2595. eth_hw_addr_random(ndev);
  2596. }
  2597. /* ioremap the TSU registers */
  2598. if (mdp->cd->tsu) {
  2599. struct resource *rtsu;
  2600. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2601. mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
  2602. if (IS_ERR(mdp->tsu_addr)) {
  2603. ret = PTR_ERR(mdp->tsu_addr);
  2604. goto out_release;
  2605. }
  2606. mdp->port = devno % 2;
  2607. ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
  2608. }
  2609. /* initialize first or needed device */
  2610. if (!devno || pd->needs_init) {
  2611. if (mdp->cd->chip_reset)
  2612. mdp->cd->chip_reset(ndev);
  2613. if (mdp->cd->tsu) {
  2614. /* TSU init (Init only)*/
  2615. sh_eth_tsu_init(mdp);
  2616. }
  2617. }
  2618. if (mdp->cd->rmiimode)
  2619. sh_eth_write(ndev, 0x1, RMIIMODE);
  2620. /* MDIO bus init */
  2621. ret = sh_mdio_init(mdp, pd);
  2622. if (ret) {
  2623. dev_err(&ndev->dev, "failed to initialise MDIO\n");
  2624. goto out_release;
  2625. }
  2626. netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
  2627. /* network device register */
  2628. ret = register_netdev(ndev);
  2629. if (ret)
  2630. goto out_napi_del;
  2631. /* print device information */
  2632. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2633. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2634. pm_runtime_put(&pdev->dev);
  2635. platform_set_drvdata(pdev, ndev);
  2636. return ret;
  2637. out_napi_del:
  2638. netif_napi_del(&mdp->napi);
  2639. sh_mdio_release(mdp);
  2640. out_release:
  2641. /* net_dev free */
  2642. if (ndev)
  2643. free_netdev(ndev);
  2644. pm_runtime_put(&pdev->dev);
  2645. pm_runtime_disable(&pdev->dev);
  2646. return ret;
  2647. }
  2648. static int sh_eth_drv_remove(struct platform_device *pdev)
  2649. {
  2650. struct net_device *ndev = platform_get_drvdata(pdev);
  2651. struct sh_eth_private *mdp = netdev_priv(ndev);
  2652. unregister_netdev(ndev);
  2653. netif_napi_del(&mdp->napi);
  2654. sh_mdio_release(mdp);
  2655. pm_runtime_disable(&pdev->dev);
  2656. free_netdev(ndev);
  2657. return 0;
  2658. }
  2659. #ifdef CONFIG_PM
  2660. #ifdef CONFIG_PM_SLEEP
  2661. static int sh_eth_suspend(struct device *dev)
  2662. {
  2663. struct net_device *ndev = dev_get_drvdata(dev);
  2664. int ret = 0;
  2665. if (netif_running(ndev)) {
  2666. netif_device_detach(ndev);
  2667. ret = sh_eth_close(ndev);
  2668. }
  2669. return ret;
  2670. }
  2671. static int sh_eth_resume(struct device *dev)
  2672. {
  2673. struct net_device *ndev = dev_get_drvdata(dev);
  2674. int ret = 0;
  2675. if (netif_running(ndev)) {
  2676. ret = sh_eth_open(ndev);
  2677. if (ret < 0)
  2678. return ret;
  2679. netif_device_attach(ndev);
  2680. }
  2681. return ret;
  2682. }
  2683. #endif
  2684. static int sh_eth_runtime_nop(struct device *dev)
  2685. {
  2686. /* Runtime PM callback shared between ->runtime_suspend()
  2687. * and ->runtime_resume(). Simply returns success.
  2688. *
  2689. * This driver re-initializes all registers after
  2690. * pm_runtime_get_sync() anyway so there is no need
  2691. * to save and restore registers here.
  2692. */
  2693. return 0;
  2694. }
  2695. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2696. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2697. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2698. };
  2699. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2700. #else
  2701. #define SH_ETH_PM_OPS NULL
  2702. #endif
  2703. static struct platform_device_id sh_eth_id_table[] = {
  2704. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2705. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2706. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2707. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2708. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2709. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2710. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2711. { }
  2712. };
  2713. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2714. static struct platform_driver sh_eth_driver = {
  2715. .probe = sh_eth_drv_probe,
  2716. .remove = sh_eth_drv_remove,
  2717. .id_table = sh_eth_id_table,
  2718. .driver = {
  2719. .name = CARDNAME,
  2720. .pm = SH_ETH_PM_OPS,
  2721. .of_match_table = of_match_ptr(sh_eth_match_table),
  2722. },
  2723. };
  2724. module_platform_driver(sh_eth_driver);
  2725. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2726. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2727. MODULE_LICENSE("GPL v2");