bcmsysport.c 54 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/ip.h>
  24. #include <net/ipv6.h>
  25. #include "bcmsysport.h"
  26. /* I/O accessors register helpers */
  27. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  28. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  29. { \
  30. u32 reg = __raw_readl(priv->base + offset + off); \
  31. return reg; \
  32. } \
  33. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  34. u32 val, u32 off) \
  35. { \
  36. __raw_writel(val, priv->base + offset + off); \
  37. } \
  38. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  39. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(rdma, SYS_PORT_RDMA_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  48. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  49. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  50. */
  51. #define BCM_SYSPORT_INTR_L2(which) \
  52. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  53. u32 mask) \
  54. { \
  55. priv->irq##which##_mask &= ~(mask); \
  56. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  57. } \
  58. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  59. u32 mask) \
  60. { \
  61. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  62. priv->irq##which##_mask |= (mask); \
  63. } \
  64. BCM_SYSPORT_INTR_L2(0)
  65. BCM_SYSPORT_INTR_L2(1)
  66. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  67. * nanoseconds), so keep the check for 64-bits explicit here to save
  68. * one register write per-packet on 32-bits platforms.
  69. */
  70. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  71. void __iomem *d,
  72. dma_addr_t addr)
  73. {
  74. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  75. __raw_writel(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  76. d + DESC_ADDR_HI_STATUS_LEN);
  77. #endif
  78. __raw_writel(lower_32_bits(addr), d + DESC_ADDR_LO);
  79. }
  80. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  81. struct dma_desc *desc,
  82. unsigned int port)
  83. {
  84. /* Ports are latched, so write upper address first */
  85. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  86. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  87. }
  88. /* Ethtool operations */
  89. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  90. netdev_features_t wanted)
  91. {
  92. struct bcm_sysport_priv *priv = netdev_priv(dev);
  93. u32 reg;
  94. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  95. reg = rxchk_readl(priv, RXCHK_CONTROL);
  96. if (priv->rx_chk_en)
  97. reg |= RXCHK_EN;
  98. else
  99. reg &= ~RXCHK_EN;
  100. /* If UniMAC forwards CRC, we need to skip over it to get
  101. * a valid CHK bit to be set in the per-packet status word
  102. */
  103. if (priv->rx_chk_en && priv->crc_fwd)
  104. reg |= RXCHK_SKIP_FCS;
  105. else
  106. reg &= ~RXCHK_SKIP_FCS;
  107. /* If Broadcom tags are enabled (e.g: using a switch), make
  108. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  109. * tag after the Ethernet MAC Source Address.
  110. */
  111. if (netdev_uses_dsa(dev))
  112. reg |= RXCHK_BRCM_TAG_EN;
  113. else
  114. reg &= ~RXCHK_BRCM_TAG_EN;
  115. rxchk_writel(priv, reg, RXCHK_CONTROL);
  116. return 0;
  117. }
  118. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  119. netdev_features_t wanted)
  120. {
  121. struct bcm_sysport_priv *priv = netdev_priv(dev);
  122. u32 reg;
  123. /* Hardware transmit checksum requires us to enable the Transmit status
  124. * block prepended to the packet contents
  125. */
  126. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  127. reg = tdma_readl(priv, TDMA_CONTROL);
  128. if (priv->tsb_en)
  129. reg |= TSB_EN;
  130. else
  131. reg &= ~TSB_EN;
  132. tdma_writel(priv, reg, TDMA_CONTROL);
  133. return 0;
  134. }
  135. static int bcm_sysport_set_features(struct net_device *dev,
  136. netdev_features_t features)
  137. {
  138. netdev_features_t changed = features ^ dev->features;
  139. netdev_features_t wanted = dev->wanted_features;
  140. int ret = 0;
  141. if (changed & NETIF_F_RXCSUM)
  142. ret = bcm_sysport_set_rx_csum(dev, wanted);
  143. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  144. ret = bcm_sysport_set_tx_csum(dev, wanted);
  145. return ret;
  146. }
  147. /* Hardware counters must be kept in sync because the order/offset
  148. * is important here (order in structure declaration = order in hardware)
  149. */
  150. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  151. /* general stats */
  152. STAT_NETDEV(rx_packets),
  153. STAT_NETDEV(tx_packets),
  154. STAT_NETDEV(rx_bytes),
  155. STAT_NETDEV(tx_bytes),
  156. STAT_NETDEV(rx_errors),
  157. STAT_NETDEV(tx_errors),
  158. STAT_NETDEV(rx_dropped),
  159. STAT_NETDEV(tx_dropped),
  160. STAT_NETDEV(multicast),
  161. /* UniMAC RSV counters */
  162. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  163. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  164. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  165. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  166. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  167. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  168. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  169. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  170. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  171. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  172. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  173. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  174. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  175. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  176. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  177. STAT_MIB_RX("rx_control", mib.rx.cf),
  178. STAT_MIB_RX("rx_pause", mib.rx.pf),
  179. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  180. STAT_MIB_RX("rx_align", mib.rx.aln),
  181. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  182. STAT_MIB_RX("rx_code", mib.rx.cde),
  183. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  184. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  185. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  186. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  187. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  188. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  189. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  190. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  191. /* UniMAC TSV counters */
  192. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  193. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  194. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  195. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  196. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  197. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  198. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  199. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  200. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  201. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  202. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  203. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  204. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  205. STAT_MIB_TX("tx_pause", mib.tx.pf),
  206. STAT_MIB_TX("tx_control", mib.tx.cf),
  207. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  208. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  209. STAT_MIB_TX("tx_defer", mib.tx.drf),
  210. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  211. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  212. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  213. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  214. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  215. STAT_MIB_TX("tx_frags", mib.tx.frg),
  216. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  217. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  218. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  219. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  220. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  221. /* UniMAC RUNT counters */
  222. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  223. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  224. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  225. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  226. /* RXCHK misc statistics */
  227. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  228. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  229. RXCHK_OTHER_DISC_CNTR),
  230. /* RBUF misc statistics */
  231. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  232. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  233. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  234. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  235. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  236. };
  237. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  238. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  239. struct ethtool_drvinfo *info)
  240. {
  241. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  242. strlcpy(info->version, "0.1", sizeof(info->version));
  243. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  244. }
  245. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  246. {
  247. struct bcm_sysport_priv *priv = netdev_priv(dev);
  248. return priv->msg_enable;
  249. }
  250. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  251. {
  252. struct bcm_sysport_priv *priv = netdev_priv(dev);
  253. priv->msg_enable = enable;
  254. }
  255. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  256. {
  257. switch (string_set) {
  258. case ETH_SS_STATS:
  259. return BCM_SYSPORT_STATS_LEN;
  260. default:
  261. return -EOPNOTSUPP;
  262. }
  263. }
  264. static void bcm_sysport_get_strings(struct net_device *dev,
  265. u32 stringset, u8 *data)
  266. {
  267. int i;
  268. switch (stringset) {
  269. case ETH_SS_STATS:
  270. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  271. memcpy(data + i * ETH_GSTRING_LEN,
  272. bcm_sysport_gstrings_stats[i].stat_string,
  273. ETH_GSTRING_LEN);
  274. }
  275. break;
  276. default:
  277. break;
  278. }
  279. }
  280. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  281. {
  282. int i, j = 0;
  283. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  284. const struct bcm_sysport_stats *s;
  285. u8 offset = 0;
  286. u32 val = 0;
  287. char *p;
  288. s = &bcm_sysport_gstrings_stats[i];
  289. switch (s->type) {
  290. case BCM_SYSPORT_STAT_NETDEV:
  291. case BCM_SYSPORT_STAT_SOFT:
  292. continue;
  293. case BCM_SYSPORT_STAT_MIB_RX:
  294. case BCM_SYSPORT_STAT_MIB_TX:
  295. case BCM_SYSPORT_STAT_RUNT:
  296. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  297. offset = UMAC_MIB_STAT_OFFSET;
  298. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  299. break;
  300. case BCM_SYSPORT_STAT_RXCHK:
  301. val = rxchk_readl(priv, s->reg_offset);
  302. if (val == ~0)
  303. rxchk_writel(priv, 0, s->reg_offset);
  304. break;
  305. case BCM_SYSPORT_STAT_RBUF:
  306. val = rbuf_readl(priv, s->reg_offset);
  307. if (val == ~0)
  308. rbuf_writel(priv, 0, s->reg_offset);
  309. break;
  310. }
  311. j += s->stat_sizeof;
  312. p = (char *)priv + s->stat_offset;
  313. *(u32 *)p = val;
  314. }
  315. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  316. }
  317. static void bcm_sysport_get_stats(struct net_device *dev,
  318. struct ethtool_stats *stats, u64 *data)
  319. {
  320. struct bcm_sysport_priv *priv = netdev_priv(dev);
  321. int i;
  322. if (netif_running(dev))
  323. bcm_sysport_update_mib_counters(priv);
  324. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  325. const struct bcm_sysport_stats *s;
  326. char *p;
  327. s = &bcm_sysport_gstrings_stats[i];
  328. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  329. p = (char *)&dev->stats;
  330. else
  331. p = (char *)priv;
  332. p += s->stat_offset;
  333. data[i] = *(unsigned long *)p;
  334. }
  335. }
  336. static void bcm_sysport_get_wol(struct net_device *dev,
  337. struct ethtool_wolinfo *wol)
  338. {
  339. struct bcm_sysport_priv *priv = netdev_priv(dev);
  340. u32 reg;
  341. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  342. wol->wolopts = priv->wolopts;
  343. if (!(priv->wolopts & WAKE_MAGICSECURE))
  344. return;
  345. /* Return the programmed SecureOn password */
  346. reg = umac_readl(priv, UMAC_PSW_MS);
  347. put_unaligned_be16(reg, &wol->sopass[0]);
  348. reg = umac_readl(priv, UMAC_PSW_LS);
  349. put_unaligned_be32(reg, &wol->sopass[2]);
  350. }
  351. static int bcm_sysport_set_wol(struct net_device *dev,
  352. struct ethtool_wolinfo *wol)
  353. {
  354. struct bcm_sysport_priv *priv = netdev_priv(dev);
  355. struct device *kdev = &priv->pdev->dev;
  356. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  357. if (!device_can_wakeup(kdev))
  358. return -ENOTSUPP;
  359. if (wol->wolopts & ~supported)
  360. return -EINVAL;
  361. /* Program the SecureOn password */
  362. if (wol->wolopts & WAKE_MAGICSECURE) {
  363. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  364. UMAC_PSW_MS);
  365. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  366. UMAC_PSW_LS);
  367. }
  368. /* Flag the device and relevant IRQ as wakeup capable */
  369. if (wol->wolopts) {
  370. device_set_wakeup_enable(kdev, 1);
  371. if (priv->wol_irq_disabled)
  372. enable_irq_wake(priv->wol_irq);
  373. priv->wol_irq_disabled = 0;
  374. } else {
  375. device_set_wakeup_enable(kdev, 0);
  376. /* Avoid unbalanced disable_irq_wake calls */
  377. if (!priv->wol_irq_disabled)
  378. disable_irq_wake(priv->wol_irq);
  379. priv->wol_irq_disabled = 1;
  380. }
  381. priv->wolopts = wol->wolopts;
  382. return 0;
  383. }
  384. static int bcm_sysport_get_coalesce(struct net_device *dev,
  385. struct ethtool_coalesce *ec)
  386. {
  387. struct bcm_sysport_priv *priv = netdev_priv(dev);
  388. u32 reg;
  389. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  390. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  391. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  392. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  393. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  394. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  395. return 0;
  396. }
  397. static int bcm_sysport_set_coalesce(struct net_device *dev,
  398. struct ethtool_coalesce *ec)
  399. {
  400. struct bcm_sysport_priv *priv = netdev_priv(dev);
  401. unsigned int i;
  402. u32 reg;
  403. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  404. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  405. * to fit in the RING_TIMEOUT_MASK (16 bits).
  406. */
  407. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  408. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  409. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  410. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  411. return -EINVAL;
  412. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  413. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  414. return -EINVAL;
  415. for (i = 0; i < dev->num_tx_queues; i++) {
  416. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  417. reg &= ~(RING_INTR_THRESH_MASK |
  418. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  419. reg |= ec->tx_max_coalesced_frames;
  420. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  421. RING_TIMEOUT_SHIFT;
  422. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  423. }
  424. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  425. reg &= ~(RDMA_INTR_THRESH_MASK |
  426. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  427. reg |= ec->rx_max_coalesced_frames;
  428. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  429. RDMA_TIMEOUT_SHIFT;
  430. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  431. return 0;
  432. }
  433. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  434. {
  435. dev_kfree_skb_any(cb->skb);
  436. cb->skb = NULL;
  437. dma_unmap_addr_set(cb, dma_addr, 0);
  438. }
  439. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  440. struct bcm_sysport_cb *cb)
  441. {
  442. struct device *kdev = &priv->pdev->dev;
  443. struct net_device *ndev = priv->netdev;
  444. struct sk_buff *skb, *rx_skb;
  445. dma_addr_t mapping;
  446. /* Allocate a new SKB for a new packet */
  447. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  448. if (!skb) {
  449. priv->mib.alloc_rx_buff_failed++;
  450. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  451. return NULL;
  452. }
  453. mapping = dma_map_single(kdev, skb->data,
  454. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  455. if (dma_mapping_error(kdev, mapping)) {
  456. priv->mib.rx_dma_failed++;
  457. dev_kfree_skb_any(skb);
  458. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  459. return NULL;
  460. }
  461. /* Grab the current SKB on the ring */
  462. rx_skb = cb->skb;
  463. if (likely(rx_skb))
  464. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  465. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  466. /* Put the new SKB on the ring */
  467. cb->skb = skb;
  468. dma_unmap_addr_set(cb, dma_addr, mapping);
  469. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  470. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  471. /* Return the current SKB to the caller */
  472. return rx_skb;
  473. }
  474. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  475. {
  476. struct bcm_sysport_cb *cb;
  477. struct sk_buff *skb;
  478. unsigned int i;
  479. for (i = 0; i < priv->num_rx_bds; i++) {
  480. cb = &priv->rx_cbs[i];
  481. skb = bcm_sysport_rx_refill(priv, cb);
  482. if (skb)
  483. dev_kfree_skb(skb);
  484. if (!cb->skb)
  485. return -ENOMEM;
  486. }
  487. return 0;
  488. }
  489. /* Poll the hardware for up to budget packets to process */
  490. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  491. unsigned int budget)
  492. {
  493. struct net_device *ndev = priv->netdev;
  494. unsigned int processed = 0, to_process;
  495. struct bcm_sysport_cb *cb;
  496. struct sk_buff *skb;
  497. unsigned int p_index;
  498. u16 len, status;
  499. struct bcm_rsb *rsb;
  500. /* Determine how much we should process since last call */
  501. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  502. p_index &= RDMA_PROD_INDEX_MASK;
  503. if (p_index < priv->rx_c_index)
  504. to_process = (RDMA_CONS_INDEX_MASK + 1) -
  505. priv->rx_c_index + p_index;
  506. else
  507. to_process = p_index - priv->rx_c_index;
  508. netif_dbg(priv, rx_status, ndev,
  509. "p_index=%d rx_c_index=%d to_process=%d\n",
  510. p_index, priv->rx_c_index, to_process);
  511. while ((processed < to_process) && (processed < budget)) {
  512. cb = &priv->rx_cbs[priv->rx_read_ptr];
  513. skb = bcm_sysport_rx_refill(priv, cb);
  514. /* We do not have a backing SKB, so we do not a corresponding
  515. * DMA mapping for this incoming packet since
  516. * bcm_sysport_rx_refill always either has both skb and mapping
  517. * or none.
  518. */
  519. if (unlikely(!skb)) {
  520. netif_err(priv, rx_err, ndev, "out of memory!\n");
  521. ndev->stats.rx_dropped++;
  522. ndev->stats.rx_errors++;
  523. goto next;
  524. }
  525. /* Extract the Receive Status Block prepended */
  526. rsb = (struct bcm_rsb *)skb->data;
  527. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  528. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  529. DESC_STATUS_MASK;
  530. netif_dbg(priv, rx_status, ndev,
  531. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  532. p_index, priv->rx_c_index, priv->rx_read_ptr,
  533. len, status);
  534. if (unlikely(len > RX_BUF_LENGTH)) {
  535. netif_err(priv, rx_status, ndev, "oversized packet\n");
  536. ndev->stats.rx_length_errors++;
  537. ndev->stats.rx_errors++;
  538. dev_kfree_skb_any(skb);
  539. goto next;
  540. }
  541. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  542. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  543. ndev->stats.rx_dropped++;
  544. ndev->stats.rx_errors++;
  545. dev_kfree_skb_any(skb);
  546. goto next;
  547. }
  548. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  549. netif_err(priv, rx_err, ndev, "error packet\n");
  550. if (status & RX_STATUS_OVFLOW)
  551. ndev->stats.rx_over_errors++;
  552. ndev->stats.rx_dropped++;
  553. ndev->stats.rx_errors++;
  554. dev_kfree_skb_any(skb);
  555. goto next;
  556. }
  557. skb_put(skb, len);
  558. /* Hardware validated our checksum */
  559. if (likely(status & DESC_L4_CSUM))
  560. skb->ip_summed = CHECKSUM_UNNECESSARY;
  561. /* Hardware pre-pends packets with 2bytes before Ethernet
  562. * header plus we have the Receive Status Block, strip off all
  563. * of this from the SKB.
  564. */
  565. skb_pull(skb, sizeof(*rsb) + 2);
  566. len -= (sizeof(*rsb) + 2);
  567. /* UniMAC may forward CRC */
  568. if (priv->crc_fwd) {
  569. skb_trim(skb, len - ETH_FCS_LEN);
  570. len -= ETH_FCS_LEN;
  571. }
  572. skb->protocol = eth_type_trans(skb, ndev);
  573. ndev->stats.rx_packets++;
  574. ndev->stats.rx_bytes += len;
  575. napi_gro_receive(&priv->napi, skb);
  576. next:
  577. processed++;
  578. priv->rx_read_ptr++;
  579. if (priv->rx_read_ptr == priv->num_rx_bds)
  580. priv->rx_read_ptr = 0;
  581. }
  582. return processed;
  583. }
  584. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_priv *priv,
  585. struct bcm_sysport_cb *cb,
  586. unsigned int *bytes_compl,
  587. unsigned int *pkts_compl)
  588. {
  589. struct device *kdev = &priv->pdev->dev;
  590. struct net_device *ndev = priv->netdev;
  591. if (cb->skb) {
  592. ndev->stats.tx_bytes += cb->skb->len;
  593. *bytes_compl += cb->skb->len;
  594. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  595. dma_unmap_len(cb, dma_len),
  596. DMA_TO_DEVICE);
  597. ndev->stats.tx_packets++;
  598. (*pkts_compl)++;
  599. bcm_sysport_free_cb(cb);
  600. /* SKB fragment */
  601. } else if (dma_unmap_addr(cb, dma_addr)) {
  602. ndev->stats.tx_bytes += dma_unmap_len(cb, dma_len);
  603. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  604. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  605. dma_unmap_addr_set(cb, dma_addr, 0);
  606. }
  607. }
  608. /* Reclaim queued SKBs for transmission completion, lockless version */
  609. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  610. struct bcm_sysport_tx_ring *ring)
  611. {
  612. struct net_device *ndev = priv->netdev;
  613. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  614. unsigned int pkts_compl = 0, bytes_compl = 0;
  615. struct bcm_sysport_cb *cb;
  616. struct netdev_queue *txq;
  617. u32 hw_ind;
  618. txq = netdev_get_tx_queue(ndev, ring->index);
  619. /* Compute how many descriptors have been processed since last call */
  620. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  621. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  622. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  623. last_c_index = ring->c_index;
  624. num_tx_cbs = ring->size;
  625. c_index &= (num_tx_cbs - 1);
  626. if (c_index >= last_c_index)
  627. last_tx_cn = c_index - last_c_index;
  628. else
  629. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  630. netif_dbg(priv, tx_done, ndev,
  631. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  632. ring->index, c_index, last_tx_cn, last_c_index);
  633. while (last_tx_cn-- > 0) {
  634. cb = ring->cbs + last_c_index;
  635. bcm_sysport_tx_reclaim_one(priv, cb, &bytes_compl, &pkts_compl);
  636. ring->desc_count++;
  637. last_c_index++;
  638. last_c_index &= (num_tx_cbs - 1);
  639. }
  640. ring->c_index = c_index;
  641. if (netif_tx_queue_stopped(txq) && pkts_compl)
  642. netif_tx_wake_queue(txq);
  643. netif_dbg(priv, tx_done, ndev,
  644. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  645. ring->index, ring->c_index, pkts_compl, bytes_compl);
  646. return pkts_compl;
  647. }
  648. /* Locked version of the per-ring TX reclaim routine */
  649. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  650. struct bcm_sysport_tx_ring *ring)
  651. {
  652. unsigned int released;
  653. unsigned long flags;
  654. spin_lock_irqsave(&ring->lock, flags);
  655. released = __bcm_sysport_tx_reclaim(priv, ring);
  656. spin_unlock_irqrestore(&ring->lock, flags);
  657. return released;
  658. }
  659. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  660. {
  661. struct bcm_sysport_tx_ring *ring =
  662. container_of(napi, struct bcm_sysport_tx_ring, napi);
  663. unsigned int work_done = 0;
  664. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  665. if (work_done == 0) {
  666. napi_complete(napi);
  667. /* re-enable TX interrupt */
  668. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  669. return 0;
  670. }
  671. return budget;
  672. }
  673. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  674. {
  675. unsigned int q;
  676. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  677. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  678. }
  679. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  680. {
  681. struct bcm_sysport_priv *priv =
  682. container_of(napi, struct bcm_sysport_priv, napi);
  683. unsigned int work_done = 0;
  684. work_done = bcm_sysport_desc_rx(priv, budget);
  685. priv->rx_c_index += work_done;
  686. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  687. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  688. if (work_done < budget) {
  689. napi_complete_done(napi, work_done);
  690. /* re-enable RX interrupts */
  691. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  692. }
  693. return work_done;
  694. }
  695. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  696. {
  697. u32 reg;
  698. /* Stop monitoring MPD interrupt */
  699. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  700. /* Clear the MagicPacket detection logic */
  701. reg = umac_readl(priv, UMAC_MPD_CTRL);
  702. reg &= ~MPD_EN;
  703. umac_writel(priv, reg, UMAC_MPD_CTRL);
  704. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  705. }
  706. /* RX and misc interrupt routine */
  707. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  708. {
  709. struct net_device *dev = dev_id;
  710. struct bcm_sysport_priv *priv = netdev_priv(dev);
  711. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  712. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  713. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  714. if (unlikely(priv->irq0_stat == 0)) {
  715. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  716. return IRQ_NONE;
  717. }
  718. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  719. if (likely(napi_schedule_prep(&priv->napi))) {
  720. /* disable RX interrupts */
  721. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  722. __napi_schedule_irqoff(&priv->napi);
  723. }
  724. }
  725. /* TX ring is full, perform a full reclaim since we do not know
  726. * which one would trigger this interrupt
  727. */
  728. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  729. bcm_sysport_tx_reclaim_all(priv);
  730. if (priv->irq0_stat & INTRL2_0_MPD) {
  731. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  732. bcm_sysport_resume_from_wol(priv);
  733. }
  734. return IRQ_HANDLED;
  735. }
  736. /* TX interrupt service routine */
  737. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  738. {
  739. struct net_device *dev = dev_id;
  740. struct bcm_sysport_priv *priv = netdev_priv(dev);
  741. struct bcm_sysport_tx_ring *txr;
  742. unsigned int ring;
  743. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  744. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  745. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  746. if (unlikely(priv->irq1_stat == 0)) {
  747. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  748. return IRQ_NONE;
  749. }
  750. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  751. if (!(priv->irq1_stat & BIT(ring)))
  752. continue;
  753. txr = &priv->tx_rings[ring];
  754. if (likely(napi_schedule_prep(&txr->napi))) {
  755. intrl2_1_mask_set(priv, BIT(ring));
  756. __napi_schedule_irqoff(&txr->napi);
  757. }
  758. }
  759. return IRQ_HANDLED;
  760. }
  761. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  762. {
  763. struct bcm_sysport_priv *priv = dev_id;
  764. pm_wakeup_event(&priv->pdev->dev, 0);
  765. return IRQ_HANDLED;
  766. }
  767. #ifdef CONFIG_NET_POLL_CONTROLLER
  768. static void bcm_sysport_poll_controller(struct net_device *dev)
  769. {
  770. struct bcm_sysport_priv *priv = netdev_priv(dev);
  771. disable_irq(priv->irq0);
  772. bcm_sysport_rx_isr(priv->irq0, priv);
  773. enable_irq(priv->irq0);
  774. disable_irq(priv->irq1);
  775. bcm_sysport_tx_isr(priv->irq1, priv);
  776. enable_irq(priv->irq1);
  777. }
  778. #endif
  779. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  780. struct net_device *dev)
  781. {
  782. struct sk_buff *nskb;
  783. struct bcm_tsb *tsb;
  784. u32 csum_info;
  785. u8 ip_proto;
  786. u16 csum_start;
  787. u16 ip_ver;
  788. /* Re-allocate SKB if needed */
  789. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  790. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  791. dev_kfree_skb(skb);
  792. if (!nskb) {
  793. dev->stats.tx_errors++;
  794. dev->stats.tx_dropped++;
  795. return NULL;
  796. }
  797. skb = nskb;
  798. }
  799. tsb = (struct bcm_tsb *)skb_push(skb, sizeof(*tsb));
  800. /* Zero-out TSB by default */
  801. memset(tsb, 0, sizeof(*tsb));
  802. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  803. ip_ver = htons(skb->protocol);
  804. switch (ip_ver) {
  805. case ETH_P_IP:
  806. ip_proto = ip_hdr(skb)->protocol;
  807. break;
  808. case ETH_P_IPV6:
  809. ip_proto = ipv6_hdr(skb)->nexthdr;
  810. break;
  811. default:
  812. return skb;
  813. }
  814. /* Get the checksum offset and the L4 (transport) offset */
  815. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  816. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  817. csum_info |= (csum_start << L4_PTR_SHIFT);
  818. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  819. csum_info |= L4_LENGTH_VALID;
  820. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  821. csum_info |= L4_UDP;
  822. } else {
  823. csum_info = 0;
  824. }
  825. tsb->l4_ptr_dest_map = csum_info;
  826. }
  827. return skb;
  828. }
  829. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  830. struct net_device *dev)
  831. {
  832. struct bcm_sysport_priv *priv = netdev_priv(dev);
  833. struct device *kdev = &priv->pdev->dev;
  834. struct bcm_sysport_tx_ring *ring;
  835. struct bcm_sysport_cb *cb;
  836. struct netdev_queue *txq;
  837. struct dma_desc *desc;
  838. unsigned int skb_len;
  839. unsigned long flags;
  840. dma_addr_t mapping;
  841. u32 len_status;
  842. u16 queue;
  843. int ret;
  844. queue = skb_get_queue_mapping(skb);
  845. txq = netdev_get_tx_queue(dev, queue);
  846. ring = &priv->tx_rings[queue];
  847. /* lock against tx reclaim in BH context and TX ring full interrupt */
  848. spin_lock_irqsave(&ring->lock, flags);
  849. if (unlikely(ring->desc_count == 0)) {
  850. netif_tx_stop_queue(txq);
  851. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  852. ret = NETDEV_TX_BUSY;
  853. goto out;
  854. }
  855. /* Insert TSB and checksum infos */
  856. if (priv->tsb_en) {
  857. skb = bcm_sysport_insert_tsb(skb, dev);
  858. if (!skb) {
  859. ret = NETDEV_TX_OK;
  860. goto out;
  861. }
  862. }
  863. /* The Ethernet switch we are interfaced with needs packets to be at
  864. * least 64 bytes (including FCS) otherwise they will be discarded when
  865. * they enter the switch port logic. When Broadcom tags are enabled, we
  866. * need to make sure that packets are at least 68 bytes
  867. * (including FCS and tag) because the length verification is done after
  868. * the Broadcom tag is stripped off the ingress packet.
  869. */
  870. if (skb_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  871. ret = NETDEV_TX_OK;
  872. goto out;
  873. }
  874. skb_len = skb->len < ETH_ZLEN + ENET_BRCM_TAG_LEN ?
  875. ETH_ZLEN + ENET_BRCM_TAG_LEN : skb->len;
  876. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  877. if (dma_mapping_error(kdev, mapping)) {
  878. priv->mib.tx_dma_failed++;
  879. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  880. skb->data, skb_len);
  881. ret = NETDEV_TX_OK;
  882. goto out;
  883. }
  884. /* Remember the SKB for future freeing */
  885. cb = &ring->cbs[ring->curr_desc];
  886. cb->skb = skb;
  887. dma_unmap_addr_set(cb, dma_addr, mapping);
  888. dma_unmap_len_set(cb, dma_len, skb_len);
  889. /* Fetch a descriptor entry from our pool */
  890. desc = ring->desc_cpu;
  891. desc->addr_lo = lower_32_bits(mapping);
  892. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  893. len_status |= (skb_len << DESC_LEN_SHIFT);
  894. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  895. DESC_STATUS_SHIFT;
  896. if (skb->ip_summed == CHECKSUM_PARTIAL)
  897. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  898. ring->curr_desc++;
  899. if (ring->curr_desc == ring->size)
  900. ring->curr_desc = 0;
  901. ring->desc_count--;
  902. /* Ensure write completion of the descriptor status/length
  903. * in DRAM before the System Port WRITE_PORT register latches
  904. * the value
  905. */
  906. wmb();
  907. desc->addr_status_len = len_status;
  908. wmb();
  909. /* Write this descriptor address to the RING write port */
  910. tdma_port_write_desc_addr(priv, desc, ring->index);
  911. /* Check ring space and update SW control flow */
  912. if (ring->desc_count == 0)
  913. netif_tx_stop_queue(txq);
  914. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  915. ring->index, ring->desc_count, ring->curr_desc);
  916. ret = NETDEV_TX_OK;
  917. out:
  918. spin_unlock_irqrestore(&ring->lock, flags);
  919. return ret;
  920. }
  921. static void bcm_sysport_tx_timeout(struct net_device *dev)
  922. {
  923. netdev_warn(dev, "transmit timeout!\n");
  924. netif_trans_update(dev);
  925. dev->stats.tx_errors++;
  926. netif_tx_wake_all_queues(dev);
  927. }
  928. /* phylib adjust link callback */
  929. static void bcm_sysport_adj_link(struct net_device *dev)
  930. {
  931. struct bcm_sysport_priv *priv = netdev_priv(dev);
  932. struct phy_device *phydev = dev->phydev;
  933. unsigned int changed = 0;
  934. u32 cmd_bits = 0, reg;
  935. if (priv->old_link != phydev->link) {
  936. changed = 1;
  937. priv->old_link = phydev->link;
  938. }
  939. if (priv->old_duplex != phydev->duplex) {
  940. changed = 1;
  941. priv->old_duplex = phydev->duplex;
  942. }
  943. switch (phydev->speed) {
  944. case SPEED_2500:
  945. cmd_bits = CMD_SPEED_2500;
  946. break;
  947. case SPEED_1000:
  948. cmd_bits = CMD_SPEED_1000;
  949. break;
  950. case SPEED_100:
  951. cmd_bits = CMD_SPEED_100;
  952. break;
  953. case SPEED_10:
  954. cmd_bits = CMD_SPEED_10;
  955. break;
  956. default:
  957. break;
  958. }
  959. cmd_bits <<= CMD_SPEED_SHIFT;
  960. if (phydev->duplex == DUPLEX_HALF)
  961. cmd_bits |= CMD_HD_EN;
  962. if (priv->old_pause != phydev->pause) {
  963. changed = 1;
  964. priv->old_pause = phydev->pause;
  965. }
  966. if (!phydev->pause)
  967. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  968. if (!changed)
  969. return;
  970. if (phydev->link) {
  971. reg = umac_readl(priv, UMAC_CMD);
  972. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  973. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  974. CMD_TX_PAUSE_IGNORE);
  975. reg |= cmd_bits;
  976. umac_writel(priv, reg, UMAC_CMD);
  977. }
  978. phy_print_status(phydev);
  979. }
  980. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  981. unsigned int index)
  982. {
  983. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  984. struct device *kdev = &priv->pdev->dev;
  985. size_t size;
  986. void *p;
  987. u32 reg;
  988. /* Simple descriptors partitioning for now */
  989. size = 256;
  990. /* We just need one DMA descriptor which is DMA-able, since writing to
  991. * the port will allocate a new descriptor in its internal linked-list
  992. */
  993. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  994. GFP_KERNEL);
  995. if (!p) {
  996. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  997. return -ENOMEM;
  998. }
  999. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1000. if (!ring->cbs) {
  1001. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1002. return -ENOMEM;
  1003. }
  1004. /* Initialize SW view of the ring */
  1005. spin_lock_init(&ring->lock);
  1006. ring->priv = priv;
  1007. netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1008. ring->index = index;
  1009. ring->size = size;
  1010. ring->alloc_size = ring->size;
  1011. ring->desc_cpu = p;
  1012. ring->desc_count = ring->size;
  1013. ring->curr_desc = 0;
  1014. /* Initialize HW ring */
  1015. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1016. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1017. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1018. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1019. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1020. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1021. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1022. * its size for the hysteresis trigger
  1023. */
  1024. tdma_writel(priv, ring->size |
  1025. 1 << RING_HYST_THRESH_SHIFT,
  1026. TDMA_DESC_RING_MAX_HYST(index));
  1027. /* Enable the ring queue in the arbiter */
  1028. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1029. reg |= (1 << index);
  1030. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1031. napi_enable(&ring->napi);
  1032. netif_dbg(priv, hw, priv->netdev,
  1033. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1034. ring->size, ring->desc_cpu);
  1035. return 0;
  1036. }
  1037. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1038. unsigned int index)
  1039. {
  1040. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1041. struct device *kdev = &priv->pdev->dev;
  1042. u32 reg;
  1043. /* Caller should stop the TDMA engine */
  1044. reg = tdma_readl(priv, TDMA_STATUS);
  1045. if (!(reg & TDMA_DISABLED))
  1046. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1047. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1048. * fail, so by checking this pointer we know whether the TX ring was
  1049. * fully initialized or not.
  1050. */
  1051. if (!ring->cbs)
  1052. return;
  1053. napi_disable(&ring->napi);
  1054. netif_napi_del(&ring->napi);
  1055. bcm_sysport_tx_reclaim(priv, ring);
  1056. kfree(ring->cbs);
  1057. ring->cbs = NULL;
  1058. if (ring->desc_dma) {
  1059. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1060. ring->desc_cpu, ring->desc_dma);
  1061. ring->desc_dma = 0;
  1062. }
  1063. ring->size = 0;
  1064. ring->alloc_size = 0;
  1065. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1066. }
  1067. /* RDMA helper */
  1068. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1069. unsigned int enable)
  1070. {
  1071. unsigned int timeout = 1000;
  1072. u32 reg;
  1073. reg = rdma_readl(priv, RDMA_CONTROL);
  1074. if (enable)
  1075. reg |= RDMA_EN;
  1076. else
  1077. reg &= ~RDMA_EN;
  1078. rdma_writel(priv, reg, RDMA_CONTROL);
  1079. /* Poll for RMDA disabling completion */
  1080. do {
  1081. reg = rdma_readl(priv, RDMA_STATUS);
  1082. if (!!(reg & RDMA_DISABLED) == !enable)
  1083. return 0;
  1084. usleep_range(1000, 2000);
  1085. } while (timeout-- > 0);
  1086. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1087. return -ETIMEDOUT;
  1088. }
  1089. /* TDMA helper */
  1090. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1091. unsigned int enable)
  1092. {
  1093. unsigned int timeout = 1000;
  1094. u32 reg;
  1095. reg = tdma_readl(priv, TDMA_CONTROL);
  1096. if (enable)
  1097. reg |= TDMA_EN;
  1098. else
  1099. reg &= ~TDMA_EN;
  1100. tdma_writel(priv, reg, TDMA_CONTROL);
  1101. /* Poll for TMDA disabling completion */
  1102. do {
  1103. reg = tdma_readl(priv, TDMA_STATUS);
  1104. if (!!(reg & TDMA_DISABLED) == !enable)
  1105. return 0;
  1106. usleep_range(1000, 2000);
  1107. } while (timeout-- > 0);
  1108. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1109. return -ETIMEDOUT;
  1110. }
  1111. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1112. {
  1113. struct bcm_sysport_cb *cb;
  1114. u32 reg;
  1115. int ret;
  1116. int i;
  1117. /* Initialize SW view of the RX ring */
  1118. priv->num_rx_bds = NUM_RX_DESC;
  1119. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1120. priv->rx_c_index = 0;
  1121. priv->rx_read_ptr = 0;
  1122. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1123. GFP_KERNEL);
  1124. if (!priv->rx_cbs) {
  1125. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1126. return -ENOMEM;
  1127. }
  1128. for (i = 0; i < priv->num_rx_bds; i++) {
  1129. cb = priv->rx_cbs + i;
  1130. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1131. }
  1132. ret = bcm_sysport_alloc_rx_bufs(priv);
  1133. if (ret) {
  1134. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1135. return ret;
  1136. }
  1137. /* Initialize HW, ensure RDMA is disabled */
  1138. reg = rdma_readl(priv, RDMA_STATUS);
  1139. if (!(reg & RDMA_DISABLED))
  1140. rdma_enable_set(priv, 0);
  1141. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1142. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1143. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1144. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1145. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1146. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1147. /* Operate the queue in ring mode */
  1148. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1149. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1150. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1151. rdma_writel(priv, NUM_HW_RX_DESC_WORDS - 1, RDMA_END_ADDR_LO);
  1152. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1153. netif_dbg(priv, hw, priv->netdev,
  1154. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1155. priv->num_rx_bds, priv->rx_bds);
  1156. return 0;
  1157. }
  1158. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1159. {
  1160. struct bcm_sysport_cb *cb;
  1161. unsigned int i;
  1162. u32 reg;
  1163. /* Caller should ensure RDMA is disabled */
  1164. reg = rdma_readl(priv, RDMA_STATUS);
  1165. if (!(reg & RDMA_DISABLED))
  1166. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1167. for (i = 0; i < priv->num_rx_bds; i++) {
  1168. cb = &priv->rx_cbs[i];
  1169. if (dma_unmap_addr(cb, dma_addr))
  1170. dma_unmap_single(&priv->pdev->dev,
  1171. dma_unmap_addr(cb, dma_addr),
  1172. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1173. bcm_sysport_free_cb(cb);
  1174. }
  1175. kfree(priv->rx_cbs);
  1176. priv->rx_cbs = NULL;
  1177. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1178. }
  1179. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1180. {
  1181. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1182. u32 reg;
  1183. reg = umac_readl(priv, UMAC_CMD);
  1184. if (dev->flags & IFF_PROMISC)
  1185. reg |= CMD_PROMISC;
  1186. else
  1187. reg &= ~CMD_PROMISC;
  1188. umac_writel(priv, reg, UMAC_CMD);
  1189. /* No support for ALLMULTI */
  1190. if (dev->flags & IFF_ALLMULTI)
  1191. return;
  1192. }
  1193. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1194. u32 mask, unsigned int enable)
  1195. {
  1196. u32 reg;
  1197. reg = umac_readl(priv, UMAC_CMD);
  1198. if (enable)
  1199. reg |= mask;
  1200. else
  1201. reg &= ~mask;
  1202. umac_writel(priv, reg, UMAC_CMD);
  1203. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1204. * to be processed (1 msec).
  1205. */
  1206. if (enable == 0)
  1207. usleep_range(1000, 2000);
  1208. }
  1209. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1210. {
  1211. u32 reg;
  1212. reg = umac_readl(priv, UMAC_CMD);
  1213. reg |= CMD_SW_RESET;
  1214. umac_writel(priv, reg, UMAC_CMD);
  1215. udelay(10);
  1216. reg = umac_readl(priv, UMAC_CMD);
  1217. reg &= ~CMD_SW_RESET;
  1218. umac_writel(priv, reg, UMAC_CMD);
  1219. }
  1220. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1221. unsigned char *addr)
  1222. {
  1223. umac_writel(priv, (addr[0] << 24) | (addr[1] << 16) |
  1224. (addr[2] << 8) | addr[3], UMAC_MAC0);
  1225. umac_writel(priv, (addr[4] << 8) | addr[5], UMAC_MAC1);
  1226. }
  1227. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1228. {
  1229. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1230. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1231. mdelay(1);
  1232. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1233. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1234. }
  1235. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1236. {
  1237. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1238. struct sockaddr *addr = p;
  1239. if (!is_valid_ether_addr(addr->sa_data))
  1240. return -EINVAL;
  1241. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1242. /* interface is disabled, changes to MAC will be reflected on next
  1243. * open call
  1244. */
  1245. if (!netif_running(dev))
  1246. return 0;
  1247. umac_set_hw_addr(priv, dev->dev_addr);
  1248. return 0;
  1249. }
  1250. static void bcm_sysport_netif_start(struct net_device *dev)
  1251. {
  1252. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1253. /* Enable NAPI */
  1254. napi_enable(&priv->napi);
  1255. /* Enable RX interrupt and TX ring full interrupt */
  1256. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1257. phy_start(dev->phydev);
  1258. /* Enable TX interrupts for the 32 TXQs */
  1259. intrl2_1_mask_clear(priv, 0xffffffff);
  1260. /* Last call before we start the real business */
  1261. netif_tx_start_all_queues(dev);
  1262. }
  1263. static void rbuf_init(struct bcm_sysport_priv *priv)
  1264. {
  1265. u32 reg;
  1266. reg = rbuf_readl(priv, RBUF_CONTROL);
  1267. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1268. rbuf_writel(priv, reg, RBUF_CONTROL);
  1269. }
  1270. static int bcm_sysport_open(struct net_device *dev)
  1271. {
  1272. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1273. struct phy_device *phydev;
  1274. unsigned int i;
  1275. int ret;
  1276. /* Reset UniMAC */
  1277. umac_reset(priv);
  1278. /* Flush TX and RX FIFOs at TOPCTRL level */
  1279. topctrl_flush(priv);
  1280. /* Disable the UniMAC RX/TX */
  1281. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1282. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1283. rbuf_init(priv);
  1284. /* Set maximum frame length */
  1285. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1286. /* Set MAC address */
  1287. umac_set_hw_addr(priv, dev->dev_addr);
  1288. /* Read CRC forward */
  1289. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1290. phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1291. 0, priv->phy_interface);
  1292. if (!phydev) {
  1293. netdev_err(dev, "could not attach to PHY\n");
  1294. return -ENODEV;
  1295. }
  1296. /* Reset house keeping link status */
  1297. priv->old_duplex = -1;
  1298. priv->old_link = -1;
  1299. priv->old_pause = -1;
  1300. /* mask all interrupts and request them */
  1301. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1302. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1303. intrl2_0_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1304. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_MASK_SET);
  1305. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1306. intrl2_1_writel(priv, 0, INTRL2_CPU_MASK_CLEAR);
  1307. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1308. if (ret) {
  1309. netdev_err(dev, "failed to request RX interrupt\n");
  1310. goto out_phy_disconnect;
  1311. }
  1312. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0, dev->name, dev);
  1313. if (ret) {
  1314. netdev_err(dev, "failed to request TX interrupt\n");
  1315. goto out_free_irq0;
  1316. }
  1317. /* Initialize both hardware and software ring */
  1318. for (i = 0; i < dev->num_tx_queues; i++) {
  1319. ret = bcm_sysport_init_tx_ring(priv, i);
  1320. if (ret) {
  1321. netdev_err(dev, "failed to initialize TX ring %d\n",
  1322. i);
  1323. goto out_free_tx_ring;
  1324. }
  1325. }
  1326. /* Initialize linked-list */
  1327. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1328. /* Initialize RX ring */
  1329. ret = bcm_sysport_init_rx_ring(priv);
  1330. if (ret) {
  1331. netdev_err(dev, "failed to initialize RX ring\n");
  1332. goto out_free_rx_ring;
  1333. }
  1334. /* Turn on RDMA */
  1335. ret = rdma_enable_set(priv, 1);
  1336. if (ret)
  1337. goto out_free_rx_ring;
  1338. /* Turn on TDMA */
  1339. ret = tdma_enable_set(priv, 1);
  1340. if (ret)
  1341. goto out_clear_rx_int;
  1342. /* Turn on UniMAC TX/RX */
  1343. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1344. bcm_sysport_netif_start(dev);
  1345. return 0;
  1346. out_clear_rx_int:
  1347. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1348. out_free_rx_ring:
  1349. bcm_sysport_fini_rx_ring(priv);
  1350. out_free_tx_ring:
  1351. for (i = 0; i < dev->num_tx_queues; i++)
  1352. bcm_sysport_fini_tx_ring(priv, i);
  1353. free_irq(priv->irq1, dev);
  1354. out_free_irq0:
  1355. free_irq(priv->irq0, dev);
  1356. out_phy_disconnect:
  1357. phy_disconnect(phydev);
  1358. return ret;
  1359. }
  1360. static void bcm_sysport_netif_stop(struct net_device *dev)
  1361. {
  1362. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1363. /* stop all software from updating hardware */
  1364. netif_tx_stop_all_queues(dev);
  1365. napi_disable(&priv->napi);
  1366. phy_stop(dev->phydev);
  1367. /* mask all interrupts */
  1368. intrl2_0_mask_set(priv, 0xffffffff);
  1369. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1370. intrl2_1_mask_set(priv, 0xffffffff);
  1371. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1372. }
  1373. static int bcm_sysport_stop(struct net_device *dev)
  1374. {
  1375. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1376. unsigned int i;
  1377. int ret;
  1378. bcm_sysport_netif_stop(dev);
  1379. /* Disable UniMAC RX */
  1380. umac_enable_set(priv, CMD_RX_EN, 0);
  1381. ret = tdma_enable_set(priv, 0);
  1382. if (ret) {
  1383. netdev_err(dev, "timeout disabling RDMA\n");
  1384. return ret;
  1385. }
  1386. /* Wait for a maximum packet size to be drained */
  1387. usleep_range(2000, 3000);
  1388. ret = rdma_enable_set(priv, 0);
  1389. if (ret) {
  1390. netdev_err(dev, "timeout disabling TDMA\n");
  1391. return ret;
  1392. }
  1393. /* Disable UniMAC TX */
  1394. umac_enable_set(priv, CMD_TX_EN, 0);
  1395. /* Free RX/TX rings SW structures */
  1396. for (i = 0; i < dev->num_tx_queues; i++)
  1397. bcm_sysport_fini_tx_ring(priv, i);
  1398. bcm_sysport_fini_rx_ring(priv);
  1399. free_irq(priv->irq0, dev);
  1400. free_irq(priv->irq1, dev);
  1401. /* Disconnect from PHY */
  1402. phy_disconnect(dev->phydev);
  1403. return 0;
  1404. }
  1405. static const struct ethtool_ops bcm_sysport_ethtool_ops = {
  1406. .get_drvinfo = bcm_sysport_get_drvinfo,
  1407. .get_msglevel = bcm_sysport_get_msglvl,
  1408. .set_msglevel = bcm_sysport_set_msglvl,
  1409. .get_link = ethtool_op_get_link,
  1410. .get_strings = bcm_sysport_get_strings,
  1411. .get_ethtool_stats = bcm_sysport_get_stats,
  1412. .get_sset_count = bcm_sysport_get_sset_count,
  1413. .get_wol = bcm_sysport_get_wol,
  1414. .set_wol = bcm_sysport_set_wol,
  1415. .get_coalesce = bcm_sysport_get_coalesce,
  1416. .set_coalesce = bcm_sysport_set_coalesce,
  1417. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1418. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1419. };
  1420. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1421. .ndo_start_xmit = bcm_sysport_xmit,
  1422. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1423. .ndo_open = bcm_sysport_open,
  1424. .ndo_stop = bcm_sysport_stop,
  1425. .ndo_set_features = bcm_sysport_set_features,
  1426. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1427. .ndo_set_mac_address = bcm_sysport_change_mac,
  1428. #ifdef CONFIG_NET_POLL_CONTROLLER
  1429. .ndo_poll_controller = bcm_sysport_poll_controller,
  1430. #endif
  1431. };
  1432. #define REV_FMT "v%2x.%02x"
  1433. static int bcm_sysport_probe(struct platform_device *pdev)
  1434. {
  1435. struct bcm_sysport_priv *priv;
  1436. struct device_node *dn;
  1437. struct net_device *dev;
  1438. const void *macaddr;
  1439. struct resource *r;
  1440. u32 txq, rxq;
  1441. int ret;
  1442. dn = pdev->dev.of_node;
  1443. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1444. /* Read the Transmit/Receive Queue properties */
  1445. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1446. txq = TDMA_NUM_RINGS;
  1447. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1448. rxq = 1;
  1449. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1450. if (!dev)
  1451. return -ENOMEM;
  1452. /* Initialize private members */
  1453. priv = netdev_priv(dev);
  1454. priv->irq0 = platform_get_irq(pdev, 0);
  1455. priv->irq1 = platform_get_irq(pdev, 1);
  1456. priv->wol_irq = platform_get_irq(pdev, 2);
  1457. if (priv->irq0 <= 0 || priv->irq1 <= 0) {
  1458. dev_err(&pdev->dev, "invalid interrupts\n");
  1459. ret = -EINVAL;
  1460. goto err;
  1461. }
  1462. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1463. if (IS_ERR(priv->base)) {
  1464. ret = PTR_ERR(priv->base);
  1465. goto err;
  1466. }
  1467. priv->netdev = dev;
  1468. priv->pdev = pdev;
  1469. priv->phy_interface = of_get_phy_mode(dn);
  1470. /* Default to GMII interface mode */
  1471. if (priv->phy_interface < 0)
  1472. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1473. /* In the case of a fixed PHY, the DT node associated
  1474. * to the PHY is the Ethernet MAC DT node.
  1475. */
  1476. if (of_phy_is_fixed_link(dn)) {
  1477. ret = of_phy_register_fixed_link(dn);
  1478. if (ret) {
  1479. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1480. goto err;
  1481. }
  1482. priv->phy_dn = dn;
  1483. }
  1484. /* Initialize netdevice members */
  1485. macaddr = of_get_mac_address(dn);
  1486. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1487. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1488. eth_hw_addr_random(dev);
  1489. } else {
  1490. ether_addr_copy(dev->dev_addr, macaddr);
  1491. }
  1492. SET_NETDEV_DEV(dev, &pdev->dev);
  1493. dev_set_drvdata(&pdev->dev, dev);
  1494. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1495. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1496. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1497. /* HW supported features, none enabled by default */
  1498. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1499. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1500. /* Request the WOL interrupt and advertise suspend if available */
  1501. priv->wol_irq_disabled = 1;
  1502. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1503. bcm_sysport_wol_isr, 0, dev->name, priv);
  1504. if (!ret)
  1505. device_set_wakeup_capable(&pdev->dev, 1);
  1506. /* Set the needed headroom once and for all */
  1507. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1508. dev->needed_headroom += sizeof(struct bcm_tsb);
  1509. /* libphy will adjust the link state accordingly */
  1510. netif_carrier_off(dev);
  1511. ret = register_netdev(dev);
  1512. if (ret) {
  1513. dev_err(&pdev->dev, "failed to register net_device\n");
  1514. goto err;
  1515. }
  1516. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1517. dev_info(&pdev->dev,
  1518. "Broadcom SYSTEMPORT" REV_FMT
  1519. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1520. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1521. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1522. return 0;
  1523. err:
  1524. free_netdev(dev);
  1525. return ret;
  1526. }
  1527. static int bcm_sysport_remove(struct platform_device *pdev)
  1528. {
  1529. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1530. /* Not much to do, ndo_close has been called
  1531. * and we use managed allocations
  1532. */
  1533. unregister_netdev(dev);
  1534. free_netdev(dev);
  1535. dev_set_drvdata(&pdev->dev, NULL);
  1536. return 0;
  1537. }
  1538. #ifdef CONFIG_PM_SLEEP
  1539. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1540. {
  1541. struct net_device *ndev = priv->netdev;
  1542. unsigned int timeout = 1000;
  1543. u32 reg;
  1544. /* Password has already been programmed */
  1545. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1546. reg |= MPD_EN;
  1547. reg &= ~PSW_EN;
  1548. if (priv->wolopts & WAKE_MAGICSECURE)
  1549. reg |= PSW_EN;
  1550. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1551. /* Make sure RBUF entered WoL mode as result */
  1552. do {
  1553. reg = rbuf_readl(priv, RBUF_STATUS);
  1554. if (reg & RBUF_WOL_MODE)
  1555. break;
  1556. udelay(10);
  1557. } while (timeout-- > 0);
  1558. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1559. if (!timeout) {
  1560. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1561. reg &= ~MPD_EN;
  1562. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1563. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1564. return -ETIMEDOUT;
  1565. }
  1566. /* UniMAC receive needs to be turned on */
  1567. umac_enable_set(priv, CMD_RX_EN, 1);
  1568. /* Enable the interrupt wake-up source */
  1569. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1570. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1571. return 0;
  1572. }
  1573. static int bcm_sysport_suspend(struct device *d)
  1574. {
  1575. struct net_device *dev = dev_get_drvdata(d);
  1576. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1577. unsigned int i;
  1578. int ret = 0;
  1579. u32 reg;
  1580. if (!netif_running(dev))
  1581. return 0;
  1582. bcm_sysport_netif_stop(dev);
  1583. phy_suspend(dev->phydev);
  1584. netif_device_detach(dev);
  1585. /* Disable UniMAC RX */
  1586. umac_enable_set(priv, CMD_RX_EN, 0);
  1587. ret = rdma_enable_set(priv, 0);
  1588. if (ret) {
  1589. netdev_err(dev, "RDMA timeout!\n");
  1590. return ret;
  1591. }
  1592. /* Disable RXCHK if enabled */
  1593. if (priv->rx_chk_en) {
  1594. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1595. reg &= ~RXCHK_EN;
  1596. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1597. }
  1598. /* Flush RX pipe */
  1599. if (!priv->wolopts)
  1600. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1601. ret = tdma_enable_set(priv, 0);
  1602. if (ret) {
  1603. netdev_err(dev, "TDMA timeout!\n");
  1604. return ret;
  1605. }
  1606. /* Wait for a packet boundary */
  1607. usleep_range(2000, 3000);
  1608. umac_enable_set(priv, CMD_TX_EN, 0);
  1609. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1610. /* Free RX/TX rings SW structures */
  1611. for (i = 0; i < dev->num_tx_queues; i++)
  1612. bcm_sysport_fini_tx_ring(priv, i);
  1613. bcm_sysport_fini_rx_ring(priv);
  1614. /* Get prepared for Wake-on-LAN */
  1615. if (device_may_wakeup(d) && priv->wolopts)
  1616. ret = bcm_sysport_suspend_to_wol(priv);
  1617. return ret;
  1618. }
  1619. static int bcm_sysport_resume(struct device *d)
  1620. {
  1621. struct net_device *dev = dev_get_drvdata(d);
  1622. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1623. unsigned int i;
  1624. u32 reg;
  1625. int ret;
  1626. if (!netif_running(dev))
  1627. return 0;
  1628. umac_reset(priv);
  1629. /* We may have been suspended and never received a WOL event that
  1630. * would turn off MPD detection, take care of that now
  1631. */
  1632. bcm_sysport_resume_from_wol(priv);
  1633. /* Initialize both hardware and software ring */
  1634. for (i = 0; i < dev->num_tx_queues; i++) {
  1635. ret = bcm_sysport_init_tx_ring(priv, i);
  1636. if (ret) {
  1637. netdev_err(dev, "failed to initialize TX ring %d\n",
  1638. i);
  1639. goto out_free_tx_rings;
  1640. }
  1641. }
  1642. /* Initialize linked-list */
  1643. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1644. /* Initialize RX ring */
  1645. ret = bcm_sysport_init_rx_ring(priv);
  1646. if (ret) {
  1647. netdev_err(dev, "failed to initialize RX ring\n");
  1648. goto out_free_rx_ring;
  1649. }
  1650. netif_device_attach(dev);
  1651. /* RX pipe enable */
  1652. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1653. ret = rdma_enable_set(priv, 1);
  1654. if (ret) {
  1655. netdev_err(dev, "failed to enable RDMA\n");
  1656. goto out_free_rx_ring;
  1657. }
  1658. /* Enable rxhck */
  1659. if (priv->rx_chk_en) {
  1660. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1661. reg |= RXCHK_EN;
  1662. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1663. }
  1664. rbuf_init(priv);
  1665. /* Set maximum frame length */
  1666. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1667. /* Set MAC address */
  1668. umac_set_hw_addr(priv, dev->dev_addr);
  1669. umac_enable_set(priv, CMD_RX_EN, 1);
  1670. /* TX pipe enable */
  1671. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1672. umac_enable_set(priv, CMD_TX_EN, 1);
  1673. ret = tdma_enable_set(priv, 1);
  1674. if (ret) {
  1675. netdev_err(dev, "TDMA timeout!\n");
  1676. goto out_free_rx_ring;
  1677. }
  1678. phy_resume(dev->phydev);
  1679. bcm_sysport_netif_start(dev);
  1680. return 0;
  1681. out_free_rx_ring:
  1682. bcm_sysport_fini_rx_ring(priv);
  1683. out_free_tx_rings:
  1684. for (i = 0; i < dev->num_tx_queues; i++)
  1685. bcm_sysport_fini_tx_ring(priv, i);
  1686. return ret;
  1687. }
  1688. #endif
  1689. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  1690. bcm_sysport_suspend, bcm_sysport_resume);
  1691. static const struct of_device_id bcm_sysport_of_match[] = {
  1692. { .compatible = "brcm,systemport-v1.00" },
  1693. { .compatible = "brcm,systemport" },
  1694. { /* sentinel */ }
  1695. };
  1696. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1697. static struct platform_driver bcm_sysport_driver = {
  1698. .probe = bcm_sysport_probe,
  1699. .remove = bcm_sysport_remove,
  1700. .driver = {
  1701. .name = "brcm-systemport",
  1702. .of_match_table = bcm_sysport_of_match,
  1703. .pm = &bcm_sysport_pm_ops,
  1704. },
  1705. };
  1706. module_platform_driver(bcm_sysport_driver);
  1707. MODULE_AUTHOR("Broadcom Corporation");
  1708. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  1709. MODULE_ALIAS("platform:brcm-systemport");
  1710. MODULE_LICENSE("GPL");