qca8k.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060
  1. /*
  2. * Copyright (C) 2009 Felix Fietkau <nbd@nbd.name>
  3. * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
  4. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  5. * Copyright (c) 2016 John Crispin <john@phrozen.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 and
  9. * only version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/netdevice.h>
  19. #include <net/dsa.h>
  20. #include <net/switchdev.h>
  21. #include <linux/of_net.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/if_bridge.h>
  24. #include <linux/mdio.h>
  25. #include <linux/etherdevice.h>
  26. #include "qca8k.h"
  27. #define MIB_DESC(_s, _o, _n) \
  28. { \
  29. .size = (_s), \
  30. .offset = (_o), \
  31. .name = (_n), \
  32. }
  33. static const struct qca8k_mib_desc ar8327_mib[] = {
  34. MIB_DESC(1, 0x00, "RxBroad"),
  35. MIB_DESC(1, 0x04, "RxPause"),
  36. MIB_DESC(1, 0x08, "RxMulti"),
  37. MIB_DESC(1, 0x0c, "RxFcsErr"),
  38. MIB_DESC(1, 0x10, "RxAlignErr"),
  39. MIB_DESC(1, 0x14, "RxRunt"),
  40. MIB_DESC(1, 0x18, "RxFragment"),
  41. MIB_DESC(1, 0x1c, "Rx64Byte"),
  42. MIB_DESC(1, 0x20, "Rx128Byte"),
  43. MIB_DESC(1, 0x24, "Rx256Byte"),
  44. MIB_DESC(1, 0x28, "Rx512Byte"),
  45. MIB_DESC(1, 0x2c, "Rx1024Byte"),
  46. MIB_DESC(1, 0x30, "Rx1518Byte"),
  47. MIB_DESC(1, 0x34, "RxMaxByte"),
  48. MIB_DESC(1, 0x38, "RxTooLong"),
  49. MIB_DESC(2, 0x3c, "RxGoodByte"),
  50. MIB_DESC(2, 0x44, "RxBadByte"),
  51. MIB_DESC(1, 0x4c, "RxOverFlow"),
  52. MIB_DESC(1, 0x50, "Filtered"),
  53. MIB_DESC(1, 0x54, "TxBroad"),
  54. MIB_DESC(1, 0x58, "TxPause"),
  55. MIB_DESC(1, 0x5c, "TxMulti"),
  56. MIB_DESC(1, 0x60, "TxUnderRun"),
  57. MIB_DESC(1, 0x64, "Tx64Byte"),
  58. MIB_DESC(1, 0x68, "Tx128Byte"),
  59. MIB_DESC(1, 0x6c, "Tx256Byte"),
  60. MIB_DESC(1, 0x70, "Tx512Byte"),
  61. MIB_DESC(1, 0x74, "Tx1024Byte"),
  62. MIB_DESC(1, 0x78, "Tx1518Byte"),
  63. MIB_DESC(1, 0x7c, "TxMaxByte"),
  64. MIB_DESC(1, 0x80, "TxOverSize"),
  65. MIB_DESC(2, 0x84, "TxByte"),
  66. MIB_DESC(1, 0x8c, "TxCollision"),
  67. MIB_DESC(1, 0x90, "TxAbortCol"),
  68. MIB_DESC(1, 0x94, "TxMultiCol"),
  69. MIB_DESC(1, 0x98, "TxSingleCol"),
  70. MIB_DESC(1, 0x9c, "TxExcDefer"),
  71. MIB_DESC(1, 0xa0, "TxDefer"),
  72. MIB_DESC(1, 0xa4, "TxLateCol"),
  73. };
  74. /* The 32bit switch registers are accessed indirectly. To achieve this we need
  75. * to set the page of the register. Track the last page that was set to reduce
  76. * mdio writes
  77. */
  78. static u16 qca8k_current_page = 0xffff;
  79. static void
  80. qca8k_split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
  81. {
  82. regaddr >>= 1;
  83. *r1 = regaddr & 0x1e;
  84. regaddr >>= 5;
  85. *r2 = regaddr & 0x7;
  86. regaddr >>= 3;
  87. *page = regaddr & 0x3ff;
  88. }
  89. static u32
  90. qca8k_mii_read32(struct mii_bus *bus, int phy_id, u32 regnum)
  91. {
  92. u32 val;
  93. int ret;
  94. ret = bus->read(bus, phy_id, regnum);
  95. if (ret >= 0) {
  96. val = ret;
  97. ret = bus->read(bus, phy_id, regnum + 1);
  98. val |= ret << 16;
  99. }
  100. if (ret < 0) {
  101. dev_err_ratelimited(&bus->dev,
  102. "failed to read qca8k 32bit register\n");
  103. return ret;
  104. }
  105. return val;
  106. }
  107. static void
  108. qca8k_mii_write32(struct mii_bus *bus, int phy_id, u32 regnum, u32 val)
  109. {
  110. u16 lo, hi;
  111. int ret;
  112. lo = val & 0xffff;
  113. hi = (u16)(val >> 16);
  114. ret = bus->write(bus, phy_id, regnum, lo);
  115. if (ret >= 0)
  116. ret = bus->write(bus, phy_id, regnum + 1, hi);
  117. if (ret < 0)
  118. dev_err_ratelimited(&bus->dev,
  119. "failed to write qca8k 32bit register\n");
  120. }
  121. static void
  122. qca8k_set_page(struct mii_bus *bus, u16 page)
  123. {
  124. if (page == qca8k_current_page)
  125. return;
  126. if (bus->write(bus, 0x18, 0, page) < 0)
  127. dev_err_ratelimited(&bus->dev,
  128. "failed to set qca8k page\n");
  129. qca8k_current_page = page;
  130. }
  131. static u32
  132. qca8k_read(struct qca8k_priv *priv, u32 reg)
  133. {
  134. u16 r1, r2, page;
  135. u32 val;
  136. qca8k_split_addr(reg, &r1, &r2, &page);
  137. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  138. qca8k_set_page(priv->bus, page);
  139. val = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  140. mutex_unlock(&priv->bus->mdio_lock);
  141. return val;
  142. }
  143. static void
  144. qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val)
  145. {
  146. u16 r1, r2, page;
  147. qca8k_split_addr(reg, &r1, &r2, &page);
  148. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  149. qca8k_set_page(priv->bus, page);
  150. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, val);
  151. mutex_unlock(&priv->bus->mdio_lock);
  152. }
  153. static u32
  154. qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 val)
  155. {
  156. u16 r1, r2, page;
  157. u32 ret;
  158. qca8k_split_addr(reg, &r1, &r2, &page);
  159. mutex_lock_nested(&priv->bus->mdio_lock, MDIO_MUTEX_NESTED);
  160. qca8k_set_page(priv->bus, page);
  161. ret = qca8k_mii_read32(priv->bus, 0x10 | r2, r1);
  162. ret &= ~mask;
  163. ret |= val;
  164. qca8k_mii_write32(priv->bus, 0x10 | r2, r1, ret);
  165. mutex_unlock(&priv->bus->mdio_lock);
  166. return ret;
  167. }
  168. static void
  169. qca8k_reg_set(struct qca8k_priv *priv, u32 reg, u32 val)
  170. {
  171. qca8k_rmw(priv, reg, 0, val);
  172. }
  173. static void
  174. qca8k_reg_clear(struct qca8k_priv *priv, u32 reg, u32 val)
  175. {
  176. qca8k_rmw(priv, reg, val, 0);
  177. }
  178. static int
  179. qca8k_regmap_read(void *ctx, uint32_t reg, uint32_t *val)
  180. {
  181. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  182. *val = qca8k_read(priv, reg);
  183. return 0;
  184. }
  185. static int
  186. qca8k_regmap_write(void *ctx, uint32_t reg, uint32_t val)
  187. {
  188. struct qca8k_priv *priv = (struct qca8k_priv *)ctx;
  189. qca8k_write(priv, reg, val);
  190. return 0;
  191. }
  192. static const struct regmap_range qca8k_readable_ranges[] = {
  193. regmap_reg_range(0x0000, 0x00e4), /* Global control */
  194. regmap_reg_range(0x0100, 0x0168), /* EEE control */
  195. regmap_reg_range(0x0200, 0x0270), /* Parser control */
  196. regmap_reg_range(0x0400, 0x0454), /* ACL */
  197. regmap_reg_range(0x0600, 0x0718), /* Lookup */
  198. regmap_reg_range(0x0800, 0x0b70), /* QM */
  199. regmap_reg_range(0x0c00, 0x0c80), /* PKT */
  200. regmap_reg_range(0x0e00, 0x0e98), /* L3 */
  201. regmap_reg_range(0x1000, 0x10ac), /* MIB - Port0 */
  202. regmap_reg_range(0x1100, 0x11ac), /* MIB - Port1 */
  203. regmap_reg_range(0x1200, 0x12ac), /* MIB - Port2 */
  204. regmap_reg_range(0x1300, 0x13ac), /* MIB - Port3 */
  205. regmap_reg_range(0x1400, 0x14ac), /* MIB - Port4 */
  206. regmap_reg_range(0x1500, 0x15ac), /* MIB - Port5 */
  207. regmap_reg_range(0x1600, 0x16ac), /* MIB - Port6 */
  208. };
  209. static struct regmap_access_table qca8k_readable_table = {
  210. .yes_ranges = qca8k_readable_ranges,
  211. .n_yes_ranges = ARRAY_SIZE(qca8k_readable_ranges),
  212. };
  213. struct regmap_config qca8k_regmap_config = {
  214. .reg_bits = 16,
  215. .val_bits = 32,
  216. .reg_stride = 4,
  217. .max_register = 0x16ac, /* end MIB - Port6 range */
  218. .reg_read = qca8k_regmap_read,
  219. .reg_write = qca8k_regmap_write,
  220. .rd_table = &qca8k_readable_table,
  221. };
  222. static int
  223. qca8k_busy_wait(struct qca8k_priv *priv, u32 reg, u32 mask)
  224. {
  225. unsigned long timeout;
  226. timeout = jiffies + msecs_to_jiffies(20);
  227. /* loop until the busy flag has cleared */
  228. do {
  229. u32 val = qca8k_read(priv, reg);
  230. int busy = val & mask;
  231. if (!busy)
  232. break;
  233. cond_resched();
  234. } while (!time_after_eq(jiffies, timeout));
  235. return time_after_eq(jiffies, timeout);
  236. }
  237. static void
  238. qca8k_fdb_read(struct qca8k_priv *priv, struct qca8k_fdb *fdb)
  239. {
  240. u32 reg[4];
  241. int i;
  242. /* load the ARL table into an array */
  243. for (i = 0; i < 4; i++)
  244. reg[i] = qca8k_read(priv, QCA8K_REG_ATU_DATA0 + (i * 4));
  245. /* vid - 83:72 */
  246. fdb->vid = (reg[2] >> QCA8K_ATU_VID_S) & QCA8K_ATU_VID_M;
  247. /* aging - 67:64 */
  248. fdb->aging = reg[2] & QCA8K_ATU_STATUS_M;
  249. /* portmask - 54:48 */
  250. fdb->port_mask = (reg[1] >> QCA8K_ATU_PORT_S) & QCA8K_ATU_PORT_M;
  251. /* mac - 47:0 */
  252. fdb->mac[0] = (reg[1] >> QCA8K_ATU_ADDR0_S) & 0xff;
  253. fdb->mac[1] = reg[1] & 0xff;
  254. fdb->mac[2] = (reg[0] >> QCA8K_ATU_ADDR2_S) & 0xff;
  255. fdb->mac[3] = (reg[0] >> QCA8K_ATU_ADDR3_S) & 0xff;
  256. fdb->mac[4] = (reg[0] >> QCA8K_ATU_ADDR4_S) & 0xff;
  257. fdb->mac[5] = reg[0] & 0xff;
  258. }
  259. static void
  260. qca8k_fdb_write(struct qca8k_priv *priv, u16 vid, u8 port_mask, const u8 *mac,
  261. u8 aging)
  262. {
  263. u32 reg[3] = { 0 };
  264. int i;
  265. /* vid - 83:72 */
  266. reg[2] = (vid & QCA8K_ATU_VID_M) << QCA8K_ATU_VID_S;
  267. /* aging - 67:64 */
  268. reg[2] |= aging & QCA8K_ATU_STATUS_M;
  269. /* portmask - 54:48 */
  270. reg[1] = (port_mask & QCA8K_ATU_PORT_M) << QCA8K_ATU_PORT_S;
  271. /* mac - 47:0 */
  272. reg[1] |= mac[0] << QCA8K_ATU_ADDR0_S;
  273. reg[1] |= mac[1];
  274. reg[0] |= mac[2] << QCA8K_ATU_ADDR2_S;
  275. reg[0] |= mac[3] << QCA8K_ATU_ADDR3_S;
  276. reg[0] |= mac[4] << QCA8K_ATU_ADDR4_S;
  277. reg[0] |= mac[5];
  278. /* load the array into the ARL table */
  279. for (i = 0; i < 3; i++)
  280. qca8k_write(priv, QCA8K_REG_ATU_DATA0 + (i * 4), reg[i]);
  281. }
  282. static int
  283. qca8k_fdb_access(struct qca8k_priv *priv, enum qca8k_fdb_cmd cmd, int port)
  284. {
  285. u32 reg;
  286. /* Set the command and FDB index */
  287. reg = QCA8K_ATU_FUNC_BUSY;
  288. reg |= cmd;
  289. if (port >= 0) {
  290. reg |= QCA8K_ATU_FUNC_PORT_EN;
  291. reg |= (port & QCA8K_ATU_FUNC_PORT_M) << QCA8K_ATU_FUNC_PORT_S;
  292. }
  293. /* Write the function register triggering the table access */
  294. qca8k_write(priv, QCA8K_REG_ATU_FUNC, reg);
  295. /* wait for completion */
  296. if (qca8k_busy_wait(priv, QCA8K_REG_ATU_FUNC, QCA8K_ATU_FUNC_BUSY))
  297. return -1;
  298. /* Check for table full violation when adding an entry */
  299. if (cmd == QCA8K_FDB_LOAD) {
  300. reg = qca8k_read(priv, QCA8K_REG_ATU_FUNC);
  301. if (reg & QCA8K_ATU_FUNC_FULL)
  302. return -1;
  303. }
  304. return 0;
  305. }
  306. static int
  307. qca8k_fdb_next(struct qca8k_priv *priv, struct qca8k_fdb *fdb, int port)
  308. {
  309. int ret;
  310. qca8k_fdb_write(priv, fdb->vid, fdb->port_mask, fdb->mac, fdb->aging);
  311. ret = qca8k_fdb_access(priv, QCA8K_FDB_NEXT, port);
  312. if (ret >= 0)
  313. qca8k_fdb_read(priv, fdb);
  314. return ret;
  315. }
  316. static int
  317. qca8k_fdb_add(struct qca8k_priv *priv, const u8 *mac, u16 port_mask,
  318. u16 vid, u8 aging)
  319. {
  320. int ret;
  321. mutex_lock(&priv->reg_mutex);
  322. qca8k_fdb_write(priv, vid, port_mask, mac, aging);
  323. ret = qca8k_fdb_access(priv, QCA8K_FDB_LOAD, -1);
  324. mutex_unlock(&priv->reg_mutex);
  325. return ret;
  326. }
  327. static int
  328. qca8k_fdb_del(struct qca8k_priv *priv, const u8 *mac, u16 port_mask, u16 vid)
  329. {
  330. int ret;
  331. mutex_lock(&priv->reg_mutex);
  332. qca8k_fdb_write(priv, vid, port_mask, mac, 0);
  333. ret = qca8k_fdb_access(priv, QCA8K_FDB_PURGE, -1);
  334. mutex_unlock(&priv->reg_mutex);
  335. return ret;
  336. }
  337. static void
  338. qca8k_fdb_flush(struct qca8k_priv *priv)
  339. {
  340. mutex_lock(&priv->reg_mutex);
  341. qca8k_fdb_access(priv, QCA8K_FDB_FLUSH, -1);
  342. mutex_unlock(&priv->reg_mutex);
  343. }
  344. static void
  345. qca8k_mib_init(struct qca8k_priv *priv)
  346. {
  347. mutex_lock(&priv->reg_mutex);
  348. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_FLUSH | QCA8K_MIB_BUSY);
  349. qca8k_busy_wait(priv, QCA8K_REG_MIB, QCA8K_MIB_BUSY);
  350. qca8k_reg_set(priv, QCA8K_REG_MIB, QCA8K_MIB_CPU_KEEP);
  351. qca8k_write(priv, QCA8K_REG_MODULE_EN, QCA8K_MODULE_EN_MIB);
  352. mutex_unlock(&priv->reg_mutex);
  353. }
  354. static int
  355. qca8k_set_pad_ctrl(struct qca8k_priv *priv, int port, int mode)
  356. {
  357. u32 reg;
  358. switch (port) {
  359. case 0:
  360. reg = QCA8K_REG_PORT0_PAD_CTRL;
  361. break;
  362. case 6:
  363. reg = QCA8K_REG_PORT6_PAD_CTRL;
  364. break;
  365. default:
  366. pr_err("Can't set PAD_CTRL on port %d\n", port);
  367. return -EINVAL;
  368. }
  369. /* Configure a port to be directly connected to an external
  370. * PHY or MAC.
  371. */
  372. switch (mode) {
  373. case PHY_INTERFACE_MODE_RGMII:
  374. qca8k_write(priv, reg,
  375. QCA8K_PORT_PAD_RGMII_EN |
  376. QCA8K_PORT_PAD_RGMII_TX_DELAY(3) |
  377. QCA8K_PORT_PAD_RGMII_RX_DELAY(3));
  378. /* According to the datasheet, RGMII delay is enabled through
  379. * PORT5_PAD_CTRL for all ports, rather than individual port
  380. * registers
  381. */
  382. qca8k_write(priv, QCA8K_REG_PORT5_PAD_CTRL,
  383. QCA8K_PORT_PAD_RGMII_RX_DELAY_EN);
  384. break;
  385. case PHY_INTERFACE_MODE_SGMII:
  386. qca8k_write(priv, reg, QCA8K_PORT_PAD_SGMII_EN);
  387. break;
  388. default:
  389. pr_err("xMII mode %d not supported\n", mode);
  390. return -EINVAL;
  391. }
  392. return 0;
  393. }
  394. static void
  395. qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable)
  396. {
  397. u32 mask = QCA8K_PORT_STATUS_TXMAC;
  398. /* Port 0 and 6 have no internal PHY */
  399. if ((port > 0) && (port < 6))
  400. mask |= QCA8K_PORT_STATUS_LINK_AUTO;
  401. if (enable)
  402. qca8k_reg_set(priv, QCA8K_REG_PORT_STATUS(port), mask);
  403. else
  404. qca8k_reg_clear(priv, QCA8K_REG_PORT_STATUS(port), mask);
  405. }
  406. static int
  407. qca8k_setup(struct dsa_switch *ds)
  408. {
  409. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  410. int ret, i, phy_mode = -1;
  411. /* Make sure that port 0 is the cpu port */
  412. if (!dsa_is_cpu_port(ds, 0)) {
  413. pr_err("port 0 is not the CPU port\n");
  414. return -EINVAL;
  415. }
  416. mutex_init(&priv->reg_mutex);
  417. /* Start by setting up the register mapping */
  418. priv->regmap = devm_regmap_init(ds->dev, NULL, priv,
  419. &qca8k_regmap_config);
  420. if (IS_ERR(priv->regmap))
  421. pr_warn("regmap initialization failed");
  422. /* Initialize CPU port pad mode (xMII type, delays...) */
  423. phy_mode = of_get_phy_mode(ds->ports[ds->dst->cpu_port].dn);
  424. if (phy_mode < 0) {
  425. pr_err("Can't find phy-mode for master device\n");
  426. return phy_mode;
  427. }
  428. ret = qca8k_set_pad_ctrl(priv, QCA8K_CPU_PORT, phy_mode);
  429. if (ret < 0)
  430. return ret;
  431. /* Enable CPU Port */
  432. qca8k_reg_set(priv, QCA8K_REG_GLOBAL_FW_CTRL0,
  433. QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN);
  434. qca8k_port_set_status(priv, QCA8K_CPU_PORT, 1);
  435. priv->port_sts[QCA8K_CPU_PORT].enabled = 1;
  436. /* Enable MIB counters */
  437. qca8k_mib_init(priv);
  438. /* Enable QCA header mode on the cpu port */
  439. qca8k_write(priv, QCA8K_REG_PORT_HDR_CTRL(QCA8K_CPU_PORT),
  440. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_TX_S |
  441. QCA8K_PORT_HDR_CTRL_ALL << QCA8K_PORT_HDR_CTRL_RX_S);
  442. /* Disable forwarding by default on all ports */
  443. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  444. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  445. QCA8K_PORT_LOOKUP_MEMBER, 0);
  446. /* Disable MAC by default on all user ports */
  447. for (i = 1; i < QCA8K_NUM_PORTS; i++)
  448. if (ds->enabled_port_mask & BIT(i))
  449. qca8k_port_set_status(priv, i, 0);
  450. /* Forward all unknown frames to CPU port for Linux processing */
  451. qca8k_write(priv, QCA8K_REG_GLOBAL_FW_CTRL1,
  452. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_S |
  453. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_BC_DP_S |
  454. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_MC_DP_S |
  455. BIT(0) << QCA8K_GLOBAL_FW_CTRL1_UC_DP_S);
  456. /* Setup connection between CPU port & user ports */
  457. for (i = 0; i < DSA_MAX_PORTS; i++) {
  458. /* CPU port gets connected to all user ports of the switch */
  459. if (dsa_is_cpu_port(ds, i)) {
  460. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(QCA8K_CPU_PORT),
  461. QCA8K_PORT_LOOKUP_MEMBER,
  462. ds->enabled_port_mask);
  463. }
  464. /* Invividual user ports get connected to CPU port only */
  465. if (ds->enabled_port_mask & BIT(i)) {
  466. int shift = 16 * (i % 2);
  467. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  468. QCA8K_PORT_LOOKUP_MEMBER,
  469. BIT(QCA8K_CPU_PORT));
  470. /* Enable ARP Auto-learning by default */
  471. qca8k_reg_set(priv, QCA8K_PORT_LOOKUP_CTRL(i),
  472. QCA8K_PORT_LOOKUP_LEARN);
  473. /* For port based vlans to work we need to set the
  474. * default egress vid
  475. */
  476. qca8k_rmw(priv, QCA8K_EGRESS_VLAN(i),
  477. 0xffff << shift, 1 << shift);
  478. qca8k_write(priv, QCA8K_REG_PORT_VLAN_CTRL0(i),
  479. QCA8K_PORT_VLAN_CVID(1) |
  480. QCA8K_PORT_VLAN_SVID(1));
  481. }
  482. }
  483. /* Flush the FDB table */
  484. qca8k_fdb_flush(priv);
  485. return 0;
  486. }
  487. static int
  488. qca8k_set_addr(struct dsa_switch *ds, u8 *addr)
  489. {
  490. /* The subsystem always calls this function so add an empty stub */
  491. return 0;
  492. }
  493. static int
  494. qca8k_phy_read(struct dsa_switch *ds, int phy, int regnum)
  495. {
  496. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  497. return mdiobus_read(priv->bus, phy, regnum);
  498. }
  499. static int
  500. qca8k_phy_write(struct dsa_switch *ds, int phy, int regnum, u16 val)
  501. {
  502. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  503. return mdiobus_write(priv->bus, phy, regnum, val);
  504. }
  505. static void
  506. qca8k_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  507. {
  508. int i;
  509. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++)
  510. strncpy(data + i * ETH_GSTRING_LEN, ar8327_mib[i].name,
  511. ETH_GSTRING_LEN);
  512. }
  513. static void
  514. qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
  515. uint64_t *data)
  516. {
  517. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  518. const struct qca8k_mib_desc *mib;
  519. u32 reg, i;
  520. u64 hi;
  521. for (i = 0; i < ARRAY_SIZE(ar8327_mib); i++) {
  522. mib = &ar8327_mib[i];
  523. reg = QCA8K_PORT_MIB_COUNTER(port) + mib->offset;
  524. data[i] = qca8k_read(priv, reg);
  525. if (mib->size == 2) {
  526. hi = qca8k_read(priv, reg + 4);
  527. data[i] |= hi << 32;
  528. }
  529. }
  530. }
  531. static int
  532. qca8k_get_sset_count(struct dsa_switch *ds)
  533. {
  534. return ARRAY_SIZE(ar8327_mib);
  535. }
  536. static void
  537. qca8k_eee_enable_set(struct dsa_switch *ds, int port, bool enable)
  538. {
  539. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  540. u32 lpi_en = QCA8K_REG_EEE_CTRL_LPI_EN(port);
  541. u32 reg;
  542. mutex_lock(&priv->reg_mutex);
  543. reg = qca8k_read(priv, QCA8K_REG_EEE_CTRL);
  544. if (enable)
  545. reg |= lpi_en;
  546. else
  547. reg &= ~lpi_en;
  548. qca8k_write(priv, QCA8K_REG_EEE_CTRL, reg);
  549. mutex_unlock(&priv->reg_mutex);
  550. }
  551. static int
  552. qca8k_eee_init(struct dsa_switch *ds, int port,
  553. struct phy_device *phy)
  554. {
  555. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  556. struct ethtool_eee *p = &priv->port_sts[port].eee;
  557. int ret;
  558. p->supported = (SUPPORTED_1000baseT_Full | SUPPORTED_100baseT_Full);
  559. ret = phy_init_eee(phy, 0);
  560. if (ret)
  561. return ret;
  562. qca8k_eee_enable_set(ds, port, true);
  563. return 0;
  564. }
  565. static int
  566. qca8k_set_eee(struct dsa_switch *ds, int port,
  567. struct phy_device *phydev,
  568. struct ethtool_eee *e)
  569. {
  570. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  571. struct ethtool_eee *p = &priv->port_sts[port].eee;
  572. int ret = 0;
  573. p->eee_enabled = e->eee_enabled;
  574. if (e->eee_enabled) {
  575. p->eee_enabled = qca8k_eee_init(ds, port, phydev);
  576. if (!p->eee_enabled)
  577. ret = -EOPNOTSUPP;
  578. }
  579. qca8k_eee_enable_set(ds, port, p->eee_enabled);
  580. return ret;
  581. }
  582. static int
  583. qca8k_get_eee(struct dsa_switch *ds, int port,
  584. struct ethtool_eee *e)
  585. {
  586. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  587. struct ethtool_eee *p = &priv->port_sts[port].eee;
  588. struct net_device *netdev = ds->ports[port].netdev;
  589. int ret;
  590. ret = phy_ethtool_get_eee(netdev->phydev, p);
  591. if (!ret)
  592. e->eee_active =
  593. !!(p->supported & p->advertised & p->lp_advertised);
  594. else
  595. e->eee_active = 0;
  596. e->eee_enabled = p->eee_enabled;
  597. return ret;
  598. }
  599. static void
  600. qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state)
  601. {
  602. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  603. u32 stp_state;
  604. switch (state) {
  605. case BR_STATE_DISABLED:
  606. stp_state = QCA8K_PORT_LOOKUP_STATE_DISABLED;
  607. break;
  608. case BR_STATE_BLOCKING:
  609. stp_state = QCA8K_PORT_LOOKUP_STATE_BLOCKING;
  610. break;
  611. case BR_STATE_LISTENING:
  612. stp_state = QCA8K_PORT_LOOKUP_STATE_LISTENING;
  613. break;
  614. case BR_STATE_LEARNING:
  615. stp_state = QCA8K_PORT_LOOKUP_STATE_LEARNING;
  616. break;
  617. case BR_STATE_FORWARDING:
  618. default:
  619. stp_state = QCA8K_PORT_LOOKUP_STATE_FORWARD;
  620. break;
  621. }
  622. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  623. QCA8K_PORT_LOOKUP_STATE_MASK, stp_state);
  624. }
  625. static int
  626. qca8k_port_bridge_join(struct dsa_switch *ds, int port,
  627. struct net_device *bridge)
  628. {
  629. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  630. int port_mask = BIT(QCA8K_CPU_PORT);
  631. int i;
  632. priv->port_sts[port].bridge_dev = bridge;
  633. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  634. if (priv->port_sts[i].bridge_dev != bridge)
  635. continue;
  636. /* Add this port to the portvlan mask of the other ports
  637. * in the bridge
  638. */
  639. qca8k_reg_set(priv,
  640. QCA8K_PORT_LOOKUP_CTRL(i),
  641. BIT(port));
  642. if (i != port)
  643. port_mask |= BIT(i);
  644. }
  645. /* Add all other ports to this ports portvlan mask */
  646. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  647. QCA8K_PORT_LOOKUP_MEMBER, port_mask);
  648. return 0;
  649. }
  650. static void
  651. qca8k_port_bridge_leave(struct dsa_switch *ds, int port)
  652. {
  653. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  654. int i;
  655. for (i = 1; i < QCA8K_NUM_PORTS; i++) {
  656. if (priv->port_sts[i].bridge_dev !=
  657. priv->port_sts[port].bridge_dev)
  658. continue;
  659. /* Remove this port to the portvlan mask of the other ports
  660. * in the bridge
  661. */
  662. qca8k_reg_clear(priv,
  663. QCA8K_PORT_LOOKUP_CTRL(i),
  664. BIT(port));
  665. }
  666. priv->port_sts[port].bridge_dev = NULL;
  667. /* Set the cpu port to be the only one in the portvlan mask of
  668. * this port
  669. */
  670. qca8k_rmw(priv, QCA8K_PORT_LOOKUP_CTRL(port),
  671. QCA8K_PORT_LOOKUP_MEMBER, BIT(QCA8K_CPU_PORT));
  672. }
  673. static int
  674. qca8k_port_enable(struct dsa_switch *ds, int port,
  675. struct phy_device *phy)
  676. {
  677. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  678. qca8k_port_set_status(priv, port, 1);
  679. priv->port_sts[port].enabled = 1;
  680. return 0;
  681. }
  682. static void
  683. qca8k_port_disable(struct dsa_switch *ds, int port,
  684. struct phy_device *phy)
  685. {
  686. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  687. qca8k_port_set_status(priv, port, 0);
  688. priv->port_sts[port].enabled = 0;
  689. }
  690. static int
  691. qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
  692. u16 port_mask, u16 vid)
  693. {
  694. /* Set the vid to the port vlan id if no vid is set */
  695. if (!vid)
  696. vid = 1;
  697. return qca8k_fdb_add(priv, addr, port_mask, vid,
  698. QCA8K_ATU_STATUS_STATIC);
  699. }
  700. static int
  701. qca8k_port_fdb_prepare(struct dsa_switch *ds, int port,
  702. const struct switchdev_obj_port_fdb *fdb,
  703. struct switchdev_trans *trans)
  704. {
  705. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  706. /* The FDB table for static and auto learned entries is the same. We
  707. * need to reserve an entry with no port_mask set to make sure that
  708. * when port_fdb_add is called an entry is still available. Otherwise
  709. * the last free entry might have been used up by auto learning
  710. */
  711. return qca8k_port_fdb_insert(priv, fdb->addr, 0, fdb->vid);
  712. }
  713. static void
  714. qca8k_port_fdb_add(struct dsa_switch *ds, int port,
  715. const struct switchdev_obj_port_fdb *fdb,
  716. struct switchdev_trans *trans)
  717. {
  718. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  719. u16 port_mask = BIT(port);
  720. /* Update the FDB entry adding the port_mask */
  721. qca8k_port_fdb_insert(priv, fdb->addr, port_mask, fdb->vid);
  722. }
  723. static int
  724. qca8k_port_fdb_del(struct dsa_switch *ds, int port,
  725. const struct switchdev_obj_port_fdb *fdb)
  726. {
  727. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  728. u16 port_mask = BIT(port);
  729. u16 vid = fdb->vid;
  730. if (!vid)
  731. vid = 1;
  732. return qca8k_fdb_del(priv, fdb->addr, port_mask, vid);
  733. }
  734. static int
  735. qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
  736. struct switchdev_obj_port_fdb *fdb,
  737. int (*cb)(struct switchdev_obj *obj))
  738. {
  739. struct qca8k_priv *priv = (struct qca8k_priv *)ds->priv;
  740. struct qca8k_fdb _fdb = { 0 };
  741. int cnt = QCA8K_NUM_FDB_RECORDS;
  742. int ret = 0;
  743. mutex_lock(&priv->reg_mutex);
  744. while (cnt-- && !qca8k_fdb_next(priv, &_fdb, port)) {
  745. if (!_fdb.aging)
  746. break;
  747. ether_addr_copy(fdb->addr, _fdb.mac);
  748. fdb->vid = _fdb.vid;
  749. if (_fdb.aging == QCA8K_ATU_STATUS_STATIC)
  750. fdb->ndm_state = NUD_NOARP;
  751. else
  752. fdb->ndm_state = NUD_REACHABLE;
  753. ret = cb(&fdb->obj);
  754. if (ret)
  755. break;
  756. }
  757. mutex_unlock(&priv->reg_mutex);
  758. return 0;
  759. }
  760. static enum dsa_tag_protocol
  761. qca8k_get_tag_protocol(struct dsa_switch *ds)
  762. {
  763. return DSA_TAG_PROTO_QCA;
  764. }
  765. static struct dsa_switch_ops qca8k_switch_ops = {
  766. .get_tag_protocol = qca8k_get_tag_protocol,
  767. .setup = qca8k_setup,
  768. .set_addr = qca8k_set_addr,
  769. .get_strings = qca8k_get_strings,
  770. .phy_read = qca8k_phy_read,
  771. .phy_write = qca8k_phy_write,
  772. .get_ethtool_stats = qca8k_get_ethtool_stats,
  773. .get_sset_count = qca8k_get_sset_count,
  774. .get_eee = qca8k_get_eee,
  775. .set_eee = qca8k_set_eee,
  776. .port_enable = qca8k_port_enable,
  777. .port_disable = qca8k_port_disable,
  778. .port_stp_state_set = qca8k_port_stp_state_set,
  779. .port_bridge_join = qca8k_port_bridge_join,
  780. .port_bridge_leave = qca8k_port_bridge_leave,
  781. .port_fdb_prepare = qca8k_port_fdb_prepare,
  782. .port_fdb_add = qca8k_port_fdb_add,
  783. .port_fdb_del = qca8k_port_fdb_del,
  784. .port_fdb_dump = qca8k_port_fdb_dump,
  785. };
  786. static int
  787. qca8k_sw_probe(struct mdio_device *mdiodev)
  788. {
  789. struct qca8k_priv *priv;
  790. u32 id;
  791. /* allocate the private data struct so that we can probe the switches
  792. * ID register
  793. */
  794. priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
  795. if (!priv)
  796. return -ENOMEM;
  797. priv->bus = mdiodev->bus;
  798. /* read the switches ID register */
  799. id = qca8k_read(priv, QCA8K_REG_MASK_CTRL);
  800. id >>= QCA8K_MASK_CTRL_ID_S;
  801. id &= QCA8K_MASK_CTRL_ID_M;
  802. if (id != QCA8K_ID_QCA8337)
  803. return -ENODEV;
  804. priv->ds = devm_kzalloc(&mdiodev->dev, sizeof(*priv->ds), GFP_KERNEL);
  805. if (!priv->ds)
  806. return -ENOMEM;
  807. priv->ds->priv = priv;
  808. priv->ds->dev = &mdiodev->dev;
  809. priv->ds->ops = &qca8k_switch_ops;
  810. mutex_init(&priv->reg_mutex);
  811. dev_set_drvdata(&mdiodev->dev, priv);
  812. return dsa_register_switch(priv->ds, priv->ds->dev->of_node);
  813. }
  814. static void
  815. qca8k_sw_remove(struct mdio_device *mdiodev)
  816. {
  817. struct qca8k_priv *priv = dev_get_drvdata(&mdiodev->dev);
  818. int i;
  819. for (i = 0; i < QCA8K_NUM_PORTS; i++)
  820. qca8k_port_set_status(priv, i, 0);
  821. dsa_unregister_switch(priv->ds);
  822. }
  823. #ifdef CONFIG_PM_SLEEP
  824. static void
  825. qca8k_set_pm(struct qca8k_priv *priv, int enable)
  826. {
  827. int i;
  828. for (i = 0; i < QCA8K_NUM_PORTS; i++) {
  829. if (!priv->port_sts[i].enabled)
  830. continue;
  831. qca8k_port_set_status(priv, i, enable);
  832. }
  833. }
  834. static int qca8k_suspend(struct device *dev)
  835. {
  836. struct platform_device *pdev = to_platform_device(dev);
  837. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  838. qca8k_set_pm(priv, 0);
  839. return dsa_switch_suspend(priv->ds);
  840. }
  841. static int qca8k_resume(struct device *dev)
  842. {
  843. struct platform_device *pdev = to_platform_device(dev);
  844. struct qca8k_priv *priv = platform_get_drvdata(pdev);
  845. qca8k_set_pm(priv, 1);
  846. return dsa_switch_resume(priv->ds);
  847. }
  848. #endif /* CONFIG_PM_SLEEP */
  849. static SIMPLE_DEV_PM_OPS(qca8k_pm_ops,
  850. qca8k_suspend, qca8k_resume);
  851. static const struct of_device_id qca8k_of_match[] = {
  852. { .compatible = "qca,qca8337" },
  853. { /* sentinel */ },
  854. };
  855. static struct mdio_driver qca8kmdio_driver = {
  856. .probe = qca8k_sw_probe,
  857. .remove = qca8k_sw_remove,
  858. .mdiodrv.driver = {
  859. .name = "qca8k",
  860. .of_match_table = qca8k_of_match,
  861. .pm = &qca8k_pm_ops,
  862. },
  863. };
  864. static int __init
  865. qca8kmdio_driver_register(void)
  866. {
  867. return mdio_driver_register(&qca8kmdio_driver);
  868. }
  869. module_init(qca8kmdio_driver_register);
  870. static void __exit
  871. qca8kmdio_driver_unregister(void)
  872. {
  873. mdio_driver_unregister(&qca8kmdio_driver);
  874. }
  875. module_exit(qca8kmdio_driver_unregister);
  876. MODULE_AUTHOR("Mathieu Olivari, John Crispin <john@phrozen.org>");
  877. MODULE_DESCRIPTION("Driver for QCA8K ethernet switch family");
  878. MODULE_LICENSE("GPL v2");
  879. MODULE_ALIAS("platform:qca8k");