amdgpu.h 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "amd_powerplay.h"
  52. #include "amdgpu_acp.h"
  53. #include "gpu_scheduler.h"
  54. /*
  55. * Modules parameters.
  56. */
  57. extern int amdgpu_modeset;
  58. extern int amdgpu_vram_limit;
  59. extern int amdgpu_gart_size;
  60. extern int amdgpu_benchmarking;
  61. extern int amdgpu_testing;
  62. extern int amdgpu_audio;
  63. extern int amdgpu_disp_priority;
  64. extern int amdgpu_hw_i2c;
  65. extern int amdgpu_pcie_gen2;
  66. extern int amdgpu_msi;
  67. extern int amdgpu_lockup_timeout;
  68. extern int amdgpu_dpm;
  69. extern int amdgpu_smc_load_fw;
  70. extern int amdgpu_aspm;
  71. extern int amdgpu_runtime_pm;
  72. extern unsigned amdgpu_ip_block_mask;
  73. extern int amdgpu_bapm;
  74. extern int amdgpu_deep_color;
  75. extern int amdgpu_vm_size;
  76. extern int amdgpu_vm_block_size;
  77. extern int amdgpu_vm_fault_stop;
  78. extern int amdgpu_vm_debug;
  79. extern int amdgpu_sched_jobs;
  80. extern int amdgpu_sched_hw_submission;
  81. extern int amdgpu_powerplay;
  82. extern int amdgpu_powercontainment;
  83. extern unsigned amdgpu_pcie_gen_cap;
  84. extern unsigned amdgpu_pcie_lane_cap;
  85. extern unsigned amdgpu_cg_mask;
  86. extern unsigned amdgpu_pg_mask;
  87. extern char *amdgpu_disable_cu;
  88. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  89. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  90. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  91. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  92. #define AMDGPU_IB_POOL_SIZE 16
  93. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  94. #define AMDGPUFB_CONN_LIMIT 4
  95. #define AMDGPU_BIOS_NUM_SCRATCH 8
  96. /* max number of rings */
  97. #define AMDGPU_MAX_RINGS 16
  98. #define AMDGPU_MAX_GFX_RINGS 1
  99. #define AMDGPU_MAX_COMPUTE_RINGS 8
  100. #define AMDGPU_MAX_VCE_RINGS 2
  101. /* max number of IP instances */
  102. #define AMDGPU_MAX_SDMA_INSTANCES 2
  103. /* hardcode that limit for now */
  104. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  105. /* hard reset data */
  106. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  107. /* reset flags */
  108. #define AMDGPU_RESET_GFX (1 << 0)
  109. #define AMDGPU_RESET_COMPUTE (1 << 1)
  110. #define AMDGPU_RESET_DMA (1 << 2)
  111. #define AMDGPU_RESET_CP (1 << 3)
  112. #define AMDGPU_RESET_GRBM (1 << 4)
  113. #define AMDGPU_RESET_DMA1 (1 << 5)
  114. #define AMDGPU_RESET_RLC (1 << 6)
  115. #define AMDGPU_RESET_SEM (1 << 7)
  116. #define AMDGPU_RESET_IH (1 << 8)
  117. #define AMDGPU_RESET_VMC (1 << 9)
  118. #define AMDGPU_RESET_MC (1 << 10)
  119. #define AMDGPU_RESET_DISPLAY (1 << 11)
  120. #define AMDGPU_RESET_UVD (1 << 12)
  121. #define AMDGPU_RESET_VCE (1 << 13)
  122. #define AMDGPU_RESET_VCE1 (1 << 14)
  123. /* GFX current status */
  124. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  125. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  126. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  127. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  128. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  129. /* max cursor sizes (in pixels) */
  130. #define CIK_CURSOR_WIDTH 128
  131. #define CIK_CURSOR_HEIGHT 128
  132. struct amdgpu_device;
  133. struct amdgpu_ib;
  134. struct amdgpu_vm;
  135. struct amdgpu_ring;
  136. struct amdgpu_cs_parser;
  137. struct amdgpu_job;
  138. struct amdgpu_irq_src;
  139. struct amdgpu_fpriv;
  140. enum amdgpu_cp_irq {
  141. AMDGPU_CP_IRQ_GFX_EOP = 0,
  142. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  143. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  144. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  145. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  146. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  147. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  148. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  149. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  150. AMDGPU_CP_IRQ_LAST
  151. };
  152. enum amdgpu_sdma_irq {
  153. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  154. AMDGPU_SDMA_IRQ_TRAP1,
  155. AMDGPU_SDMA_IRQ_LAST
  156. };
  157. enum amdgpu_thermal_irq {
  158. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  159. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  160. AMDGPU_THERMAL_IRQ_LAST
  161. };
  162. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  163. enum amd_ip_block_type block_type,
  164. enum amd_clockgating_state state);
  165. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  166. enum amd_ip_block_type block_type,
  167. enum amd_powergating_state state);
  168. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  169. enum amd_ip_block_type block_type);
  170. bool amdgpu_is_idle(struct amdgpu_device *adev,
  171. enum amd_ip_block_type block_type);
  172. struct amdgpu_ip_block_version {
  173. enum amd_ip_block_type type;
  174. u32 major;
  175. u32 minor;
  176. u32 rev;
  177. const struct amd_ip_funcs *funcs;
  178. };
  179. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  180. enum amd_ip_block_type type,
  181. u32 major, u32 minor);
  182. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  183. struct amdgpu_device *adev,
  184. enum amd_ip_block_type type);
  185. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  186. struct amdgpu_buffer_funcs {
  187. /* maximum bytes in a single operation */
  188. uint32_t copy_max_bytes;
  189. /* number of dw to reserve per operation */
  190. unsigned copy_num_dw;
  191. /* used for buffer migration */
  192. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  193. /* src addr in bytes */
  194. uint64_t src_offset,
  195. /* dst addr in bytes */
  196. uint64_t dst_offset,
  197. /* number of byte to transfer */
  198. uint32_t byte_count);
  199. /* maximum bytes in a single operation */
  200. uint32_t fill_max_bytes;
  201. /* number of dw to reserve per operation */
  202. unsigned fill_num_dw;
  203. /* used for buffer clearing */
  204. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  205. /* value to write to memory */
  206. uint32_t src_data,
  207. /* dst addr in bytes */
  208. uint64_t dst_offset,
  209. /* number of byte to fill */
  210. uint32_t byte_count);
  211. };
  212. /* provided by hw blocks that can write ptes, e.g., sdma */
  213. struct amdgpu_vm_pte_funcs {
  214. /* copy pte entries from GART */
  215. void (*copy_pte)(struct amdgpu_ib *ib,
  216. uint64_t pe, uint64_t src,
  217. unsigned count);
  218. /* write pte one entry at a time with addr mapping */
  219. void (*write_pte)(struct amdgpu_ib *ib,
  220. const dma_addr_t *pages_addr, uint64_t pe,
  221. uint64_t addr, unsigned count,
  222. uint32_t incr, uint32_t flags);
  223. /* for linear pte/pde updates without addr mapping */
  224. void (*set_pte_pde)(struct amdgpu_ib *ib,
  225. uint64_t pe,
  226. uint64_t addr, unsigned count,
  227. uint32_t incr, uint32_t flags);
  228. };
  229. /* provided by the gmc block */
  230. struct amdgpu_gart_funcs {
  231. /* flush the vm tlb via mmio */
  232. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  233. uint32_t vmid);
  234. /* write pte/pde updates using the cpu */
  235. int (*set_pte_pde)(struct amdgpu_device *adev,
  236. void *cpu_pt_addr, /* cpu addr of page table */
  237. uint32_t gpu_page_idx, /* pte/pde to update */
  238. uint64_t addr, /* addr to write into pte/pde */
  239. uint32_t flags); /* access flags */
  240. };
  241. /* provided by the ih block */
  242. struct amdgpu_ih_funcs {
  243. /* ring read/write ptr handling, called from interrupt context */
  244. u32 (*get_wptr)(struct amdgpu_device *adev);
  245. void (*decode_iv)(struct amdgpu_device *adev,
  246. struct amdgpu_iv_entry *entry);
  247. void (*set_rptr)(struct amdgpu_device *adev);
  248. };
  249. /* provided by hw blocks that expose a ring buffer for commands */
  250. struct amdgpu_ring_funcs {
  251. /* ring read/write ptr handling */
  252. u32 (*get_rptr)(struct amdgpu_ring *ring);
  253. u32 (*get_wptr)(struct amdgpu_ring *ring);
  254. void (*set_wptr)(struct amdgpu_ring *ring);
  255. /* validating and patching of IBs */
  256. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  257. /* command emit functions */
  258. void (*emit_ib)(struct amdgpu_ring *ring,
  259. struct amdgpu_ib *ib,
  260. unsigned vm_id, bool ctx_switch);
  261. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  262. uint64_t seq, unsigned flags);
  263. void (*emit_pipeline_sync)(struct amdgpu_ring *ring);
  264. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  265. uint64_t pd_addr);
  266. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  267. void (*emit_hdp_invalidate)(struct amdgpu_ring *ring);
  268. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  269. uint32_t gds_base, uint32_t gds_size,
  270. uint32_t gws_base, uint32_t gws_size,
  271. uint32_t oa_base, uint32_t oa_size);
  272. /* testing functions */
  273. int (*test_ring)(struct amdgpu_ring *ring);
  274. int (*test_ib)(struct amdgpu_ring *ring);
  275. /* insert NOP packets */
  276. void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
  277. /* pad the indirect buffer to the necessary number of dw */
  278. void (*pad_ib)(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  279. unsigned (*init_cond_exec)(struct amdgpu_ring *ring);
  280. void (*patch_cond_exec)(struct amdgpu_ring *ring, unsigned offset);
  281. };
  282. /*
  283. * BIOS.
  284. */
  285. bool amdgpu_get_bios(struct amdgpu_device *adev);
  286. bool amdgpu_read_bios(struct amdgpu_device *adev);
  287. /*
  288. * Dummy page
  289. */
  290. struct amdgpu_dummy_page {
  291. struct page *page;
  292. dma_addr_t addr;
  293. };
  294. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  295. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  296. /*
  297. * Clocks
  298. */
  299. #define AMDGPU_MAX_PPLL 3
  300. struct amdgpu_clock {
  301. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  302. struct amdgpu_pll spll;
  303. struct amdgpu_pll mpll;
  304. /* 10 Khz units */
  305. uint32_t default_mclk;
  306. uint32_t default_sclk;
  307. uint32_t default_dispclk;
  308. uint32_t current_dispclk;
  309. uint32_t dp_extclk;
  310. uint32_t max_pixel_clock;
  311. };
  312. /*
  313. * Fences.
  314. */
  315. struct amdgpu_fence_driver {
  316. uint64_t gpu_addr;
  317. volatile uint32_t *cpu_addr;
  318. /* sync_seq is protected by ring emission lock */
  319. uint32_t sync_seq;
  320. atomic_t last_seq;
  321. bool initialized;
  322. struct amdgpu_irq_src *irq_src;
  323. unsigned irq_type;
  324. struct timer_list fallback_timer;
  325. unsigned num_fences_mask;
  326. spinlock_t lock;
  327. struct fence **fences;
  328. };
  329. /* some special values for the owner field */
  330. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  331. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  332. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  333. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  334. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  335. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  336. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  337. int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring,
  338. unsigned num_hw_submission);
  339. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  340. struct amdgpu_irq_src *irq_src,
  341. unsigned irq_type);
  342. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  343. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  344. int amdgpu_fence_emit(struct amdgpu_ring *ring, struct fence **fence);
  345. void amdgpu_fence_process(struct amdgpu_ring *ring);
  346. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  347. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  348. /*
  349. * TTM.
  350. */
  351. #define AMDGPU_TTM_LRU_SIZE 20
  352. struct amdgpu_mman_lru {
  353. struct list_head *lru[TTM_NUM_MEM_TYPES];
  354. struct list_head *swap_lru;
  355. };
  356. struct amdgpu_mman {
  357. struct ttm_bo_global_ref bo_global_ref;
  358. struct drm_global_reference mem_global_ref;
  359. struct ttm_bo_device bdev;
  360. bool mem_global_referenced;
  361. bool initialized;
  362. #if defined(CONFIG_DEBUG_FS)
  363. struct dentry *vram;
  364. struct dentry *gtt;
  365. #endif
  366. /* buffer handling */
  367. const struct amdgpu_buffer_funcs *buffer_funcs;
  368. struct amdgpu_ring *buffer_funcs_ring;
  369. /* Scheduler entity for buffer moves */
  370. struct amd_sched_entity entity;
  371. /* custom LRU management */
  372. struct amdgpu_mman_lru log2_size[AMDGPU_TTM_LRU_SIZE];
  373. };
  374. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  375. uint64_t src_offset,
  376. uint64_t dst_offset,
  377. uint32_t byte_count,
  378. struct reservation_object *resv,
  379. struct fence **fence);
  380. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  381. struct amdgpu_bo_list_entry {
  382. struct amdgpu_bo *robj;
  383. struct ttm_validate_buffer tv;
  384. struct amdgpu_bo_va *bo_va;
  385. uint32_t priority;
  386. struct page **user_pages;
  387. int user_invalidated;
  388. };
  389. struct amdgpu_bo_va_mapping {
  390. struct list_head list;
  391. struct interval_tree_node it;
  392. uint64_t offset;
  393. uint32_t flags;
  394. };
  395. /* bo virtual addresses in a specific vm */
  396. struct amdgpu_bo_va {
  397. /* protected by bo being reserved */
  398. struct list_head bo_list;
  399. struct fence *last_pt_update;
  400. unsigned ref_count;
  401. /* protected by vm mutex and spinlock */
  402. struct list_head vm_status;
  403. /* mappings for this bo_va */
  404. struct list_head invalids;
  405. struct list_head valids;
  406. /* constant after initialization */
  407. struct amdgpu_vm *vm;
  408. struct amdgpu_bo *bo;
  409. };
  410. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  411. struct amdgpu_bo {
  412. /* Protected by gem.mutex */
  413. struct list_head list;
  414. /* Protected by tbo.reserved */
  415. u32 prefered_domains;
  416. u32 allowed_domains;
  417. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  418. struct ttm_placement placement;
  419. struct ttm_buffer_object tbo;
  420. struct ttm_bo_kmap_obj kmap;
  421. u64 flags;
  422. unsigned pin_count;
  423. void *kptr;
  424. u64 tiling_flags;
  425. u64 metadata_flags;
  426. void *metadata;
  427. u32 metadata_size;
  428. /* list of all virtual address to which this bo
  429. * is associated to
  430. */
  431. struct list_head va;
  432. /* Constant after initialization */
  433. struct amdgpu_device *adev;
  434. struct drm_gem_object gem_base;
  435. struct amdgpu_bo *parent;
  436. struct ttm_bo_kmap_obj dma_buf_vmap;
  437. struct amdgpu_mn *mn;
  438. struct list_head mn_list;
  439. };
  440. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  441. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  442. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  443. struct drm_file *file_priv);
  444. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  445. struct drm_file *file_priv);
  446. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  447. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  448. struct drm_gem_object *
  449. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  450. struct dma_buf_attachment *attach,
  451. struct sg_table *sg);
  452. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  453. struct drm_gem_object *gobj,
  454. int flags);
  455. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  456. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  457. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  458. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  459. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  460. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  461. /* sub-allocation manager, it has to be protected by another lock.
  462. * By conception this is an helper for other part of the driver
  463. * like the indirect buffer or semaphore, which both have their
  464. * locking.
  465. *
  466. * Principe is simple, we keep a list of sub allocation in offset
  467. * order (first entry has offset == 0, last entry has the highest
  468. * offset).
  469. *
  470. * When allocating new object we first check if there is room at
  471. * the end total_size - (last_object_offset + last_object_size) >=
  472. * alloc_size. If so we allocate new object there.
  473. *
  474. * When there is not enough room at the end, we start waiting for
  475. * each sub object until we reach object_offset+object_size >=
  476. * alloc_size, this object then become the sub object we return.
  477. *
  478. * Alignment can't be bigger than page size.
  479. *
  480. * Hole are not considered for allocation to keep things simple.
  481. * Assumption is that there won't be hole (all object on same
  482. * alignment).
  483. */
  484. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  485. struct amdgpu_sa_manager {
  486. wait_queue_head_t wq;
  487. struct amdgpu_bo *bo;
  488. struct list_head *hole;
  489. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  490. struct list_head olist;
  491. unsigned size;
  492. uint64_t gpu_addr;
  493. void *cpu_ptr;
  494. uint32_t domain;
  495. uint32_t align;
  496. };
  497. /* sub-allocation buffer */
  498. struct amdgpu_sa_bo {
  499. struct list_head olist;
  500. struct list_head flist;
  501. struct amdgpu_sa_manager *manager;
  502. unsigned soffset;
  503. unsigned eoffset;
  504. struct fence *fence;
  505. };
  506. /*
  507. * GEM objects.
  508. */
  509. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  510. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  511. int alignment, u32 initial_domain,
  512. u64 flags, bool kernel,
  513. struct drm_gem_object **obj);
  514. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  515. struct drm_device *dev,
  516. struct drm_mode_create_dumb *args);
  517. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  518. struct drm_device *dev,
  519. uint32_t handle, uint64_t *offset_p);
  520. /*
  521. * Synchronization
  522. */
  523. struct amdgpu_sync {
  524. DECLARE_HASHTABLE(fences, 4);
  525. struct fence *last_vm_update;
  526. };
  527. void amdgpu_sync_create(struct amdgpu_sync *sync);
  528. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  529. struct fence *f);
  530. int amdgpu_sync_resv(struct amdgpu_device *adev,
  531. struct amdgpu_sync *sync,
  532. struct reservation_object *resv,
  533. void *owner);
  534. struct fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
  535. struct amdgpu_ring *ring);
  536. struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
  537. void amdgpu_sync_free(struct amdgpu_sync *sync);
  538. int amdgpu_sync_init(void);
  539. void amdgpu_sync_fini(void);
  540. int amdgpu_fence_slab_init(void);
  541. void amdgpu_fence_slab_fini(void);
  542. /*
  543. * GART structures, functions & helpers
  544. */
  545. struct amdgpu_mc;
  546. #define AMDGPU_GPU_PAGE_SIZE 4096
  547. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  548. #define AMDGPU_GPU_PAGE_SHIFT 12
  549. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  550. struct amdgpu_gart {
  551. dma_addr_t table_addr;
  552. struct amdgpu_bo *robj;
  553. void *ptr;
  554. unsigned num_gpu_pages;
  555. unsigned num_cpu_pages;
  556. unsigned table_size;
  557. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  558. struct page **pages;
  559. #endif
  560. bool ready;
  561. const struct amdgpu_gart_funcs *gart_funcs;
  562. };
  563. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  564. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  565. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  566. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  567. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  568. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  569. int amdgpu_gart_init(struct amdgpu_device *adev);
  570. void amdgpu_gart_fini(struct amdgpu_device *adev);
  571. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  572. int pages);
  573. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  574. int pages, struct page **pagelist,
  575. dma_addr_t *dma_addr, uint32_t flags);
  576. /*
  577. * GPU MC structures, functions & helpers
  578. */
  579. struct amdgpu_mc {
  580. resource_size_t aper_size;
  581. resource_size_t aper_base;
  582. resource_size_t agp_base;
  583. /* for some chips with <= 32MB we need to lie
  584. * about vram size near mc fb location */
  585. u64 mc_vram_size;
  586. u64 visible_vram_size;
  587. u64 gtt_size;
  588. u64 gtt_start;
  589. u64 gtt_end;
  590. u64 vram_start;
  591. u64 vram_end;
  592. unsigned vram_width;
  593. u64 real_vram_size;
  594. int vram_mtrr;
  595. u64 gtt_base_align;
  596. u64 mc_mask;
  597. const struct firmware *fw; /* MC firmware */
  598. uint32_t fw_version;
  599. struct amdgpu_irq_src vm_fault;
  600. uint32_t vram_type;
  601. };
  602. /*
  603. * GPU doorbell structures, functions & helpers
  604. */
  605. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  606. {
  607. AMDGPU_DOORBELL_KIQ = 0x000,
  608. AMDGPU_DOORBELL_HIQ = 0x001,
  609. AMDGPU_DOORBELL_DIQ = 0x002,
  610. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  611. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  612. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  613. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  614. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  615. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  616. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  617. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  618. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  619. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  620. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  621. AMDGPU_DOORBELL_IH = 0x1E8,
  622. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  623. AMDGPU_DOORBELL_INVALID = 0xFFFF
  624. } AMDGPU_DOORBELL_ASSIGNMENT;
  625. struct amdgpu_doorbell {
  626. /* doorbell mmio */
  627. resource_size_t base;
  628. resource_size_t size;
  629. u32 __iomem *ptr;
  630. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  631. };
  632. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  633. phys_addr_t *aperture_base,
  634. size_t *aperture_size,
  635. size_t *start_offset);
  636. /*
  637. * IRQS.
  638. */
  639. struct amdgpu_flip_work {
  640. struct work_struct flip_work;
  641. struct work_struct unpin_work;
  642. struct amdgpu_device *adev;
  643. int crtc_id;
  644. uint64_t base;
  645. struct drm_pending_vblank_event *event;
  646. struct amdgpu_bo *old_rbo;
  647. struct fence *excl;
  648. unsigned shared_count;
  649. struct fence **shared;
  650. struct fence_cb cb;
  651. bool async;
  652. };
  653. /*
  654. * CP & rings.
  655. */
  656. struct amdgpu_ib {
  657. struct amdgpu_sa_bo *sa_bo;
  658. uint32_t length_dw;
  659. uint64_t gpu_addr;
  660. uint32_t *ptr;
  661. uint32_t flags;
  662. };
  663. enum amdgpu_ring_type {
  664. AMDGPU_RING_TYPE_GFX,
  665. AMDGPU_RING_TYPE_COMPUTE,
  666. AMDGPU_RING_TYPE_SDMA,
  667. AMDGPU_RING_TYPE_UVD,
  668. AMDGPU_RING_TYPE_VCE
  669. };
  670. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  671. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  672. struct amdgpu_job **job, struct amdgpu_vm *vm);
  673. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  674. struct amdgpu_job **job);
  675. void amdgpu_job_free_resources(struct amdgpu_job *job);
  676. void amdgpu_job_free(struct amdgpu_job *job);
  677. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  678. struct amd_sched_entity *entity, void *owner,
  679. struct fence **f);
  680. struct amdgpu_ring {
  681. struct amdgpu_device *adev;
  682. const struct amdgpu_ring_funcs *funcs;
  683. struct amdgpu_fence_driver fence_drv;
  684. struct amd_gpu_scheduler sched;
  685. spinlock_t fence_lock;
  686. struct amdgpu_bo *ring_obj;
  687. volatile uint32_t *ring;
  688. unsigned rptr_offs;
  689. u64 next_rptr_gpu_addr;
  690. volatile u32 *next_rptr_cpu_addr;
  691. unsigned wptr;
  692. unsigned wptr_old;
  693. unsigned ring_size;
  694. unsigned max_dw;
  695. int count_dw;
  696. uint64_t gpu_addr;
  697. uint32_t align_mask;
  698. uint32_t ptr_mask;
  699. bool ready;
  700. u32 nop;
  701. u32 idx;
  702. u32 me;
  703. u32 pipe;
  704. u32 queue;
  705. struct amdgpu_bo *mqd_obj;
  706. u32 doorbell_index;
  707. bool use_doorbell;
  708. unsigned wptr_offs;
  709. unsigned next_rptr_offs;
  710. unsigned fence_offs;
  711. uint64_t current_ctx;
  712. enum amdgpu_ring_type type;
  713. char name[16];
  714. unsigned cond_exe_offs;
  715. u64 cond_exe_gpu_addr;
  716. volatile u32 *cond_exe_cpu_addr;
  717. #if defined(CONFIG_DEBUG_FS)
  718. struct dentry *ent;
  719. #endif
  720. };
  721. /*
  722. * VM
  723. */
  724. /* maximum number of VMIDs */
  725. #define AMDGPU_NUM_VM 16
  726. /* number of entries in page table */
  727. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  728. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  729. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  730. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  731. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  732. #define AMDGPU_PTE_VALID (1 << 0)
  733. #define AMDGPU_PTE_SYSTEM (1 << 1)
  734. #define AMDGPU_PTE_SNOOPED (1 << 2)
  735. /* VI only */
  736. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  737. #define AMDGPU_PTE_READABLE (1 << 5)
  738. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  739. /* PTE (Page Table Entry) fragment field for different page sizes */
  740. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  741. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  742. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  743. /* How to programm VM fault handling */
  744. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  745. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  746. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  747. struct amdgpu_vm_pt {
  748. struct amdgpu_bo_list_entry entry;
  749. uint64_t addr;
  750. };
  751. struct amdgpu_vm {
  752. /* tree of virtual addresses mapped */
  753. struct rb_root va;
  754. /* protecting invalidated */
  755. spinlock_t status_lock;
  756. /* BOs moved, but not yet updated in the PT */
  757. struct list_head invalidated;
  758. /* BOs cleared in the PT because of a move */
  759. struct list_head cleared;
  760. /* BO mappings freed, but not yet updated in the PT */
  761. struct list_head freed;
  762. /* contains the page directory */
  763. struct amdgpu_bo *page_directory;
  764. unsigned max_pde_used;
  765. struct fence *page_directory_fence;
  766. uint64_t last_eviction_counter;
  767. /* array of page tables, one for each page directory entry */
  768. struct amdgpu_vm_pt *page_tables;
  769. /* for id and flush management per ring */
  770. struct amdgpu_vm_id *ids[AMDGPU_MAX_RINGS];
  771. /* protecting freed */
  772. spinlock_t freed_lock;
  773. /* Scheduler entity for page table updates */
  774. struct amd_sched_entity entity;
  775. /* client id */
  776. u64 client_id;
  777. };
  778. struct amdgpu_vm_id {
  779. struct list_head list;
  780. struct fence *first;
  781. struct amdgpu_sync active;
  782. struct fence *last_flush;
  783. atomic64_t owner;
  784. uint64_t pd_gpu_addr;
  785. /* last flushed PD/PT update */
  786. struct fence *flushed_updates;
  787. uint32_t current_gpu_reset_count;
  788. uint32_t gds_base;
  789. uint32_t gds_size;
  790. uint32_t gws_base;
  791. uint32_t gws_size;
  792. uint32_t oa_base;
  793. uint32_t oa_size;
  794. };
  795. struct amdgpu_vm_manager {
  796. /* Handling of VMIDs */
  797. struct mutex lock;
  798. unsigned num_ids;
  799. struct list_head ids_lru;
  800. struct amdgpu_vm_id ids[AMDGPU_NUM_VM];
  801. /* Handling of VM fences */
  802. u64 fence_context;
  803. unsigned seqno[AMDGPU_MAX_RINGS];
  804. uint32_t max_pfn;
  805. /* vram base address for page table entry */
  806. u64 vram_base_offset;
  807. /* is vm enabled? */
  808. bool enabled;
  809. /* vm pte handling */
  810. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  811. struct amdgpu_ring *vm_pte_rings[AMDGPU_MAX_RINGS];
  812. unsigned vm_pte_num_rings;
  813. atomic_t vm_pte_next_ring;
  814. /* client id counter */
  815. atomic64_t client_counter;
  816. };
  817. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  818. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  819. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  820. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  821. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  822. struct list_head *validated,
  823. struct amdgpu_bo_list_entry *entry);
  824. void amdgpu_vm_get_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  825. struct list_head *duplicates);
  826. void amdgpu_vm_move_pt_bos_in_lru(struct amdgpu_device *adev,
  827. struct amdgpu_vm *vm);
  828. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  829. struct amdgpu_sync *sync, struct fence *fence,
  830. struct amdgpu_job *job);
  831. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job);
  832. void amdgpu_vm_reset_id(struct amdgpu_device *adev, unsigned vm_id);
  833. uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr);
  834. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  835. struct amdgpu_vm *vm);
  836. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  837. struct amdgpu_vm *vm);
  838. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  839. struct amdgpu_sync *sync);
  840. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  841. struct amdgpu_bo_va *bo_va,
  842. struct ttm_mem_reg *mem);
  843. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  844. struct amdgpu_bo *bo);
  845. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  846. struct amdgpu_bo *bo);
  847. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  848. struct amdgpu_vm *vm,
  849. struct amdgpu_bo *bo);
  850. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  851. struct amdgpu_bo_va *bo_va,
  852. uint64_t addr, uint64_t offset,
  853. uint64_t size, uint32_t flags);
  854. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  855. struct amdgpu_bo_va *bo_va,
  856. uint64_t addr);
  857. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  858. struct amdgpu_bo_va *bo_va);
  859. /*
  860. * context related structures
  861. */
  862. struct amdgpu_ctx_ring {
  863. uint64_t sequence;
  864. struct fence **fences;
  865. struct amd_sched_entity entity;
  866. };
  867. struct amdgpu_ctx {
  868. struct kref refcount;
  869. struct amdgpu_device *adev;
  870. unsigned reset_counter;
  871. spinlock_t ring_lock;
  872. struct fence **fences;
  873. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  874. };
  875. struct amdgpu_ctx_mgr {
  876. struct amdgpu_device *adev;
  877. struct mutex lock;
  878. /* protected by lock */
  879. struct idr ctx_handles;
  880. };
  881. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  882. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  883. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  884. struct fence *fence);
  885. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  886. struct amdgpu_ring *ring, uint64_t seq);
  887. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  888. struct drm_file *filp);
  889. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  890. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  891. /*
  892. * file private structure
  893. */
  894. struct amdgpu_fpriv {
  895. struct amdgpu_vm vm;
  896. struct mutex bo_list_lock;
  897. struct idr bo_list_handles;
  898. struct amdgpu_ctx_mgr ctx_mgr;
  899. };
  900. /*
  901. * residency list
  902. */
  903. struct amdgpu_bo_list {
  904. struct mutex lock;
  905. struct amdgpu_bo *gds_obj;
  906. struct amdgpu_bo *gws_obj;
  907. struct amdgpu_bo *oa_obj;
  908. unsigned first_userptr;
  909. unsigned num_entries;
  910. struct amdgpu_bo_list_entry *array;
  911. };
  912. struct amdgpu_bo_list *
  913. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  914. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  915. struct list_head *validated);
  916. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  917. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  918. /*
  919. * GFX stuff
  920. */
  921. #include "clearstate_defs.h"
  922. struct amdgpu_rlc_funcs {
  923. void (*enter_safe_mode)(struct amdgpu_device *adev);
  924. void (*exit_safe_mode)(struct amdgpu_device *adev);
  925. };
  926. struct amdgpu_rlc {
  927. /* for power gating */
  928. struct amdgpu_bo *save_restore_obj;
  929. uint64_t save_restore_gpu_addr;
  930. volatile uint32_t *sr_ptr;
  931. const u32 *reg_list;
  932. u32 reg_list_size;
  933. /* for clear state */
  934. struct amdgpu_bo *clear_state_obj;
  935. uint64_t clear_state_gpu_addr;
  936. volatile uint32_t *cs_ptr;
  937. const struct cs_section_def *cs_data;
  938. u32 clear_state_size;
  939. /* for cp tables */
  940. struct amdgpu_bo *cp_table_obj;
  941. uint64_t cp_table_gpu_addr;
  942. volatile uint32_t *cp_table_ptr;
  943. u32 cp_table_size;
  944. /* safe mode for updating CG/PG state */
  945. bool in_safe_mode;
  946. const struct amdgpu_rlc_funcs *funcs;
  947. /* for firmware data */
  948. u32 save_and_restore_offset;
  949. u32 clear_state_descriptor_offset;
  950. u32 avail_scratch_ram_locations;
  951. u32 reg_restore_list_size;
  952. u32 reg_list_format_start;
  953. u32 reg_list_format_separate_start;
  954. u32 starting_offsets_start;
  955. u32 reg_list_format_size_bytes;
  956. u32 reg_list_size_bytes;
  957. u32 *register_list_format;
  958. u32 *register_restore;
  959. };
  960. struct amdgpu_mec {
  961. struct amdgpu_bo *hpd_eop_obj;
  962. u64 hpd_eop_gpu_addr;
  963. u32 num_pipe;
  964. u32 num_mec;
  965. u32 num_queue;
  966. };
  967. /*
  968. * GPU scratch registers structures, functions & helpers
  969. */
  970. struct amdgpu_scratch {
  971. unsigned num_reg;
  972. uint32_t reg_base;
  973. bool free[32];
  974. uint32_t reg[32];
  975. };
  976. /*
  977. * GFX configurations
  978. */
  979. struct amdgpu_gca_config {
  980. unsigned max_shader_engines;
  981. unsigned max_tile_pipes;
  982. unsigned max_cu_per_sh;
  983. unsigned max_sh_per_se;
  984. unsigned max_backends_per_se;
  985. unsigned max_texture_channel_caches;
  986. unsigned max_gprs;
  987. unsigned max_gs_threads;
  988. unsigned max_hw_contexts;
  989. unsigned sc_prim_fifo_size_frontend;
  990. unsigned sc_prim_fifo_size_backend;
  991. unsigned sc_hiz_tile_fifo_size;
  992. unsigned sc_earlyz_tile_fifo_size;
  993. unsigned num_tile_pipes;
  994. unsigned backend_enable_mask;
  995. unsigned mem_max_burst_length_bytes;
  996. unsigned mem_row_size_in_kb;
  997. unsigned shader_engine_tile_size;
  998. unsigned num_gpus;
  999. unsigned multi_gpu_tile_size;
  1000. unsigned mc_arb_ramcfg;
  1001. unsigned gb_addr_config;
  1002. unsigned num_rbs;
  1003. uint32_t tile_mode_array[32];
  1004. uint32_t macrotile_mode_array[16];
  1005. };
  1006. struct amdgpu_cu_info {
  1007. uint32_t number; /* total active CU number */
  1008. uint32_t ao_cu_mask;
  1009. uint32_t bitmap[4][4];
  1010. };
  1011. struct amdgpu_gfx_funcs {
  1012. /* get the gpu clock counter */
  1013. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1014. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  1015. };
  1016. struct amdgpu_gfx {
  1017. struct mutex gpu_clock_mutex;
  1018. struct amdgpu_gca_config config;
  1019. struct amdgpu_rlc rlc;
  1020. struct amdgpu_mec mec;
  1021. struct amdgpu_scratch scratch;
  1022. const struct firmware *me_fw; /* ME firmware */
  1023. uint32_t me_fw_version;
  1024. const struct firmware *pfp_fw; /* PFP firmware */
  1025. uint32_t pfp_fw_version;
  1026. const struct firmware *ce_fw; /* CE firmware */
  1027. uint32_t ce_fw_version;
  1028. const struct firmware *rlc_fw; /* RLC firmware */
  1029. uint32_t rlc_fw_version;
  1030. const struct firmware *mec_fw; /* MEC firmware */
  1031. uint32_t mec_fw_version;
  1032. const struct firmware *mec2_fw; /* MEC2 firmware */
  1033. uint32_t mec2_fw_version;
  1034. uint32_t me_feature_version;
  1035. uint32_t ce_feature_version;
  1036. uint32_t pfp_feature_version;
  1037. uint32_t rlc_feature_version;
  1038. uint32_t mec_feature_version;
  1039. uint32_t mec2_feature_version;
  1040. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1041. unsigned num_gfx_rings;
  1042. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1043. unsigned num_compute_rings;
  1044. struct amdgpu_irq_src eop_irq;
  1045. struct amdgpu_irq_src priv_reg_irq;
  1046. struct amdgpu_irq_src priv_inst_irq;
  1047. /* gfx status */
  1048. uint32_t gfx_current_status;
  1049. /* ce ram size*/
  1050. unsigned ce_ram_size;
  1051. struct amdgpu_cu_info cu_info;
  1052. const struct amdgpu_gfx_funcs *funcs;
  1053. };
  1054. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  1055. unsigned size, struct amdgpu_ib *ib);
  1056. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  1057. struct fence *f);
  1058. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  1059. struct amdgpu_ib *ib, struct fence *last_vm_update,
  1060. struct amdgpu_job *job, struct fence **f);
  1061. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1062. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1063. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1064. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1065. void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
  1066. void amdgpu_ring_generic_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib);
  1067. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1068. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1069. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1070. uint32_t **data);
  1071. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1072. unsigned size, uint32_t *data);
  1073. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1074. unsigned ring_size, u32 nop, u32 align_mask,
  1075. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1076. enum amdgpu_ring_type ring_type);
  1077. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1078. /*
  1079. * CS.
  1080. */
  1081. struct amdgpu_cs_chunk {
  1082. uint32_t chunk_id;
  1083. uint32_t length_dw;
  1084. void *kdata;
  1085. };
  1086. struct amdgpu_cs_parser {
  1087. struct amdgpu_device *adev;
  1088. struct drm_file *filp;
  1089. struct amdgpu_ctx *ctx;
  1090. /* chunks */
  1091. unsigned nchunks;
  1092. struct amdgpu_cs_chunk *chunks;
  1093. /* scheduler job object */
  1094. struct amdgpu_job *job;
  1095. /* buffer objects */
  1096. struct ww_acquire_ctx ticket;
  1097. struct amdgpu_bo_list *bo_list;
  1098. struct amdgpu_bo_list_entry vm_pd;
  1099. struct list_head validated;
  1100. struct fence *fence;
  1101. uint64_t bytes_moved_threshold;
  1102. uint64_t bytes_moved;
  1103. /* user fence */
  1104. struct amdgpu_bo_list_entry uf_entry;
  1105. };
  1106. struct amdgpu_job {
  1107. struct amd_sched_job base;
  1108. struct amdgpu_device *adev;
  1109. struct amdgpu_vm *vm;
  1110. struct amdgpu_ring *ring;
  1111. struct amdgpu_sync sync;
  1112. struct amdgpu_ib *ibs;
  1113. struct fence *fence; /* the hw fence */
  1114. uint32_t num_ibs;
  1115. void *owner;
  1116. uint64_t ctx;
  1117. bool vm_needs_flush;
  1118. unsigned vm_id;
  1119. uint64_t vm_pd_addr;
  1120. uint32_t gds_base, gds_size;
  1121. uint32_t gws_base, gws_size;
  1122. uint32_t oa_base, oa_size;
  1123. /* user fence handling */
  1124. uint64_t uf_addr;
  1125. uint64_t uf_sequence;
  1126. };
  1127. #define to_amdgpu_job(sched_job) \
  1128. container_of((sched_job), struct amdgpu_job, base)
  1129. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  1130. uint32_t ib_idx, int idx)
  1131. {
  1132. return p->job->ibs[ib_idx].ptr[idx];
  1133. }
  1134. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  1135. uint32_t ib_idx, int idx,
  1136. uint32_t value)
  1137. {
  1138. p->job->ibs[ib_idx].ptr[idx] = value;
  1139. }
  1140. /*
  1141. * Writeback
  1142. */
  1143. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1144. struct amdgpu_wb {
  1145. struct amdgpu_bo *wb_obj;
  1146. volatile uint32_t *wb;
  1147. uint64_t gpu_addr;
  1148. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1149. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1150. };
  1151. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1152. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1153. enum amdgpu_int_thermal_type {
  1154. THERMAL_TYPE_NONE,
  1155. THERMAL_TYPE_EXTERNAL,
  1156. THERMAL_TYPE_EXTERNAL_GPIO,
  1157. THERMAL_TYPE_RV6XX,
  1158. THERMAL_TYPE_RV770,
  1159. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1160. THERMAL_TYPE_EVERGREEN,
  1161. THERMAL_TYPE_SUMO,
  1162. THERMAL_TYPE_NI,
  1163. THERMAL_TYPE_SI,
  1164. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1165. THERMAL_TYPE_CI,
  1166. THERMAL_TYPE_KV,
  1167. };
  1168. enum amdgpu_dpm_auto_throttle_src {
  1169. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1170. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1171. };
  1172. enum amdgpu_dpm_event_src {
  1173. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1174. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1175. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1176. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1177. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1178. };
  1179. #define AMDGPU_MAX_VCE_LEVELS 6
  1180. enum amdgpu_vce_level {
  1181. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1182. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1183. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1184. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1185. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1186. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1187. };
  1188. struct amdgpu_ps {
  1189. u32 caps; /* vbios flags */
  1190. u32 class; /* vbios flags */
  1191. u32 class2; /* vbios flags */
  1192. /* UVD clocks */
  1193. u32 vclk;
  1194. u32 dclk;
  1195. /* VCE clocks */
  1196. u32 evclk;
  1197. u32 ecclk;
  1198. bool vce_active;
  1199. enum amdgpu_vce_level vce_level;
  1200. /* asic priv */
  1201. void *ps_priv;
  1202. };
  1203. struct amdgpu_dpm_thermal {
  1204. /* thermal interrupt work */
  1205. struct work_struct work;
  1206. /* low temperature threshold */
  1207. int min_temp;
  1208. /* high temperature threshold */
  1209. int max_temp;
  1210. /* was last interrupt low to high or high to low */
  1211. bool high_to_low;
  1212. /* interrupt source */
  1213. struct amdgpu_irq_src irq;
  1214. };
  1215. enum amdgpu_clk_action
  1216. {
  1217. AMDGPU_SCLK_UP = 1,
  1218. AMDGPU_SCLK_DOWN
  1219. };
  1220. struct amdgpu_blacklist_clocks
  1221. {
  1222. u32 sclk;
  1223. u32 mclk;
  1224. enum amdgpu_clk_action action;
  1225. };
  1226. struct amdgpu_clock_and_voltage_limits {
  1227. u32 sclk;
  1228. u32 mclk;
  1229. u16 vddc;
  1230. u16 vddci;
  1231. };
  1232. struct amdgpu_clock_array {
  1233. u32 count;
  1234. u32 *values;
  1235. };
  1236. struct amdgpu_clock_voltage_dependency_entry {
  1237. u32 clk;
  1238. u16 v;
  1239. };
  1240. struct amdgpu_clock_voltage_dependency_table {
  1241. u32 count;
  1242. struct amdgpu_clock_voltage_dependency_entry *entries;
  1243. };
  1244. union amdgpu_cac_leakage_entry {
  1245. struct {
  1246. u16 vddc;
  1247. u32 leakage;
  1248. };
  1249. struct {
  1250. u16 vddc1;
  1251. u16 vddc2;
  1252. u16 vddc3;
  1253. };
  1254. };
  1255. struct amdgpu_cac_leakage_table {
  1256. u32 count;
  1257. union amdgpu_cac_leakage_entry *entries;
  1258. };
  1259. struct amdgpu_phase_shedding_limits_entry {
  1260. u16 voltage;
  1261. u32 sclk;
  1262. u32 mclk;
  1263. };
  1264. struct amdgpu_phase_shedding_limits_table {
  1265. u32 count;
  1266. struct amdgpu_phase_shedding_limits_entry *entries;
  1267. };
  1268. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1269. u32 vclk;
  1270. u32 dclk;
  1271. u16 v;
  1272. };
  1273. struct amdgpu_uvd_clock_voltage_dependency_table {
  1274. u8 count;
  1275. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1276. };
  1277. struct amdgpu_vce_clock_voltage_dependency_entry {
  1278. u32 ecclk;
  1279. u32 evclk;
  1280. u16 v;
  1281. };
  1282. struct amdgpu_vce_clock_voltage_dependency_table {
  1283. u8 count;
  1284. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1285. };
  1286. struct amdgpu_ppm_table {
  1287. u8 ppm_design;
  1288. u16 cpu_core_number;
  1289. u32 platform_tdp;
  1290. u32 small_ac_platform_tdp;
  1291. u32 platform_tdc;
  1292. u32 small_ac_platform_tdc;
  1293. u32 apu_tdp;
  1294. u32 dgpu_tdp;
  1295. u32 dgpu_ulv_power;
  1296. u32 tj_max;
  1297. };
  1298. struct amdgpu_cac_tdp_table {
  1299. u16 tdp;
  1300. u16 configurable_tdp;
  1301. u16 tdc;
  1302. u16 battery_power_limit;
  1303. u16 small_power_limit;
  1304. u16 low_cac_leakage;
  1305. u16 high_cac_leakage;
  1306. u16 maximum_power_delivery_limit;
  1307. };
  1308. struct amdgpu_dpm_dynamic_state {
  1309. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1310. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1311. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1312. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1313. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1314. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1315. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1316. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1317. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1318. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1319. struct amdgpu_clock_array valid_sclk_values;
  1320. struct amdgpu_clock_array valid_mclk_values;
  1321. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1322. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1323. u32 mclk_sclk_ratio;
  1324. u32 sclk_mclk_delta;
  1325. u16 vddc_vddci_delta;
  1326. u16 min_vddc_for_pcie_gen2;
  1327. struct amdgpu_cac_leakage_table cac_leakage_table;
  1328. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1329. struct amdgpu_ppm_table *ppm_table;
  1330. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1331. };
  1332. struct amdgpu_dpm_fan {
  1333. u16 t_min;
  1334. u16 t_med;
  1335. u16 t_high;
  1336. u16 pwm_min;
  1337. u16 pwm_med;
  1338. u16 pwm_high;
  1339. u8 t_hyst;
  1340. u32 cycle_delay;
  1341. u16 t_max;
  1342. u8 control_mode;
  1343. u16 default_max_fan_pwm;
  1344. u16 default_fan_output_sensitivity;
  1345. u16 fan_output_sensitivity;
  1346. bool ucode_fan_control;
  1347. };
  1348. enum amdgpu_pcie_gen {
  1349. AMDGPU_PCIE_GEN1 = 0,
  1350. AMDGPU_PCIE_GEN2 = 1,
  1351. AMDGPU_PCIE_GEN3 = 2,
  1352. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1353. };
  1354. enum amdgpu_dpm_forced_level {
  1355. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1356. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1357. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1358. AMDGPU_DPM_FORCED_LEVEL_MANUAL = 3,
  1359. };
  1360. struct amdgpu_vce_state {
  1361. /* vce clocks */
  1362. u32 evclk;
  1363. u32 ecclk;
  1364. /* gpu clocks */
  1365. u32 sclk;
  1366. u32 mclk;
  1367. u8 clk_idx;
  1368. u8 pstate;
  1369. };
  1370. struct amdgpu_dpm_funcs {
  1371. int (*get_temperature)(struct amdgpu_device *adev);
  1372. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1373. int (*set_power_state)(struct amdgpu_device *adev);
  1374. void (*post_set_power_state)(struct amdgpu_device *adev);
  1375. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1376. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1377. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1378. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1379. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1380. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1381. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1382. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1383. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1384. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1385. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1386. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1387. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1388. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1389. int (*force_clock_level)(struct amdgpu_device *adev, enum pp_clock_type type, uint32_t mask);
  1390. int (*print_clock_levels)(struct amdgpu_device *adev, enum pp_clock_type type, char *buf);
  1391. int (*get_sclk_od)(struct amdgpu_device *adev);
  1392. int (*set_sclk_od)(struct amdgpu_device *adev, uint32_t value);
  1393. int (*get_mclk_od)(struct amdgpu_device *adev);
  1394. int (*set_mclk_od)(struct amdgpu_device *adev, uint32_t value);
  1395. };
  1396. struct amdgpu_dpm {
  1397. struct amdgpu_ps *ps;
  1398. /* number of valid power states */
  1399. int num_ps;
  1400. /* current power state that is active */
  1401. struct amdgpu_ps *current_ps;
  1402. /* requested power state */
  1403. struct amdgpu_ps *requested_ps;
  1404. /* boot up power state */
  1405. struct amdgpu_ps *boot_ps;
  1406. /* default uvd power state */
  1407. struct amdgpu_ps *uvd_ps;
  1408. /* vce requirements */
  1409. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1410. enum amdgpu_vce_level vce_level;
  1411. enum amd_pm_state_type state;
  1412. enum amd_pm_state_type user_state;
  1413. u32 platform_caps;
  1414. u32 voltage_response_time;
  1415. u32 backbias_response_time;
  1416. void *priv;
  1417. u32 new_active_crtcs;
  1418. int new_active_crtc_count;
  1419. u32 current_active_crtcs;
  1420. int current_active_crtc_count;
  1421. struct amdgpu_dpm_dynamic_state dyn_state;
  1422. struct amdgpu_dpm_fan fan;
  1423. u32 tdp_limit;
  1424. u32 near_tdp_limit;
  1425. u32 near_tdp_limit_adjusted;
  1426. u32 sq_ramping_threshold;
  1427. u32 cac_leakage;
  1428. u16 tdp_od_limit;
  1429. u32 tdp_adjustment;
  1430. u16 load_line_slope;
  1431. bool power_control;
  1432. bool ac_power;
  1433. /* special states active */
  1434. bool thermal_active;
  1435. bool uvd_active;
  1436. bool vce_active;
  1437. /* thermal handling */
  1438. struct amdgpu_dpm_thermal thermal;
  1439. /* forced levels */
  1440. enum amdgpu_dpm_forced_level forced_level;
  1441. };
  1442. struct amdgpu_pm {
  1443. struct mutex mutex;
  1444. u32 current_sclk;
  1445. u32 current_mclk;
  1446. u32 default_sclk;
  1447. u32 default_mclk;
  1448. struct amdgpu_i2c_chan *i2c_bus;
  1449. /* internal thermal controller on rv6xx+ */
  1450. enum amdgpu_int_thermal_type int_thermal_type;
  1451. struct device *int_hwmon_dev;
  1452. /* fan control parameters */
  1453. bool no_fan;
  1454. u8 fan_pulses_per_revolution;
  1455. u8 fan_min_rpm;
  1456. u8 fan_max_rpm;
  1457. /* dpm */
  1458. bool dpm_enabled;
  1459. bool sysfs_initialized;
  1460. struct amdgpu_dpm dpm;
  1461. const struct firmware *fw; /* SMC firmware */
  1462. uint32_t fw_version;
  1463. const struct amdgpu_dpm_funcs *funcs;
  1464. uint32_t pcie_gen_mask;
  1465. uint32_t pcie_mlw_mask;
  1466. struct amd_pp_display_configuration pm_display_cfg;/* set by DAL */
  1467. };
  1468. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  1469. /*
  1470. * UVD
  1471. */
  1472. #define AMDGPU_DEFAULT_UVD_HANDLES 10
  1473. #define AMDGPU_MAX_UVD_HANDLES 40
  1474. #define AMDGPU_UVD_STACK_SIZE (200*1024)
  1475. #define AMDGPU_UVD_HEAP_SIZE (256*1024)
  1476. #define AMDGPU_UVD_SESSION_SIZE (50*1024)
  1477. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1478. struct amdgpu_uvd {
  1479. struct amdgpu_bo *vcpu_bo;
  1480. void *cpu_addr;
  1481. uint64_t gpu_addr;
  1482. unsigned fw_version;
  1483. void *saved_bo;
  1484. unsigned max_handles;
  1485. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1486. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1487. struct delayed_work idle_work;
  1488. const struct firmware *fw; /* UVD firmware */
  1489. struct amdgpu_ring ring;
  1490. struct amdgpu_irq_src irq;
  1491. bool address_64_bit;
  1492. struct amd_sched_entity entity;
  1493. };
  1494. /*
  1495. * VCE
  1496. */
  1497. #define AMDGPU_MAX_VCE_HANDLES 16
  1498. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1499. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1500. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1501. struct amdgpu_vce {
  1502. struct amdgpu_bo *vcpu_bo;
  1503. uint64_t gpu_addr;
  1504. unsigned fw_version;
  1505. unsigned fb_version;
  1506. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1507. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1508. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1509. struct delayed_work idle_work;
  1510. const struct firmware *fw; /* VCE firmware */
  1511. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1512. struct amdgpu_irq_src irq;
  1513. unsigned harvest_config;
  1514. struct amd_sched_entity entity;
  1515. };
  1516. /*
  1517. * SDMA
  1518. */
  1519. struct amdgpu_sdma_instance {
  1520. /* SDMA firmware */
  1521. const struct firmware *fw;
  1522. uint32_t fw_version;
  1523. uint32_t feature_version;
  1524. struct amdgpu_ring ring;
  1525. bool burst_nop;
  1526. };
  1527. struct amdgpu_sdma {
  1528. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1529. struct amdgpu_irq_src trap_irq;
  1530. struct amdgpu_irq_src illegal_inst_irq;
  1531. int num_instances;
  1532. };
  1533. /*
  1534. * Firmware
  1535. */
  1536. struct amdgpu_firmware {
  1537. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1538. bool smu_load;
  1539. struct amdgpu_bo *fw_buf;
  1540. unsigned int fw_size;
  1541. };
  1542. /*
  1543. * Benchmarking
  1544. */
  1545. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1546. /*
  1547. * Testing
  1548. */
  1549. void amdgpu_test_moves(struct amdgpu_device *adev);
  1550. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1551. struct amdgpu_ring *cpA,
  1552. struct amdgpu_ring *cpB);
  1553. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1554. /*
  1555. * MMU Notifier
  1556. */
  1557. #if defined(CONFIG_MMU_NOTIFIER)
  1558. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1559. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1560. #else
  1561. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1562. {
  1563. return -ENODEV;
  1564. }
  1565. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1566. #endif
  1567. /*
  1568. * Debugfs
  1569. */
  1570. struct amdgpu_debugfs {
  1571. const struct drm_info_list *files;
  1572. unsigned num_files;
  1573. };
  1574. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1575. const struct drm_info_list *files,
  1576. unsigned nfiles);
  1577. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1578. #if defined(CONFIG_DEBUG_FS)
  1579. int amdgpu_debugfs_init(struct drm_minor *minor);
  1580. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1581. #endif
  1582. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1583. /*
  1584. * amdgpu smumgr functions
  1585. */
  1586. struct amdgpu_smumgr_funcs {
  1587. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1588. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1589. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1590. };
  1591. /*
  1592. * amdgpu smumgr
  1593. */
  1594. struct amdgpu_smumgr {
  1595. struct amdgpu_bo *toc_buf;
  1596. struct amdgpu_bo *smu_buf;
  1597. /* asic priv smu data */
  1598. void *priv;
  1599. spinlock_t smu_lock;
  1600. /* smumgr functions */
  1601. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1602. /* ucode loading complete flag */
  1603. uint32_t fw_flags;
  1604. };
  1605. /*
  1606. * ASIC specific register table accessible by UMD
  1607. */
  1608. struct amdgpu_allowed_register_entry {
  1609. uint32_t reg_offset;
  1610. bool untouched;
  1611. bool grbm_indexed;
  1612. };
  1613. /*
  1614. * ASIC specific functions.
  1615. */
  1616. struct amdgpu_asic_funcs {
  1617. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1618. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1619. u8 *bios, u32 length_bytes);
  1620. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1621. u32 sh_num, u32 reg_offset, u32 *value);
  1622. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1623. int (*reset)(struct amdgpu_device *adev);
  1624. /* get the reference clock */
  1625. u32 (*get_xclk)(struct amdgpu_device *adev);
  1626. /* MM block clocks */
  1627. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1628. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1629. /* query virtual capabilities */
  1630. u32 (*get_virtual_caps)(struct amdgpu_device *adev);
  1631. };
  1632. /*
  1633. * IOCTL.
  1634. */
  1635. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1636. struct drm_file *filp);
  1637. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1638. struct drm_file *filp);
  1639. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1640. struct drm_file *filp);
  1641. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1642. struct drm_file *filp);
  1643. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1644. struct drm_file *filp);
  1645. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1646. struct drm_file *filp);
  1647. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1648. struct drm_file *filp);
  1649. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1650. struct drm_file *filp);
  1651. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1652. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1653. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1654. struct drm_file *filp);
  1655. /* VRAM scratch page for HDP bug, default vram page */
  1656. struct amdgpu_vram_scratch {
  1657. struct amdgpu_bo *robj;
  1658. volatile uint32_t *ptr;
  1659. u64 gpu_addr;
  1660. };
  1661. /*
  1662. * ACPI
  1663. */
  1664. struct amdgpu_atif_notification_cfg {
  1665. bool enabled;
  1666. int command_code;
  1667. };
  1668. struct amdgpu_atif_notifications {
  1669. bool display_switch;
  1670. bool expansion_mode_change;
  1671. bool thermal_state;
  1672. bool forced_power_state;
  1673. bool system_power_state;
  1674. bool display_conf_change;
  1675. bool px_gfx_switch;
  1676. bool brightness_change;
  1677. bool dgpu_display_event;
  1678. };
  1679. struct amdgpu_atif_functions {
  1680. bool system_params;
  1681. bool sbios_requests;
  1682. bool select_active_disp;
  1683. bool lid_state;
  1684. bool get_tv_standard;
  1685. bool set_tv_standard;
  1686. bool get_panel_expansion_mode;
  1687. bool set_panel_expansion_mode;
  1688. bool temperature_change;
  1689. bool graphics_device_types;
  1690. };
  1691. struct amdgpu_atif {
  1692. struct amdgpu_atif_notifications notifications;
  1693. struct amdgpu_atif_functions functions;
  1694. struct amdgpu_atif_notification_cfg notification_cfg;
  1695. struct amdgpu_encoder *encoder_for_bl;
  1696. };
  1697. struct amdgpu_atcs_functions {
  1698. bool get_ext_state;
  1699. bool pcie_perf_req;
  1700. bool pcie_dev_rdy;
  1701. bool pcie_bus_width;
  1702. };
  1703. struct amdgpu_atcs {
  1704. struct amdgpu_atcs_functions functions;
  1705. };
  1706. /*
  1707. * CGS
  1708. */
  1709. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1710. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1711. /* GPU virtualization */
  1712. #define AMDGPU_VIRT_CAPS_SRIOV_EN (1 << 0)
  1713. #define AMDGPU_VIRT_CAPS_IS_VF (1 << 1)
  1714. struct amdgpu_virtualization {
  1715. bool supports_sr_iov;
  1716. bool is_virtual;
  1717. u32 caps;
  1718. };
  1719. /*
  1720. * Core structure, functions and helpers.
  1721. */
  1722. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1723. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1724. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1725. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1726. struct amdgpu_ip_block_status {
  1727. bool valid;
  1728. bool sw;
  1729. bool hw;
  1730. };
  1731. struct amdgpu_device {
  1732. struct device *dev;
  1733. struct drm_device *ddev;
  1734. struct pci_dev *pdev;
  1735. #ifdef CONFIG_DRM_AMD_ACP
  1736. struct amdgpu_acp acp;
  1737. #endif
  1738. /* ASIC */
  1739. enum amd_asic_type asic_type;
  1740. uint32_t family;
  1741. uint32_t rev_id;
  1742. uint32_t external_rev_id;
  1743. unsigned long flags;
  1744. int usec_timeout;
  1745. const struct amdgpu_asic_funcs *asic_funcs;
  1746. bool shutdown;
  1747. bool need_dma32;
  1748. bool accel_working;
  1749. struct work_struct reset_work;
  1750. struct notifier_block acpi_nb;
  1751. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1752. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1753. unsigned debugfs_count;
  1754. #if defined(CONFIG_DEBUG_FS)
  1755. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1756. #endif
  1757. struct amdgpu_atif atif;
  1758. struct amdgpu_atcs atcs;
  1759. struct mutex srbm_mutex;
  1760. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1761. struct mutex grbm_idx_mutex;
  1762. struct dev_pm_domain vga_pm_domain;
  1763. bool have_disp_power_ref;
  1764. /* BIOS */
  1765. uint8_t *bios;
  1766. bool is_atom_bios;
  1767. struct amdgpu_bo *stollen_vga_memory;
  1768. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1769. /* Register/doorbell mmio */
  1770. resource_size_t rmmio_base;
  1771. resource_size_t rmmio_size;
  1772. void __iomem *rmmio;
  1773. /* protects concurrent MM_INDEX/DATA based register access */
  1774. spinlock_t mmio_idx_lock;
  1775. /* protects concurrent SMC based register access */
  1776. spinlock_t smc_idx_lock;
  1777. amdgpu_rreg_t smc_rreg;
  1778. amdgpu_wreg_t smc_wreg;
  1779. /* protects concurrent PCIE register access */
  1780. spinlock_t pcie_idx_lock;
  1781. amdgpu_rreg_t pcie_rreg;
  1782. amdgpu_wreg_t pcie_wreg;
  1783. /* protects concurrent UVD register access */
  1784. spinlock_t uvd_ctx_idx_lock;
  1785. amdgpu_rreg_t uvd_ctx_rreg;
  1786. amdgpu_wreg_t uvd_ctx_wreg;
  1787. /* protects concurrent DIDT register access */
  1788. spinlock_t didt_idx_lock;
  1789. amdgpu_rreg_t didt_rreg;
  1790. amdgpu_wreg_t didt_wreg;
  1791. /* protects concurrent ENDPOINT (audio) register access */
  1792. spinlock_t audio_endpt_idx_lock;
  1793. amdgpu_block_rreg_t audio_endpt_rreg;
  1794. amdgpu_block_wreg_t audio_endpt_wreg;
  1795. void __iomem *rio_mem;
  1796. resource_size_t rio_mem_size;
  1797. struct amdgpu_doorbell doorbell;
  1798. /* clock/pll info */
  1799. struct amdgpu_clock clock;
  1800. /* MC */
  1801. struct amdgpu_mc mc;
  1802. struct amdgpu_gart gart;
  1803. struct amdgpu_dummy_page dummy_page;
  1804. struct amdgpu_vm_manager vm_manager;
  1805. /* memory management */
  1806. struct amdgpu_mman mman;
  1807. struct amdgpu_vram_scratch vram_scratch;
  1808. struct amdgpu_wb wb;
  1809. atomic64_t vram_usage;
  1810. atomic64_t vram_vis_usage;
  1811. atomic64_t gtt_usage;
  1812. atomic64_t num_bytes_moved;
  1813. atomic64_t num_evictions;
  1814. atomic_t gpu_reset_counter;
  1815. /* display */
  1816. struct amdgpu_mode_info mode_info;
  1817. struct work_struct hotplug_work;
  1818. struct amdgpu_irq_src crtc_irq;
  1819. struct amdgpu_irq_src pageflip_irq;
  1820. struct amdgpu_irq_src hpd_irq;
  1821. /* rings */
  1822. u64 fence_context;
  1823. unsigned num_rings;
  1824. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1825. bool ib_pool_ready;
  1826. struct amdgpu_sa_manager ring_tmp_bo;
  1827. /* interrupts */
  1828. struct amdgpu_irq irq;
  1829. /* powerplay */
  1830. struct amd_powerplay powerplay;
  1831. bool pp_enabled;
  1832. bool pp_force_state_enabled;
  1833. /* dpm */
  1834. struct amdgpu_pm pm;
  1835. u32 cg_flags;
  1836. u32 pg_flags;
  1837. /* amdgpu smumgr */
  1838. struct amdgpu_smumgr smu;
  1839. /* gfx */
  1840. struct amdgpu_gfx gfx;
  1841. /* sdma */
  1842. struct amdgpu_sdma sdma;
  1843. /* uvd */
  1844. struct amdgpu_uvd uvd;
  1845. /* vce */
  1846. struct amdgpu_vce vce;
  1847. /* firmwares */
  1848. struct amdgpu_firmware firmware;
  1849. /* GDS */
  1850. struct amdgpu_gds gds;
  1851. const struct amdgpu_ip_block_version *ip_blocks;
  1852. int num_ip_blocks;
  1853. struct amdgpu_ip_block_status *ip_block_status;
  1854. struct mutex mn_lock;
  1855. DECLARE_HASHTABLE(mn_hash, 7);
  1856. /* tracking pinned memory */
  1857. u64 vram_pin_size;
  1858. u64 invisible_pin_size;
  1859. u64 gart_pin_size;
  1860. /* amdkfd interface */
  1861. struct kfd_dev *kfd;
  1862. struct amdgpu_virtualization virtualization;
  1863. };
  1864. bool amdgpu_device_is_px(struct drm_device *dev);
  1865. int amdgpu_device_init(struct amdgpu_device *adev,
  1866. struct drm_device *ddev,
  1867. struct pci_dev *pdev,
  1868. uint32_t flags);
  1869. void amdgpu_device_fini(struct amdgpu_device *adev);
  1870. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1871. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1872. bool always_indirect);
  1873. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1874. bool always_indirect);
  1875. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1876. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1877. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1878. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1879. /*
  1880. * Registers read & write functions.
  1881. */
  1882. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1883. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1884. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1885. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1886. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1887. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1888. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1889. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1890. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1891. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1892. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1893. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1894. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1895. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1896. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1897. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1898. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1899. #define WREG32_P(reg, val, mask) \
  1900. do { \
  1901. uint32_t tmp_ = RREG32(reg); \
  1902. tmp_ &= (mask); \
  1903. tmp_ |= ((val) & ~(mask)); \
  1904. WREG32(reg, tmp_); \
  1905. } while (0)
  1906. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1907. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1908. #define WREG32_PLL_P(reg, val, mask) \
  1909. do { \
  1910. uint32_t tmp_ = RREG32_PLL(reg); \
  1911. tmp_ &= (mask); \
  1912. tmp_ |= ((val) & ~(mask)); \
  1913. WREG32_PLL(reg, tmp_); \
  1914. } while (0)
  1915. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1916. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1917. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1918. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1919. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1920. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1921. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1922. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1923. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1924. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1925. #define REG_GET_FIELD(value, reg, field) \
  1926. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1927. /*
  1928. * BIOS helpers.
  1929. */
  1930. #define RBIOS8(i) (adev->bios[i])
  1931. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1932. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1933. /*
  1934. * RING helpers.
  1935. */
  1936. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1937. {
  1938. if (ring->count_dw <= 0)
  1939. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1940. ring->ring[ring->wptr++] = v;
  1941. ring->wptr &= ring->ptr_mask;
  1942. ring->count_dw--;
  1943. }
  1944. static inline struct amdgpu_sdma_instance *
  1945. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1946. {
  1947. struct amdgpu_device *adev = ring->adev;
  1948. int i;
  1949. for (i = 0; i < adev->sdma.num_instances; i++)
  1950. if (&adev->sdma.instance[i].ring == ring)
  1951. break;
  1952. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1953. return &adev->sdma.instance[i];
  1954. else
  1955. return NULL;
  1956. }
  1957. /*
  1958. * ASICs macro.
  1959. */
  1960. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1961. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1962. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1963. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1964. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1965. #define amdgpu_asic_get_virtual_caps(adev) ((adev)->asic_funcs->get_virtual_caps((adev)))
  1966. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1967. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1968. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1969. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1970. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1971. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1972. #define amdgpu_vm_write_pte(adev, ib, pa, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pa), (pe), (addr), (count), (incr), (flags)))
  1973. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1974. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1975. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1976. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1977. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1978. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1979. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1980. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1981. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1982. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1983. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1984. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1985. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1986. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1987. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1988. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1989. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1990. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1991. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1992. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1993. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1994. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1995. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1996. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1997. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1998. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1999. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  2000. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  2001. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  2002. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  2003. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  2004. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  2005. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  2006. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  2007. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  2008. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  2009. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  2010. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  2011. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  2012. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  2013. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  2014. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  2015. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  2016. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  2017. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  2018. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  2019. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  2020. #define amdgpu_dpm_get_temperature(adev) \
  2021. ((adev)->pp_enabled ? \
  2022. (adev)->powerplay.pp_funcs->get_temperature((adev)->powerplay.pp_handle) : \
  2023. (adev)->pm.funcs->get_temperature((adev)))
  2024. #define amdgpu_dpm_set_fan_control_mode(adev, m) \
  2025. ((adev)->pp_enabled ? \
  2026. (adev)->powerplay.pp_funcs->set_fan_control_mode((adev)->powerplay.pp_handle, (m)) : \
  2027. (adev)->pm.funcs->set_fan_control_mode((adev), (m)))
  2028. #define amdgpu_dpm_get_fan_control_mode(adev) \
  2029. ((adev)->pp_enabled ? \
  2030. (adev)->powerplay.pp_funcs->get_fan_control_mode((adev)->powerplay.pp_handle) : \
  2031. (adev)->pm.funcs->get_fan_control_mode((adev)))
  2032. #define amdgpu_dpm_set_fan_speed_percent(adev, s) \
  2033. ((adev)->pp_enabled ? \
  2034. (adev)->powerplay.pp_funcs->set_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2035. (adev)->pm.funcs->set_fan_speed_percent((adev), (s)))
  2036. #define amdgpu_dpm_get_fan_speed_percent(adev, s) \
  2037. ((adev)->pp_enabled ? \
  2038. (adev)->powerplay.pp_funcs->get_fan_speed_percent((adev)->powerplay.pp_handle, (s)) : \
  2039. (adev)->pm.funcs->get_fan_speed_percent((adev), (s)))
  2040. #define amdgpu_dpm_get_sclk(adev, l) \
  2041. ((adev)->pp_enabled ? \
  2042. (adev)->powerplay.pp_funcs->get_sclk((adev)->powerplay.pp_handle, (l)) : \
  2043. (adev)->pm.funcs->get_sclk((adev), (l)))
  2044. #define amdgpu_dpm_get_mclk(adev, l) \
  2045. ((adev)->pp_enabled ? \
  2046. (adev)->powerplay.pp_funcs->get_mclk((adev)->powerplay.pp_handle, (l)) : \
  2047. (adev)->pm.funcs->get_mclk((adev), (l)))
  2048. #define amdgpu_dpm_force_performance_level(adev, l) \
  2049. ((adev)->pp_enabled ? \
  2050. (adev)->powerplay.pp_funcs->force_performance_level((adev)->powerplay.pp_handle, (l)) : \
  2051. (adev)->pm.funcs->force_performance_level((adev), (l)))
  2052. #define amdgpu_dpm_powergate_uvd(adev, g) \
  2053. ((adev)->pp_enabled ? \
  2054. (adev)->powerplay.pp_funcs->powergate_uvd((adev)->powerplay.pp_handle, (g)) : \
  2055. (adev)->pm.funcs->powergate_uvd((adev), (g)))
  2056. #define amdgpu_dpm_powergate_vce(adev, g) \
  2057. ((adev)->pp_enabled ? \
  2058. (adev)->powerplay.pp_funcs->powergate_vce((adev)->powerplay.pp_handle, (g)) : \
  2059. (adev)->pm.funcs->powergate_vce((adev), (g)))
  2060. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) \
  2061. ((adev)->pp_enabled ? \
  2062. (adev)->powerplay.pp_funcs->print_current_performance_level((adev)->powerplay.pp_handle, (m)) : \
  2063. (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m)))
  2064. #define amdgpu_dpm_get_current_power_state(adev) \
  2065. (adev)->powerplay.pp_funcs->get_current_power_state((adev)->powerplay.pp_handle)
  2066. #define amdgpu_dpm_get_performance_level(adev) \
  2067. (adev)->powerplay.pp_funcs->get_performance_level((adev)->powerplay.pp_handle)
  2068. #define amdgpu_dpm_get_pp_num_states(adev, data) \
  2069. (adev)->powerplay.pp_funcs->get_pp_num_states((adev)->powerplay.pp_handle, data)
  2070. #define amdgpu_dpm_get_pp_table(adev, table) \
  2071. (adev)->powerplay.pp_funcs->get_pp_table((adev)->powerplay.pp_handle, table)
  2072. #define amdgpu_dpm_set_pp_table(adev, buf, size) \
  2073. (adev)->powerplay.pp_funcs->set_pp_table((adev)->powerplay.pp_handle, buf, size)
  2074. #define amdgpu_dpm_print_clock_levels(adev, type, buf) \
  2075. (adev)->powerplay.pp_funcs->print_clock_levels((adev)->powerplay.pp_handle, type, buf)
  2076. #define amdgpu_dpm_force_clock_level(adev, type, level) \
  2077. (adev)->powerplay.pp_funcs->force_clock_level((adev)->powerplay.pp_handle, type, level)
  2078. #define amdgpu_dpm_get_sclk_od(adev) \
  2079. (adev)->powerplay.pp_funcs->get_sclk_od((adev)->powerplay.pp_handle)
  2080. #define amdgpu_dpm_set_sclk_od(adev, value) \
  2081. (adev)->powerplay.pp_funcs->set_sclk_od((adev)->powerplay.pp_handle, value)
  2082. #define amdgpu_dpm_get_mclk_od(adev) \
  2083. ((adev)->powerplay.pp_funcs->get_mclk_od((adev)->powerplay.pp_handle))
  2084. #define amdgpu_dpm_set_mclk_od(adev, value) \
  2085. ((adev)->powerplay.pp_funcs->set_mclk_od((adev)->powerplay.pp_handle, value))
  2086. #define amdgpu_dpm_dispatch_task(adev, event_id, input, output) \
  2087. (adev)->powerplay.pp_funcs->dispatch_tasks((adev)->powerplay.pp_handle, (event_id), (input), (output))
  2088. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  2089. /* Common functions */
  2090. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2091. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2092. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2093. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2094. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2095. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2096. u32 ip_instance, u32 ring,
  2097. struct amdgpu_ring **out_ring);
  2098. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2099. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2100. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  2101. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2102. uint32_t flags);
  2103. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2104. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  2105. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  2106. unsigned long end);
  2107. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  2108. int *last_invalidated);
  2109. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2110. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2111. struct ttm_mem_reg *mem);
  2112. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2113. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2114. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2115. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2116. const u32 *registers,
  2117. const u32 array_size);
  2118. bool amdgpu_device_is_px(struct drm_device *dev);
  2119. /* atpx handler */
  2120. #if defined(CONFIG_VGA_SWITCHEROO)
  2121. void amdgpu_register_atpx_handler(void);
  2122. void amdgpu_unregister_atpx_handler(void);
  2123. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  2124. bool amdgpu_is_atpx_hybrid(void);
  2125. #else
  2126. static inline void amdgpu_register_atpx_handler(void) {}
  2127. static inline void amdgpu_unregister_atpx_handler(void) {}
  2128. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  2129. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  2130. #endif
  2131. /*
  2132. * KMS
  2133. */
  2134. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2135. extern const int amdgpu_max_kms_ioctl;
  2136. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2137. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2138. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2139. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2140. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2141. struct drm_file *file_priv);
  2142. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2143. struct drm_file *file_priv);
  2144. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2145. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2146. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  2147. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2148. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  2149. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
  2150. int *max_error,
  2151. struct timeval *vblank_time,
  2152. unsigned flags);
  2153. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2154. unsigned long arg);
  2155. /*
  2156. * functions used by amdgpu_encoder.c
  2157. */
  2158. struct amdgpu_afmt_acr {
  2159. u32 clock;
  2160. int n_32khz;
  2161. int cts_32khz;
  2162. int n_44_1khz;
  2163. int cts_44_1khz;
  2164. int n_48khz;
  2165. int cts_48khz;
  2166. };
  2167. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2168. /* amdgpu_acpi.c */
  2169. #if defined(CONFIG_ACPI)
  2170. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2171. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2172. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2173. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2174. u8 perf_req, bool advertise);
  2175. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2176. #else
  2177. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2178. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2179. #endif
  2180. struct amdgpu_bo_va_mapping *
  2181. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2182. uint64_t addr, struct amdgpu_bo **bo);
  2183. #include "amdgpu_object.h"
  2184. #endif