cpu-features.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2003, 2004 Ralf Baechle
  7. * Copyright (C) 2004 Maciej W. Rozycki
  8. */
  9. #ifndef __ASM_CPU_FEATURES_H
  10. #define __ASM_CPU_FEATURES_H
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-info.h>
  13. #include <cpu-feature-overrides.h>
  14. /*
  15. * SMP assumption: Options of CPU 0 are a superset of all processors.
  16. * This is true for all known MIPS systems.
  17. */
  18. #ifndef cpu_has_tlb
  19. #define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
  20. #endif
  21. #ifndef cpu_has_ftlb
  22. #define cpu_has_ftlb (cpu_data[0].options & MIPS_CPU_FTLB)
  23. #endif
  24. #ifndef cpu_has_tlbinv
  25. #define cpu_has_tlbinv (cpu_data[0].options & MIPS_CPU_TLBINV)
  26. #endif
  27. #ifndef cpu_has_segments
  28. #define cpu_has_segments (cpu_data[0].options & MIPS_CPU_SEGMENTS)
  29. #endif
  30. #ifndef cpu_has_eva
  31. #define cpu_has_eva (cpu_data[0].options & MIPS_CPU_EVA)
  32. #endif
  33. #ifndef cpu_has_htw
  34. #define cpu_has_htw (cpu_data[0].options & MIPS_CPU_HTW)
  35. #endif
  36. #ifndef cpu_has_rixiex
  37. #define cpu_has_rixiex (cpu_data[0].options & MIPS_CPU_RIXIEX)
  38. #endif
  39. #ifndef cpu_has_maar
  40. #define cpu_has_maar (cpu_data[0].options & MIPS_CPU_MAAR)
  41. #endif
  42. #ifndef cpu_has_rw_llb
  43. #define cpu_has_rw_llb (cpu_data[0].options & MIPS_CPU_RW_LLB)
  44. #endif
  45. /*
  46. * For the moment we don't consider R6000 and R8000 so we can assume that
  47. * anything that doesn't support R4000-style exceptions and interrupts is
  48. * R3000-like. Users should still treat these two macro definitions as
  49. * opaque.
  50. */
  51. #ifndef cpu_has_3kex
  52. #define cpu_has_3kex (!cpu_has_4kex)
  53. #endif
  54. #ifndef cpu_has_4kex
  55. #define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
  56. #endif
  57. #ifndef cpu_has_3k_cache
  58. #define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
  59. #endif
  60. #define cpu_has_6k_cache 0
  61. #define cpu_has_8k_cache 0
  62. #ifndef cpu_has_4k_cache
  63. #define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
  64. #endif
  65. #ifndef cpu_has_tx39_cache
  66. #define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
  67. #endif
  68. #ifndef cpu_has_octeon_cache
  69. #define cpu_has_octeon_cache 0
  70. #endif
  71. /* Don't override `cpu_has_fpu' to 1 or the "nofpu" option won't work. */
  72. #ifndef cpu_has_fpu
  73. #define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
  74. #define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
  75. #else
  76. #define raw_cpu_has_fpu cpu_has_fpu
  77. #endif
  78. #ifndef cpu_has_32fpr
  79. #define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
  80. #endif
  81. #ifndef cpu_has_counter
  82. #define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
  83. #endif
  84. #ifndef cpu_has_watch
  85. #define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
  86. #endif
  87. #ifndef cpu_has_divec
  88. #define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
  89. #endif
  90. #ifndef cpu_has_vce
  91. #define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
  92. #endif
  93. #ifndef cpu_has_cache_cdex_p
  94. #define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
  95. #endif
  96. #ifndef cpu_has_cache_cdex_s
  97. #define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
  98. #endif
  99. #ifndef cpu_has_prefetch
  100. #define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
  101. #endif
  102. #ifndef cpu_has_mcheck
  103. #define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
  104. #endif
  105. #ifndef cpu_has_ejtag
  106. #define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
  107. #endif
  108. #ifndef cpu_has_llsc
  109. #define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
  110. #endif
  111. #ifndef cpu_has_bp_ghist
  112. #define cpu_has_bp_ghist (cpu_data[0].options & MIPS_CPU_BP_GHIST)
  113. #endif
  114. #ifndef kernel_uses_llsc
  115. #define kernel_uses_llsc cpu_has_llsc
  116. #endif
  117. #ifndef cpu_has_mips16
  118. #define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
  119. #endif
  120. #ifndef cpu_has_mdmx
  121. #define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
  122. #endif
  123. #ifndef cpu_has_mips3d
  124. #define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
  125. #endif
  126. #ifndef cpu_has_smartmips
  127. #define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
  128. #endif
  129. #ifndef cpu_has_rixi
  130. # ifdef CONFIG_64BIT
  131. # define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
  132. # else /* CONFIG_32BIT */
  133. # define cpu_has_rixi ((cpu_data[0].options & MIPS_CPU_RIXI) && !cpu_has_64bits)
  134. # endif
  135. #endif
  136. #ifndef cpu_has_mmips
  137. # ifdef CONFIG_SYS_SUPPORTS_MICROMIPS
  138. # define cpu_has_mmips (cpu_data[0].options & MIPS_CPU_MICROMIPS)
  139. # else
  140. # define cpu_has_mmips 0
  141. # endif
  142. #endif
  143. #ifndef cpu_has_xpa
  144. #define cpu_has_xpa (cpu_data[0].options & MIPS_CPU_XPA)
  145. #endif
  146. #ifndef cpu_has_vtag_icache
  147. #define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
  148. #endif
  149. #ifndef cpu_has_dc_aliases
  150. #define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
  151. #endif
  152. #ifndef cpu_has_ic_fills_f_dc
  153. #define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
  154. #endif
  155. #ifndef cpu_has_pindexed_dcache
  156. #define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
  157. #endif
  158. #ifndef cpu_has_local_ebase
  159. #define cpu_has_local_ebase 1
  160. #endif
  161. /*
  162. * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
  163. * such as the R10000 have I-Caches that snoop local stores; the embedded ones
  164. * don't. For maintaining I-cache coherency this means we need to flush the
  165. * D-cache all the way back to whever the I-cache does refills from, so the
  166. * I-cache has a chance to see the new data at all. Then we have to flush the
  167. * I-cache also.
  168. * Note we may have been rescheduled and may no longer be running on the CPU
  169. * that did the store so we can't optimize this into only doing the flush on
  170. * the local CPU.
  171. */
  172. #ifndef cpu_icache_snoops_remote_store
  173. #ifdef CONFIG_SMP
  174. #define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
  175. #else
  176. #define cpu_icache_snoops_remote_store 1
  177. #endif
  178. #endif
  179. #ifndef cpu_has_mips_1
  180. # define cpu_has_mips_1 (!cpu_has_mips_r6)
  181. #endif
  182. #ifndef cpu_has_mips_2
  183. # define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
  184. #endif
  185. #ifndef cpu_has_mips_3
  186. # define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
  187. #endif
  188. #ifndef cpu_has_mips_4
  189. # define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
  190. #endif
  191. #ifndef cpu_has_mips_5
  192. # define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
  193. #endif
  194. #ifndef cpu_has_mips32r1
  195. # define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
  196. #endif
  197. #ifndef cpu_has_mips32r2
  198. # define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
  199. #endif
  200. #ifndef cpu_has_mips32r6
  201. # define cpu_has_mips32r6 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R6)
  202. #endif
  203. #ifndef cpu_has_mips64r1
  204. # define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
  205. #endif
  206. #ifndef cpu_has_mips64r2
  207. # define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
  208. #endif
  209. #ifndef cpu_has_mips64r6
  210. # define cpu_has_mips64r6 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R6)
  211. #endif
  212. /*
  213. * Shortcuts ...
  214. */
  215. #define cpu_has_mips_2_3_4_5 (cpu_has_mips_2 | cpu_has_mips_3_4_5)
  216. #define cpu_has_mips_3_4_5 (cpu_has_mips_3 | cpu_has_mips_4_5)
  217. #define cpu_has_mips_4_5 (cpu_has_mips_4 | cpu_has_mips_5)
  218. #define cpu_has_mips_2_3_4_5_r (cpu_has_mips_2 | cpu_has_mips_3_4_5_r)
  219. #define cpu_has_mips_3_4_5_r (cpu_has_mips_3 | cpu_has_mips_4_5_r)
  220. #define cpu_has_mips_4_5_r (cpu_has_mips_4 | cpu_has_mips_5_r)
  221. #define cpu_has_mips_5_r (cpu_has_mips_5 | cpu_has_mips_r)
  222. #define cpu_has_mips_3_4_5_64_r2_r6 \
  223. (cpu_has_mips_3 | cpu_has_mips_4_5_64_r2_r6)
  224. #define cpu_has_mips_4_5_64_r2_r6 \
  225. (cpu_has_mips_4_5 | cpu_has_mips64r1 | \
  226. cpu_has_mips_r2 | cpu_has_mips_r6)
  227. #define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2 | cpu_has_mips32r6)
  228. #define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2 | cpu_has_mips64r6)
  229. #define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
  230. #define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
  231. #define cpu_has_mips_r6 (cpu_has_mips32r6 | cpu_has_mips64r6)
  232. #define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
  233. cpu_has_mips32r6 | cpu_has_mips64r1 | \
  234. cpu_has_mips64r2 | cpu_has_mips64r6)
  235. /* MIPSR2 and MIPSR6 have a lot of similarities */
  236. #define cpu_has_mips_r2_r6 (cpu_has_mips_r2 | cpu_has_mips_r6)
  237. /*
  238. * cpu_has_mips_r2_exec_hazard - return if IHB is required on current processor
  239. *
  240. * Returns non-zero value if the current processor implementation requires
  241. * an IHB instruction to deal with an instruction hazard as per MIPS R2
  242. * architecture specification, zero otherwise.
  243. */
  244. #ifndef cpu_has_mips_r2_exec_hazard
  245. #define cpu_has_mips_r2_exec_hazard \
  246. ({ \
  247. int __res; \
  248. \
  249. switch (current_cpu_type()) { \
  250. case CPU_M14KC: \
  251. case CPU_74K: \
  252. case CPU_1074K: \
  253. case CPU_PROAPTIV: \
  254. case CPU_P5600: \
  255. case CPU_M5150: \
  256. case CPU_QEMU_GENERIC: \
  257. case CPU_CAVIUM_OCTEON: \
  258. case CPU_CAVIUM_OCTEON_PLUS: \
  259. case CPU_CAVIUM_OCTEON2: \
  260. case CPU_CAVIUM_OCTEON3: \
  261. __res = 0; \
  262. break; \
  263. \
  264. default: \
  265. __res = 1; \
  266. } \
  267. \
  268. __res; \
  269. })
  270. #endif
  271. /*
  272. * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
  273. * pre-MIPS32/MIPS64 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
  274. * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
  275. * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
  276. */
  277. #ifndef cpu_has_clo_clz
  278. #define cpu_has_clo_clz cpu_has_mips_r
  279. #endif
  280. /*
  281. * MIPS32 R2, MIPS64 R2, Loongson 3A and Octeon have WSBH.
  282. * MIPS64 R2, Loongson 3A and Octeon have WSBH, DSBH and DSHD.
  283. * This indicates the availability of WSBH and in case of 64 bit CPUs also
  284. * DSBH and DSHD.
  285. */
  286. #ifndef cpu_has_wsbh
  287. #define cpu_has_wsbh cpu_has_mips_r2
  288. #endif
  289. #ifndef cpu_has_dsp
  290. #define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
  291. #endif
  292. #ifndef cpu_has_dsp2
  293. #define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
  294. #endif
  295. #ifndef cpu_has_mipsmt
  296. #define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
  297. #endif
  298. #ifndef cpu_has_userlocal
  299. #define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
  300. #endif
  301. #ifdef CONFIG_32BIT
  302. # ifndef cpu_has_nofpuex
  303. # define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
  304. # endif
  305. # ifndef cpu_has_64bits
  306. # define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  307. # endif
  308. # ifndef cpu_has_64bit_zero_reg
  309. # define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
  310. # endif
  311. # ifndef cpu_has_64bit_gp_regs
  312. # define cpu_has_64bit_gp_regs 0
  313. # endif
  314. # ifndef cpu_has_64bit_addresses
  315. # define cpu_has_64bit_addresses 0
  316. # endif
  317. # ifndef cpu_vmbits
  318. # define cpu_vmbits 31
  319. # endif
  320. #endif
  321. #ifdef CONFIG_64BIT
  322. # ifndef cpu_has_nofpuex
  323. # define cpu_has_nofpuex 0
  324. # endif
  325. # ifndef cpu_has_64bits
  326. # define cpu_has_64bits 1
  327. # endif
  328. # ifndef cpu_has_64bit_zero_reg
  329. # define cpu_has_64bit_zero_reg 1
  330. # endif
  331. # ifndef cpu_has_64bit_gp_regs
  332. # define cpu_has_64bit_gp_regs 1
  333. # endif
  334. # ifndef cpu_has_64bit_addresses
  335. # define cpu_has_64bit_addresses 1
  336. # endif
  337. # ifndef cpu_vmbits
  338. # define cpu_vmbits cpu_data[0].vmbits
  339. # define __NEED_VMBITS_PROBE
  340. # endif
  341. #endif
  342. #if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
  343. # define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
  344. #elif !defined(cpu_has_vint)
  345. # define cpu_has_vint 0
  346. #endif
  347. #if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
  348. # define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
  349. #elif !defined(cpu_has_veic)
  350. # define cpu_has_veic 0
  351. #endif
  352. #ifndef cpu_has_inclusive_pcaches
  353. #define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
  354. #endif
  355. #ifndef cpu_dcache_line_size
  356. #define cpu_dcache_line_size() cpu_data[0].dcache.linesz
  357. #endif
  358. #ifndef cpu_icache_line_size
  359. #define cpu_icache_line_size() cpu_data[0].icache.linesz
  360. #endif
  361. #ifndef cpu_scache_line_size
  362. #define cpu_scache_line_size() cpu_data[0].scache.linesz
  363. #endif
  364. #ifndef cpu_hwrena_impl_bits
  365. #define cpu_hwrena_impl_bits 0
  366. #endif
  367. #ifndef cpu_has_perf_cntr_intr_bit
  368. #define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
  369. #endif
  370. #ifndef cpu_has_vz
  371. #define cpu_has_vz (cpu_data[0].ases & MIPS_ASE_VZ)
  372. #endif
  373. #if defined(CONFIG_CPU_HAS_MSA) && !defined(cpu_has_msa)
  374. # define cpu_has_msa (cpu_data[0].ases & MIPS_ASE_MSA)
  375. #elif !defined(cpu_has_msa)
  376. # define cpu_has_msa 0
  377. #endif
  378. #ifndef cpu_has_fre
  379. # define cpu_has_fre (cpu_data[0].options & MIPS_CPU_FRE)
  380. #endif
  381. #ifndef cpu_has_cdmm
  382. # define cpu_has_cdmm (cpu_data[0].options & MIPS_CPU_CDMM)
  383. #endif
  384. #ifndef cpu_has_small_pages
  385. # define cpu_has_small_pages (cpu_data[0].options & MIPS_CPU_SP)
  386. #endif
  387. #endif /* __ASM_CPU_FEATURES_H */