amdgpu_device.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/kthread.h>
  29. #include <linux/console.h>
  30. #include <linux/slab.h>
  31. #include <linux/debugfs.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_atomic_helper.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <linux/vgaarb.h>
  37. #include <linux/vga_switcheroo.h>
  38. #include <linux/efi.h>
  39. #include "amdgpu.h"
  40. #include "amdgpu_trace.h"
  41. #include "amdgpu_i2c.h"
  42. #include "atom.h"
  43. #include "amdgpu_atombios.h"
  44. #include "amdgpu_atomfirmware.h"
  45. #include "amd_pcie.h"
  46. #ifdef CONFIG_DRM_AMDGPU_SI
  47. #include "si.h"
  48. #endif
  49. #ifdef CONFIG_DRM_AMDGPU_CIK
  50. #include "cik.h"
  51. #endif
  52. #include "vi.h"
  53. #include "soc15.h"
  54. #include "bif/bif_4_1_d.h"
  55. #include <linux/pci.h>
  56. #include <linux/firmware.h>
  57. #include "amdgpu_vf_error.h"
  58. #include "amdgpu_amdkfd.h"
  59. MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
  60. MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
  61. #define AMDGPU_RESUME_MS 2000
  62. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev);
  63. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev);
  64. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev);
  65. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev);
  66. static const char *amdgpu_asic_name[] = {
  67. "TAHITI",
  68. "PITCAIRN",
  69. "VERDE",
  70. "OLAND",
  71. "HAINAN",
  72. "BONAIRE",
  73. "KAVERI",
  74. "KABINI",
  75. "HAWAII",
  76. "MULLINS",
  77. "TOPAZ",
  78. "TONGA",
  79. "FIJI",
  80. "CARRIZO",
  81. "STONEY",
  82. "POLARIS10",
  83. "POLARIS11",
  84. "POLARIS12",
  85. "VEGA10",
  86. "RAVEN",
  87. "LAST",
  88. };
  89. bool amdgpu_device_is_px(struct drm_device *dev)
  90. {
  91. struct amdgpu_device *adev = dev->dev_private;
  92. if (adev->flags & AMD_IS_PX)
  93. return true;
  94. return false;
  95. }
  96. /*
  97. * MMIO register access helper functions.
  98. */
  99. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  100. uint32_t acc_flags)
  101. {
  102. uint32_t ret;
  103. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  104. BUG_ON(in_interrupt());
  105. return amdgpu_virt_kiq_rreg(adev, reg);
  106. }
  107. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  108. ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
  109. else {
  110. unsigned long flags;
  111. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  112. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  113. ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  114. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  115. }
  116. trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
  117. return ret;
  118. }
  119. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  120. uint32_t acc_flags)
  121. {
  122. trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
  123. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  124. adev->last_mm_index = v;
  125. }
  126. if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev)) {
  127. BUG_ON(in_interrupt());
  128. return amdgpu_virt_kiq_wreg(adev, reg, v);
  129. }
  130. if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
  131. writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
  132. else {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  135. writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
  136. writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
  137. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  138. }
  139. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  140. udelay(500);
  141. }
  142. }
  143. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
  144. {
  145. if ((reg * 4) < adev->rio_mem_size)
  146. return ioread32(adev->rio_mem + (reg * 4));
  147. else {
  148. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  149. return ioread32(adev->rio_mem + (mmMM_DATA * 4));
  150. }
  151. }
  152. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  153. {
  154. if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
  155. adev->last_mm_index = v;
  156. }
  157. if ((reg * 4) < adev->rio_mem_size)
  158. iowrite32(v, adev->rio_mem + (reg * 4));
  159. else {
  160. iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
  161. iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
  162. }
  163. if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
  164. udelay(500);
  165. }
  166. }
  167. /**
  168. * amdgpu_mm_rdoorbell - read a doorbell dword
  169. *
  170. * @adev: amdgpu_device pointer
  171. * @index: doorbell index
  172. *
  173. * Returns the value in the doorbell aperture at the
  174. * requested doorbell index (CIK).
  175. */
  176. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
  177. {
  178. if (index < adev->doorbell.num_doorbells) {
  179. return readl(adev->doorbell.ptr + index);
  180. } else {
  181. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  182. return 0;
  183. }
  184. }
  185. /**
  186. * amdgpu_mm_wdoorbell - write a doorbell dword
  187. *
  188. * @adev: amdgpu_device pointer
  189. * @index: doorbell index
  190. * @v: value to write
  191. *
  192. * Writes @v to the doorbell aperture at the
  193. * requested doorbell index (CIK).
  194. */
  195. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
  196. {
  197. if (index < adev->doorbell.num_doorbells) {
  198. writel(v, adev->doorbell.ptr + index);
  199. } else {
  200. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  201. }
  202. }
  203. /**
  204. * amdgpu_mm_rdoorbell64 - read a doorbell Qword
  205. *
  206. * @adev: amdgpu_device pointer
  207. * @index: doorbell index
  208. *
  209. * Returns the value in the doorbell aperture at the
  210. * requested doorbell index (VEGA10+).
  211. */
  212. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
  213. {
  214. if (index < adev->doorbell.num_doorbells) {
  215. return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
  216. } else {
  217. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
  218. return 0;
  219. }
  220. }
  221. /**
  222. * amdgpu_mm_wdoorbell64 - write a doorbell Qword
  223. *
  224. * @adev: amdgpu_device pointer
  225. * @index: doorbell index
  226. * @v: value to write
  227. *
  228. * Writes @v to the doorbell aperture at the
  229. * requested doorbell index (VEGA10+).
  230. */
  231. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
  232. {
  233. if (index < adev->doorbell.num_doorbells) {
  234. atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
  235. } else {
  236. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
  237. }
  238. }
  239. /**
  240. * amdgpu_invalid_rreg - dummy reg read function
  241. *
  242. * @adev: amdgpu device pointer
  243. * @reg: offset of register
  244. *
  245. * Dummy register read function. Used for register blocks
  246. * that certain asics don't have (all asics).
  247. * Returns the value in the register.
  248. */
  249. static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
  250. {
  251. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  252. BUG();
  253. return 0;
  254. }
  255. /**
  256. * amdgpu_invalid_wreg - dummy reg write function
  257. *
  258. * @adev: amdgpu device pointer
  259. * @reg: offset of register
  260. * @v: value to write to the register
  261. *
  262. * Dummy register read function. Used for register blocks
  263. * that certain asics don't have (all asics).
  264. */
  265. static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  266. {
  267. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  268. reg, v);
  269. BUG();
  270. }
  271. /**
  272. * amdgpu_block_invalid_rreg - dummy reg read function
  273. *
  274. * @adev: amdgpu device pointer
  275. * @block: offset of instance
  276. * @reg: offset of register
  277. *
  278. * Dummy register read function. Used for register blocks
  279. * that certain asics don't have (all asics).
  280. * Returns the value in the register.
  281. */
  282. static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
  283. uint32_t block, uint32_t reg)
  284. {
  285. DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
  286. reg, block);
  287. BUG();
  288. return 0;
  289. }
  290. /**
  291. * amdgpu_block_invalid_wreg - dummy reg write function
  292. *
  293. * @adev: amdgpu device pointer
  294. * @block: offset of instance
  295. * @reg: offset of register
  296. * @v: value to write to the register
  297. *
  298. * Dummy register read function. Used for register blocks
  299. * that certain asics don't have (all asics).
  300. */
  301. static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
  302. uint32_t block,
  303. uint32_t reg, uint32_t v)
  304. {
  305. DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
  306. reg, block, v);
  307. BUG();
  308. }
  309. static int amdgpu_vram_scratch_init(struct amdgpu_device *adev)
  310. {
  311. return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
  312. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  313. &adev->vram_scratch.robj,
  314. &adev->vram_scratch.gpu_addr,
  315. (void **)&adev->vram_scratch.ptr);
  316. }
  317. static void amdgpu_vram_scratch_fini(struct amdgpu_device *adev)
  318. {
  319. amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
  320. }
  321. /**
  322. * amdgpu_program_register_sequence - program an array of registers.
  323. *
  324. * @adev: amdgpu_device pointer
  325. * @registers: pointer to the register array
  326. * @array_size: size of the register array
  327. *
  328. * Programs an array or registers with and and or masks.
  329. * This is a helper for setting golden registers.
  330. */
  331. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  332. const u32 *registers,
  333. const u32 array_size)
  334. {
  335. u32 tmp, reg, and_mask, or_mask;
  336. int i;
  337. if (array_size % 3)
  338. return;
  339. for (i = 0; i < array_size; i +=3) {
  340. reg = registers[i + 0];
  341. and_mask = registers[i + 1];
  342. or_mask = registers[i + 2];
  343. if (and_mask == 0xffffffff) {
  344. tmp = or_mask;
  345. } else {
  346. tmp = RREG32(reg);
  347. tmp &= ~and_mask;
  348. tmp |= or_mask;
  349. }
  350. WREG32(reg, tmp);
  351. }
  352. }
  353. void amdgpu_pci_config_reset(struct amdgpu_device *adev)
  354. {
  355. pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
  356. }
  357. /*
  358. * GPU doorbell aperture helpers function.
  359. */
  360. /**
  361. * amdgpu_doorbell_init - Init doorbell driver information.
  362. *
  363. * @adev: amdgpu_device pointer
  364. *
  365. * Init doorbell driver information (CIK)
  366. * Returns 0 on success, error on failure.
  367. */
  368. static int amdgpu_doorbell_init(struct amdgpu_device *adev)
  369. {
  370. /* No doorbell on SI hardware generation */
  371. if (adev->asic_type < CHIP_BONAIRE) {
  372. adev->doorbell.base = 0;
  373. adev->doorbell.size = 0;
  374. adev->doorbell.num_doorbells = 0;
  375. adev->doorbell.ptr = NULL;
  376. return 0;
  377. }
  378. /* doorbell bar mapping */
  379. adev->doorbell.base = pci_resource_start(adev->pdev, 2);
  380. adev->doorbell.size = pci_resource_len(adev->pdev, 2);
  381. adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
  382. AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
  383. if (adev->doorbell.num_doorbells == 0)
  384. return -EINVAL;
  385. adev->doorbell.ptr = ioremap(adev->doorbell.base,
  386. adev->doorbell.num_doorbells *
  387. sizeof(u32));
  388. if (adev->doorbell.ptr == NULL)
  389. return -ENOMEM;
  390. return 0;
  391. }
  392. /**
  393. * amdgpu_doorbell_fini - Tear down doorbell driver information.
  394. *
  395. * @adev: amdgpu_device pointer
  396. *
  397. * Tear down doorbell driver information (CIK)
  398. */
  399. static void amdgpu_doorbell_fini(struct amdgpu_device *adev)
  400. {
  401. iounmap(adev->doorbell.ptr);
  402. adev->doorbell.ptr = NULL;
  403. }
  404. /**
  405. * amdgpu_doorbell_get_kfd_info - Report doorbell configuration required to
  406. * setup amdkfd
  407. *
  408. * @adev: amdgpu_device pointer
  409. * @aperture_base: output returning doorbell aperture base physical address
  410. * @aperture_size: output returning doorbell aperture size in bytes
  411. * @start_offset: output returning # of doorbell bytes reserved for amdgpu.
  412. *
  413. * amdgpu and amdkfd share the doorbell aperture. amdgpu sets it up,
  414. * takes doorbells required for its own rings and reports the setup to amdkfd.
  415. * amdgpu reserved doorbells are at the start of the doorbell aperture.
  416. */
  417. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  418. phys_addr_t *aperture_base,
  419. size_t *aperture_size,
  420. size_t *start_offset)
  421. {
  422. /*
  423. * The first num_doorbells are used by amdgpu.
  424. * amdkfd takes whatever's left in the aperture.
  425. */
  426. if (adev->doorbell.size > adev->doorbell.num_doorbells * sizeof(u32)) {
  427. *aperture_base = adev->doorbell.base;
  428. *aperture_size = adev->doorbell.size;
  429. *start_offset = adev->doorbell.num_doorbells * sizeof(u32);
  430. } else {
  431. *aperture_base = 0;
  432. *aperture_size = 0;
  433. *start_offset = 0;
  434. }
  435. }
  436. /*
  437. * amdgpu_wb_*()
  438. * Writeback is the method by which the GPU updates special pages in memory
  439. * with the status of certain GPU events (fences, ring pointers,etc.).
  440. */
  441. /**
  442. * amdgpu_wb_fini - Disable Writeback and free memory
  443. *
  444. * @adev: amdgpu_device pointer
  445. *
  446. * Disables Writeback and frees the Writeback memory (all asics).
  447. * Used at driver shutdown.
  448. */
  449. static void amdgpu_wb_fini(struct amdgpu_device *adev)
  450. {
  451. if (adev->wb.wb_obj) {
  452. amdgpu_bo_free_kernel(&adev->wb.wb_obj,
  453. &adev->wb.gpu_addr,
  454. (void **)&adev->wb.wb);
  455. adev->wb.wb_obj = NULL;
  456. }
  457. }
  458. /**
  459. * amdgpu_wb_init- Init Writeback driver info and allocate memory
  460. *
  461. * @adev: amdgpu_device pointer
  462. *
  463. * Initializes writeback and allocates writeback memory (all asics).
  464. * Used at driver startup.
  465. * Returns 0 on success or an -error on failure.
  466. */
  467. static int amdgpu_wb_init(struct amdgpu_device *adev)
  468. {
  469. int r;
  470. if (adev->wb.wb_obj == NULL) {
  471. /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
  472. r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
  473. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  474. &adev->wb.wb_obj, &adev->wb.gpu_addr,
  475. (void **)&adev->wb.wb);
  476. if (r) {
  477. dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
  478. return r;
  479. }
  480. adev->wb.num_wb = AMDGPU_MAX_WB;
  481. memset(&adev->wb.used, 0, sizeof(adev->wb.used));
  482. /* clear wb memory */
  483. memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t));
  484. }
  485. return 0;
  486. }
  487. /**
  488. * amdgpu_wb_get - Allocate a wb entry
  489. *
  490. * @adev: amdgpu_device pointer
  491. * @wb: wb index
  492. *
  493. * Allocate a wb slot for use by the driver (all asics).
  494. * Returns 0 on success or -EINVAL on failure.
  495. */
  496. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb)
  497. {
  498. unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
  499. if (offset < adev->wb.num_wb) {
  500. __set_bit(offset, adev->wb.used);
  501. *wb = offset * 8; /* convert to dw offset */
  502. return 0;
  503. } else {
  504. return -EINVAL;
  505. }
  506. }
  507. /**
  508. * amdgpu_wb_free - Free a wb entry
  509. *
  510. * @adev: amdgpu_device pointer
  511. * @wb: wb index
  512. *
  513. * Free a wb slot allocated for use by the driver (all asics)
  514. */
  515. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb)
  516. {
  517. if (wb < adev->wb.num_wb)
  518. __clear_bit(wb, adev->wb.used);
  519. }
  520. /**
  521. * amdgpu_vram_location - try to find VRAM location
  522. * @adev: amdgpu device structure holding all necessary informations
  523. * @mc: memory controller structure holding memory informations
  524. * @base: base address at which to put VRAM
  525. *
  526. * Function will try to place VRAM at base address provided
  527. * as parameter (which is so far either PCI aperture address or
  528. * for IGP TOM base address).
  529. *
  530. * If there is not enough space to fit the unvisible VRAM in the 32bits
  531. * address space then we limit the VRAM size to the aperture.
  532. *
  533. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  534. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  535. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  536. * not IGP.
  537. *
  538. * Note: we use mc_vram_size as on some board we need to program the mc to
  539. * cover the whole aperture even if VRAM size is inferior to aperture size
  540. * Novell bug 204882 + along with lots of ubuntu ones
  541. *
  542. * Note: when limiting vram it's safe to overwritte real_vram_size because
  543. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  544. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  545. * ones)
  546. *
  547. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  548. * explicitly check for that though.
  549. *
  550. * FIXME: when reducing VRAM size align new size on power of 2.
  551. */
  552. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base)
  553. {
  554. uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
  555. mc->vram_start = base;
  556. if (mc->mc_vram_size > (adev->mc.mc_mask - base + 1)) {
  557. dev_warn(adev->dev, "limiting VRAM to PCI aperture size\n");
  558. mc->real_vram_size = mc->aper_size;
  559. mc->mc_vram_size = mc->aper_size;
  560. }
  561. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  562. if (limit && limit < mc->real_vram_size)
  563. mc->real_vram_size = limit;
  564. dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  565. mc->mc_vram_size >> 20, mc->vram_start,
  566. mc->vram_end, mc->real_vram_size >> 20);
  567. }
  568. /**
  569. * amdgpu_gart_location - try to find GTT location
  570. * @adev: amdgpu device structure holding all necessary informations
  571. * @mc: memory controller structure holding memory informations
  572. *
  573. * Function will place try to place GTT before or after VRAM.
  574. *
  575. * If GTT size is bigger than space left then we ajust GTT size.
  576. * Thus function will never fails.
  577. *
  578. * FIXME: when reducing GTT size align new size on power of 2.
  579. */
  580. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc)
  581. {
  582. u64 size_af, size_bf;
  583. size_af = adev->mc.mc_mask - mc->vram_end;
  584. size_bf = mc->vram_start;
  585. if (size_bf > size_af) {
  586. if (mc->gart_size > size_bf) {
  587. dev_warn(adev->dev, "limiting GTT\n");
  588. mc->gart_size = size_bf;
  589. }
  590. mc->gart_start = 0;
  591. } else {
  592. if (mc->gart_size > size_af) {
  593. dev_warn(adev->dev, "limiting GTT\n");
  594. mc->gart_size = size_af;
  595. }
  596. mc->gart_start = mc->vram_end + 1;
  597. }
  598. mc->gart_end = mc->gart_start + mc->gart_size - 1;
  599. dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  600. mc->gart_size >> 20, mc->gart_start, mc->gart_end);
  601. }
  602. /*
  603. * GPU helpers function.
  604. */
  605. /**
  606. * amdgpu_need_post - check if the hw need post or not
  607. *
  608. * @adev: amdgpu_device pointer
  609. *
  610. * Check if the asic has been initialized (all asics) at driver startup
  611. * or post is needed if hw reset is performed.
  612. * Returns true if need or false if not.
  613. */
  614. bool amdgpu_need_post(struct amdgpu_device *adev)
  615. {
  616. uint32_t reg;
  617. if (adev->has_hw_reset) {
  618. adev->has_hw_reset = false;
  619. return true;
  620. }
  621. /* bios scratch used on CIK+ */
  622. if (adev->asic_type >= CHIP_BONAIRE)
  623. return amdgpu_atombios_scratch_need_asic_init(adev);
  624. /* check MEM_SIZE for older asics */
  625. reg = amdgpu_asic_get_config_memsize(adev);
  626. if ((reg != 0) && (reg != 0xffffffff))
  627. return false;
  628. return true;
  629. }
  630. static bool amdgpu_vpost_needed(struct amdgpu_device *adev)
  631. {
  632. if (amdgpu_sriov_vf(adev))
  633. return false;
  634. if (amdgpu_passthrough(adev)) {
  635. /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
  636. * some old smc fw still need driver do vPost otherwise gpu hang, while
  637. * those smc fw version above 22.15 doesn't have this flaw, so we force
  638. * vpost executed for smc version below 22.15
  639. */
  640. if (adev->asic_type == CHIP_FIJI) {
  641. int err;
  642. uint32_t fw_ver;
  643. err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
  644. /* force vPost if error occured */
  645. if (err)
  646. return true;
  647. fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
  648. if (fw_ver < 0x00160e00)
  649. return true;
  650. }
  651. }
  652. return amdgpu_need_post(adev);
  653. }
  654. /**
  655. * amdgpu_dummy_page_init - init dummy page used by the driver
  656. *
  657. * @adev: amdgpu_device pointer
  658. *
  659. * Allocate the dummy page used by the driver (all asics).
  660. * This dummy page is used by the driver as a filler for gart entries
  661. * when pages are taken out of the GART
  662. * Returns 0 on sucess, -ENOMEM on failure.
  663. */
  664. int amdgpu_dummy_page_init(struct amdgpu_device *adev)
  665. {
  666. if (adev->dummy_page.page)
  667. return 0;
  668. adev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  669. if (adev->dummy_page.page == NULL)
  670. return -ENOMEM;
  671. adev->dummy_page.addr = pci_map_page(adev->pdev, adev->dummy_page.page,
  672. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  673. if (pci_dma_mapping_error(adev->pdev, adev->dummy_page.addr)) {
  674. dev_err(&adev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  675. __free_page(adev->dummy_page.page);
  676. adev->dummy_page.page = NULL;
  677. return -ENOMEM;
  678. }
  679. return 0;
  680. }
  681. /**
  682. * amdgpu_dummy_page_fini - free dummy page used by the driver
  683. *
  684. * @adev: amdgpu_device pointer
  685. *
  686. * Frees the dummy page used by the driver (all asics).
  687. */
  688. void amdgpu_dummy_page_fini(struct amdgpu_device *adev)
  689. {
  690. if (adev->dummy_page.page == NULL)
  691. return;
  692. pci_unmap_page(adev->pdev, adev->dummy_page.addr,
  693. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  694. __free_page(adev->dummy_page.page);
  695. adev->dummy_page.page = NULL;
  696. }
  697. /* ATOM accessor methods */
  698. /*
  699. * ATOM is an interpreted byte code stored in tables in the vbios. The
  700. * driver registers callbacks to access registers and the interpreter
  701. * in the driver parses the tables and executes then to program specific
  702. * actions (set display modes, asic init, etc.). See amdgpu_atombios.c,
  703. * atombios.h, and atom.c
  704. */
  705. /**
  706. * cail_pll_read - read PLL register
  707. *
  708. * @info: atom card_info pointer
  709. * @reg: PLL register offset
  710. *
  711. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  712. * Returns the value of the PLL register.
  713. */
  714. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  715. {
  716. return 0;
  717. }
  718. /**
  719. * cail_pll_write - write PLL register
  720. *
  721. * @info: atom card_info pointer
  722. * @reg: PLL register offset
  723. * @val: value to write to the pll register
  724. *
  725. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  726. */
  727. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  728. {
  729. }
  730. /**
  731. * cail_mc_read - read MC (Memory Controller) register
  732. *
  733. * @info: atom card_info pointer
  734. * @reg: MC register offset
  735. *
  736. * Provides an MC register accessor for the atom interpreter (r4xx+).
  737. * Returns the value of the MC register.
  738. */
  739. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  740. {
  741. return 0;
  742. }
  743. /**
  744. * cail_mc_write - write MC (Memory Controller) register
  745. *
  746. * @info: atom card_info pointer
  747. * @reg: MC register offset
  748. * @val: value to write to the pll register
  749. *
  750. * Provides a MC register accessor for the atom interpreter (r4xx+).
  751. */
  752. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  753. {
  754. }
  755. /**
  756. * cail_reg_write - write MMIO register
  757. *
  758. * @info: atom card_info pointer
  759. * @reg: MMIO register offset
  760. * @val: value to write to the pll register
  761. *
  762. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  763. */
  764. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  765. {
  766. struct amdgpu_device *adev = info->dev->dev_private;
  767. WREG32(reg, val);
  768. }
  769. /**
  770. * cail_reg_read - read MMIO register
  771. *
  772. * @info: atom card_info pointer
  773. * @reg: MMIO register offset
  774. *
  775. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  776. * Returns the value of the MMIO register.
  777. */
  778. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  779. {
  780. struct amdgpu_device *adev = info->dev->dev_private;
  781. uint32_t r;
  782. r = RREG32(reg);
  783. return r;
  784. }
  785. /**
  786. * cail_ioreg_write - write IO register
  787. *
  788. * @info: atom card_info pointer
  789. * @reg: IO register offset
  790. * @val: value to write to the pll register
  791. *
  792. * Provides a IO register accessor for the atom interpreter (r4xx+).
  793. */
  794. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  795. {
  796. struct amdgpu_device *adev = info->dev->dev_private;
  797. WREG32_IO(reg, val);
  798. }
  799. /**
  800. * cail_ioreg_read - read IO register
  801. *
  802. * @info: atom card_info pointer
  803. * @reg: IO register offset
  804. *
  805. * Provides an IO register accessor for the atom interpreter (r4xx+).
  806. * Returns the value of the IO register.
  807. */
  808. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  809. {
  810. struct amdgpu_device *adev = info->dev->dev_private;
  811. uint32_t r;
  812. r = RREG32_IO(reg);
  813. return r;
  814. }
  815. static ssize_t amdgpu_atombios_get_vbios_version(struct device *dev,
  816. struct device_attribute *attr,
  817. char *buf)
  818. {
  819. struct drm_device *ddev = dev_get_drvdata(dev);
  820. struct amdgpu_device *adev = ddev->dev_private;
  821. struct atom_context *ctx = adev->mode_info.atom_context;
  822. return snprintf(buf, PAGE_SIZE, "%s\n", ctx->vbios_version);
  823. }
  824. static DEVICE_ATTR(vbios_version, 0444, amdgpu_atombios_get_vbios_version,
  825. NULL);
  826. /**
  827. * amdgpu_atombios_fini - free the driver info and callbacks for atombios
  828. *
  829. * @adev: amdgpu_device pointer
  830. *
  831. * Frees the driver info and register access callbacks for the ATOM
  832. * interpreter (r4xx+).
  833. * Called at driver shutdown.
  834. */
  835. static void amdgpu_atombios_fini(struct amdgpu_device *adev)
  836. {
  837. if (adev->mode_info.atom_context) {
  838. kfree(adev->mode_info.atom_context->scratch);
  839. kfree(adev->mode_info.atom_context->iio);
  840. }
  841. kfree(adev->mode_info.atom_context);
  842. adev->mode_info.atom_context = NULL;
  843. kfree(adev->mode_info.atom_card_info);
  844. adev->mode_info.atom_card_info = NULL;
  845. device_remove_file(adev->dev, &dev_attr_vbios_version);
  846. }
  847. /**
  848. * amdgpu_atombios_init - init the driver info and callbacks for atombios
  849. *
  850. * @adev: amdgpu_device pointer
  851. *
  852. * Initializes the driver info and register access callbacks for the
  853. * ATOM interpreter (r4xx+).
  854. * Returns 0 on sucess, -ENOMEM on failure.
  855. * Called at driver startup.
  856. */
  857. static int amdgpu_atombios_init(struct amdgpu_device *adev)
  858. {
  859. struct card_info *atom_card_info =
  860. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  861. int ret;
  862. if (!atom_card_info)
  863. return -ENOMEM;
  864. adev->mode_info.atom_card_info = atom_card_info;
  865. atom_card_info->dev = adev->ddev;
  866. atom_card_info->reg_read = cail_reg_read;
  867. atom_card_info->reg_write = cail_reg_write;
  868. /* needed for iio ops */
  869. if (adev->rio_mem) {
  870. atom_card_info->ioreg_read = cail_ioreg_read;
  871. atom_card_info->ioreg_write = cail_ioreg_write;
  872. } else {
  873. DRM_INFO("PCI I/O BAR is not found. Using MMIO to access ATOM BIOS\n");
  874. atom_card_info->ioreg_read = cail_reg_read;
  875. atom_card_info->ioreg_write = cail_reg_write;
  876. }
  877. atom_card_info->mc_read = cail_mc_read;
  878. atom_card_info->mc_write = cail_mc_write;
  879. atom_card_info->pll_read = cail_pll_read;
  880. atom_card_info->pll_write = cail_pll_write;
  881. adev->mode_info.atom_context = amdgpu_atom_parse(atom_card_info, adev->bios);
  882. if (!adev->mode_info.atom_context) {
  883. amdgpu_atombios_fini(adev);
  884. return -ENOMEM;
  885. }
  886. mutex_init(&adev->mode_info.atom_context->mutex);
  887. if (adev->is_atom_fw) {
  888. amdgpu_atomfirmware_scratch_regs_init(adev);
  889. amdgpu_atomfirmware_allocate_fb_scratch(adev);
  890. } else {
  891. amdgpu_atombios_scratch_regs_init(adev);
  892. amdgpu_atombios_allocate_fb_scratch(adev);
  893. }
  894. ret = device_create_file(adev->dev, &dev_attr_vbios_version);
  895. if (ret) {
  896. DRM_ERROR("Failed to create device file for VBIOS version\n");
  897. return ret;
  898. }
  899. return 0;
  900. }
  901. /* if we get transitioned to only one device, take VGA back */
  902. /**
  903. * amdgpu_vga_set_decode - enable/disable vga decode
  904. *
  905. * @cookie: amdgpu_device pointer
  906. * @state: enable/disable vga decode
  907. *
  908. * Enable/disable vga decode (all asics).
  909. * Returns VGA resource flags.
  910. */
  911. static unsigned int amdgpu_vga_set_decode(void *cookie, bool state)
  912. {
  913. struct amdgpu_device *adev = cookie;
  914. amdgpu_asic_set_vga_state(adev, state);
  915. if (state)
  916. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  917. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  918. else
  919. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  920. }
  921. static void amdgpu_check_block_size(struct amdgpu_device *adev)
  922. {
  923. /* defines number of bits in page table versus page directory,
  924. * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
  925. * page table and the remaining bits are in the page directory */
  926. if (amdgpu_vm_block_size == -1)
  927. return;
  928. if (amdgpu_vm_block_size < 9) {
  929. dev_warn(adev->dev, "VM page table size (%d) too small\n",
  930. amdgpu_vm_block_size);
  931. goto def_value;
  932. }
  933. if (amdgpu_vm_block_size > 24 ||
  934. (amdgpu_vm_size * 1024) < (1ull << amdgpu_vm_block_size)) {
  935. dev_warn(adev->dev, "VM page table size (%d) too large\n",
  936. amdgpu_vm_block_size);
  937. goto def_value;
  938. }
  939. return;
  940. def_value:
  941. amdgpu_vm_block_size = -1;
  942. }
  943. static void amdgpu_check_vm_size(struct amdgpu_device *adev)
  944. {
  945. /* no need to check the default value */
  946. if (amdgpu_vm_size == -1)
  947. return;
  948. if (!is_power_of_2(amdgpu_vm_size)) {
  949. dev_warn(adev->dev, "VM size (%d) must be a power of 2\n",
  950. amdgpu_vm_size);
  951. goto def_value;
  952. }
  953. if (amdgpu_vm_size < 1) {
  954. dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
  955. amdgpu_vm_size);
  956. goto def_value;
  957. }
  958. /*
  959. * Max GPUVM size for Cayman, SI, CI VI are 40 bits.
  960. */
  961. if (amdgpu_vm_size > 1024) {
  962. dev_warn(adev->dev, "VM size (%d) too large, max is 1TB\n",
  963. amdgpu_vm_size);
  964. goto def_value;
  965. }
  966. return;
  967. def_value:
  968. amdgpu_vm_size = -1;
  969. }
  970. /**
  971. * amdgpu_check_arguments - validate module params
  972. *
  973. * @adev: amdgpu_device pointer
  974. *
  975. * Validates certain module parameters and updates
  976. * the associated values used by the driver (all asics).
  977. */
  978. static void amdgpu_check_arguments(struct amdgpu_device *adev)
  979. {
  980. if (amdgpu_sched_jobs < 4) {
  981. dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
  982. amdgpu_sched_jobs);
  983. amdgpu_sched_jobs = 4;
  984. } else if (!is_power_of_2(amdgpu_sched_jobs)){
  985. dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
  986. amdgpu_sched_jobs);
  987. amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
  988. }
  989. if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
  990. /* gart size must be greater or equal to 32M */
  991. dev_warn(adev->dev, "gart size (%d) too small\n",
  992. amdgpu_gart_size);
  993. amdgpu_gart_size = -1;
  994. }
  995. if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
  996. /* gtt size must be greater or equal to 32M */
  997. dev_warn(adev->dev, "gtt size (%d) too small\n",
  998. amdgpu_gtt_size);
  999. amdgpu_gtt_size = -1;
  1000. }
  1001. /* valid range is between 4 and 9 inclusive */
  1002. if (amdgpu_vm_fragment_size != -1 &&
  1003. (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
  1004. dev_warn(adev->dev, "valid range is between 4 and 9\n");
  1005. amdgpu_vm_fragment_size = -1;
  1006. }
  1007. amdgpu_check_vm_size(adev);
  1008. amdgpu_check_block_size(adev);
  1009. if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
  1010. !is_power_of_2(amdgpu_vram_page_split))) {
  1011. dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
  1012. amdgpu_vram_page_split);
  1013. amdgpu_vram_page_split = 1024;
  1014. }
  1015. }
  1016. /**
  1017. * amdgpu_switcheroo_set_state - set switcheroo state
  1018. *
  1019. * @pdev: pci dev pointer
  1020. * @state: vga_switcheroo state
  1021. *
  1022. * Callback for the switcheroo driver. Suspends or resumes the
  1023. * the asics before or after it is powered up using ACPI methods.
  1024. */
  1025. static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1026. {
  1027. struct drm_device *dev = pci_get_drvdata(pdev);
  1028. if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
  1029. return;
  1030. if (state == VGA_SWITCHEROO_ON) {
  1031. pr_info("amdgpu: switched on\n");
  1032. /* don't suspend or resume card normally */
  1033. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1034. amdgpu_device_resume(dev, true, true);
  1035. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1036. drm_kms_helper_poll_enable(dev);
  1037. } else {
  1038. pr_info("amdgpu: switched off\n");
  1039. drm_kms_helper_poll_disable(dev);
  1040. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1041. amdgpu_device_suspend(dev, true, true);
  1042. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1043. }
  1044. }
  1045. /**
  1046. * amdgpu_switcheroo_can_switch - see if switcheroo state can change
  1047. *
  1048. * @pdev: pci dev pointer
  1049. *
  1050. * Callback for the switcheroo driver. Check of the switcheroo
  1051. * state can be changed.
  1052. * Returns true if the state can be changed, false if not.
  1053. */
  1054. static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
  1055. {
  1056. struct drm_device *dev = pci_get_drvdata(pdev);
  1057. /*
  1058. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1059. * locking inversion with the driver load path. And the access here is
  1060. * completely racy anyway. So don't bother with locking for now.
  1061. */
  1062. return dev->open_count == 0;
  1063. }
  1064. static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
  1065. .set_gpu_state = amdgpu_switcheroo_set_state,
  1066. .reprobe = NULL,
  1067. .can_switch = amdgpu_switcheroo_can_switch,
  1068. };
  1069. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  1070. enum amd_ip_block_type block_type,
  1071. enum amd_clockgating_state state)
  1072. {
  1073. int i, r = 0;
  1074. for (i = 0; i < adev->num_ip_blocks; i++) {
  1075. if (!adev->ip_blocks[i].status.valid)
  1076. continue;
  1077. if (adev->ip_blocks[i].version->type != block_type)
  1078. continue;
  1079. if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
  1080. continue;
  1081. r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
  1082. (void *)adev, state);
  1083. if (r)
  1084. DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
  1085. adev->ip_blocks[i].version->funcs->name, r);
  1086. }
  1087. return r;
  1088. }
  1089. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  1090. enum amd_ip_block_type block_type,
  1091. enum amd_powergating_state state)
  1092. {
  1093. int i, r = 0;
  1094. for (i = 0; i < adev->num_ip_blocks; i++) {
  1095. if (!adev->ip_blocks[i].status.valid)
  1096. continue;
  1097. if (adev->ip_blocks[i].version->type != block_type)
  1098. continue;
  1099. if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
  1100. continue;
  1101. r = adev->ip_blocks[i].version->funcs->set_powergating_state(
  1102. (void *)adev, state);
  1103. if (r)
  1104. DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
  1105. adev->ip_blocks[i].version->funcs->name, r);
  1106. }
  1107. return r;
  1108. }
  1109. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
  1110. {
  1111. int i;
  1112. for (i = 0; i < adev->num_ip_blocks; i++) {
  1113. if (!adev->ip_blocks[i].status.valid)
  1114. continue;
  1115. if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
  1116. adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
  1117. }
  1118. }
  1119. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  1120. enum amd_ip_block_type block_type)
  1121. {
  1122. int i, r;
  1123. for (i = 0; i < adev->num_ip_blocks; i++) {
  1124. if (!adev->ip_blocks[i].status.valid)
  1125. continue;
  1126. if (adev->ip_blocks[i].version->type == block_type) {
  1127. r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
  1128. if (r)
  1129. return r;
  1130. break;
  1131. }
  1132. }
  1133. return 0;
  1134. }
  1135. bool amdgpu_is_idle(struct amdgpu_device *adev,
  1136. enum amd_ip_block_type block_type)
  1137. {
  1138. int i;
  1139. for (i = 0; i < adev->num_ip_blocks; i++) {
  1140. if (!adev->ip_blocks[i].status.valid)
  1141. continue;
  1142. if (adev->ip_blocks[i].version->type == block_type)
  1143. return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
  1144. }
  1145. return true;
  1146. }
  1147. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  1148. enum amd_ip_block_type type)
  1149. {
  1150. int i;
  1151. for (i = 0; i < adev->num_ip_blocks; i++)
  1152. if (adev->ip_blocks[i].version->type == type)
  1153. return &adev->ip_blocks[i];
  1154. return NULL;
  1155. }
  1156. /**
  1157. * amdgpu_ip_block_version_cmp
  1158. *
  1159. * @adev: amdgpu_device pointer
  1160. * @type: enum amd_ip_block_type
  1161. * @major: major version
  1162. * @minor: minor version
  1163. *
  1164. * return 0 if equal or greater
  1165. * return 1 if smaller or the ip_block doesn't exist
  1166. */
  1167. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  1168. enum amd_ip_block_type type,
  1169. u32 major, u32 minor)
  1170. {
  1171. struct amdgpu_ip_block *ip_block = amdgpu_get_ip_block(adev, type);
  1172. if (ip_block && ((ip_block->version->major > major) ||
  1173. ((ip_block->version->major == major) &&
  1174. (ip_block->version->minor >= minor))))
  1175. return 0;
  1176. return 1;
  1177. }
  1178. /**
  1179. * amdgpu_ip_block_add
  1180. *
  1181. * @adev: amdgpu_device pointer
  1182. * @ip_block_version: pointer to the IP to add
  1183. *
  1184. * Adds the IP block driver information to the collection of IPs
  1185. * on the asic.
  1186. */
  1187. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  1188. const struct amdgpu_ip_block_version *ip_block_version)
  1189. {
  1190. if (!ip_block_version)
  1191. return -EINVAL;
  1192. DRM_DEBUG("add ip block number %d <%s>\n", adev->num_ip_blocks,
  1193. ip_block_version->funcs->name);
  1194. adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
  1195. return 0;
  1196. }
  1197. static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
  1198. {
  1199. adev->enable_virtual_display = false;
  1200. if (amdgpu_virtual_display) {
  1201. struct drm_device *ddev = adev->ddev;
  1202. const char *pci_address_name = pci_name(ddev->pdev);
  1203. char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
  1204. pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
  1205. pciaddstr_tmp = pciaddstr;
  1206. while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
  1207. pciaddname = strsep(&pciaddname_tmp, ",");
  1208. if (!strcmp("all", pciaddname)
  1209. || !strcmp(pci_address_name, pciaddname)) {
  1210. long num_crtc;
  1211. int res = -1;
  1212. adev->enable_virtual_display = true;
  1213. if (pciaddname_tmp)
  1214. res = kstrtol(pciaddname_tmp, 10,
  1215. &num_crtc);
  1216. if (!res) {
  1217. if (num_crtc < 1)
  1218. num_crtc = 1;
  1219. if (num_crtc > 6)
  1220. num_crtc = 6;
  1221. adev->mode_info.num_crtc = num_crtc;
  1222. } else {
  1223. adev->mode_info.num_crtc = 1;
  1224. }
  1225. break;
  1226. }
  1227. }
  1228. DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
  1229. amdgpu_virtual_display, pci_address_name,
  1230. adev->enable_virtual_display, adev->mode_info.num_crtc);
  1231. kfree(pciaddstr);
  1232. }
  1233. }
  1234. static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
  1235. {
  1236. const char *chip_name;
  1237. char fw_name[30];
  1238. int err;
  1239. const struct gpu_info_firmware_header_v1_0 *hdr;
  1240. adev->firmware.gpu_info_fw = NULL;
  1241. switch (adev->asic_type) {
  1242. case CHIP_TOPAZ:
  1243. case CHIP_TONGA:
  1244. case CHIP_FIJI:
  1245. case CHIP_POLARIS11:
  1246. case CHIP_POLARIS10:
  1247. case CHIP_POLARIS12:
  1248. case CHIP_CARRIZO:
  1249. case CHIP_STONEY:
  1250. #ifdef CONFIG_DRM_AMDGPU_SI
  1251. case CHIP_VERDE:
  1252. case CHIP_TAHITI:
  1253. case CHIP_PITCAIRN:
  1254. case CHIP_OLAND:
  1255. case CHIP_HAINAN:
  1256. #endif
  1257. #ifdef CONFIG_DRM_AMDGPU_CIK
  1258. case CHIP_BONAIRE:
  1259. case CHIP_HAWAII:
  1260. case CHIP_KAVERI:
  1261. case CHIP_KABINI:
  1262. case CHIP_MULLINS:
  1263. #endif
  1264. default:
  1265. return 0;
  1266. case CHIP_VEGA10:
  1267. chip_name = "vega10";
  1268. break;
  1269. case CHIP_RAVEN:
  1270. chip_name = "raven";
  1271. break;
  1272. }
  1273. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
  1274. err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
  1275. if (err) {
  1276. dev_err(adev->dev,
  1277. "Failed to load gpu_info firmware \"%s\"\n",
  1278. fw_name);
  1279. goto out;
  1280. }
  1281. err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
  1282. if (err) {
  1283. dev_err(adev->dev,
  1284. "Failed to validate gpu_info firmware \"%s\"\n",
  1285. fw_name);
  1286. goto out;
  1287. }
  1288. hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
  1289. amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
  1290. switch (hdr->version_major) {
  1291. case 1:
  1292. {
  1293. const struct gpu_info_firmware_v1_0 *gpu_info_fw =
  1294. (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
  1295. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1296. adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
  1297. adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
  1298. adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
  1299. adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
  1300. adev->gfx.config.max_texture_channel_caches =
  1301. le32_to_cpu(gpu_info_fw->gc_num_tccs);
  1302. adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
  1303. adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
  1304. adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
  1305. adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
  1306. adev->gfx.config.double_offchip_lds_buf =
  1307. le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
  1308. adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
  1309. adev->gfx.cu_info.max_waves_per_simd =
  1310. le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
  1311. adev->gfx.cu_info.max_scratch_slots_per_cu =
  1312. le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
  1313. adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
  1314. break;
  1315. }
  1316. default:
  1317. dev_err(adev->dev,
  1318. "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
  1319. err = -EINVAL;
  1320. goto out;
  1321. }
  1322. out:
  1323. return err;
  1324. }
  1325. static int amdgpu_early_init(struct amdgpu_device *adev)
  1326. {
  1327. int i, r;
  1328. amdgpu_device_enable_virtual_display(adev);
  1329. switch (adev->asic_type) {
  1330. case CHIP_TOPAZ:
  1331. case CHIP_TONGA:
  1332. case CHIP_FIJI:
  1333. case CHIP_POLARIS11:
  1334. case CHIP_POLARIS10:
  1335. case CHIP_POLARIS12:
  1336. case CHIP_CARRIZO:
  1337. case CHIP_STONEY:
  1338. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
  1339. adev->family = AMDGPU_FAMILY_CZ;
  1340. else
  1341. adev->family = AMDGPU_FAMILY_VI;
  1342. r = vi_set_ip_blocks(adev);
  1343. if (r)
  1344. return r;
  1345. break;
  1346. #ifdef CONFIG_DRM_AMDGPU_SI
  1347. case CHIP_VERDE:
  1348. case CHIP_TAHITI:
  1349. case CHIP_PITCAIRN:
  1350. case CHIP_OLAND:
  1351. case CHIP_HAINAN:
  1352. adev->family = AMDGPU_FAMILY_SI;
  1353. r = si_set_ip_blocks(adev);
  1354. if (r)
  1355. return r;
  1356. break;
  1357. #endif
  1358. #ifdef CONFIG_DRM_AMDGPU_CIK
  1359. case CHIP_BONAIRE:
  1360. case CHIP_HAWAII:
  1361. case CHIP_KAVERI:
  1362. case CHIP_KABINI:
  1363. case CHIP_MULLINS:
  1364. if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
  1365. adev->family = AMDGPU_FAMILY_CI;
  1366. else
  1367. adev->family = AMDGPU_FAMILY_KV;
  1368. r = cik_set_ip_blocks(adev);
  1369. if (r)
  1370. return r;
  1371. break;
  1372. #endif
  1373. case CHIP_VEGA10:
  1374. case CHIP_RAVEN:
  1375. if (adev->asic_type == CHIP_RAVEN)
  1376. adev->family = AMDGPU_FAMILY_RV;
  1377. else
  1378. adev->family = AMDGPU_FAMILY_AI;
  1379. r = soc15_set_ip_blocks(adev);
  1380. if (r)
  1381. return r;
  1382. break;
  1383. default:
  1384. /* FIXME: not supported yet */
  1385. return -EINVAL;
  1386. }
  1387. r = amdgpu_device_parse_gpu_info_fw(adev);
  1388. if (r)
  1389. return r;
  1390. if (amdgpu_sriov_vf(adev)) {
  1391. r = amdgpu_virt_request_full_gpu(adev, true);
  1392. if (r)
  1393. return r;
  1394. }
  1395. for (i = 0; i < adev->num_ip_blocks; i++) {
  1396. if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
  1397. DRM_ERROR("disabled ip block: %d <%s>\n",
  1398. i, adev->ip_blocks[i].version->funcs->name);
  1399. adev->ip_blocks[i].status.valid = false;
  1400. } else {
  1401. if (adev->ip_blocks[i].version->funcs->early_init) {
  1402. r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
  1403. if (r == -ENOENT) {
  1404. adev->ip_blocks[i].status.valid = false;
  1405. } else if (r) {
  1406. DRM_ERROR("early_init of IP block <%s> failed %d\n",
  1407. adev->ip_blocks[i].version->funcs->name, r);
  1408. return r;
  1409. } else {
  1410. adev->ip_blocks[i].status.valid = true;
  1411. }
  1412. } else {
  1413. adev->ip_blocks[i].status.valid = true;
  1414. }
  1415. }
  1416. }
  1417. adev->cg_flags &= amdgpu_cg_mask;
  1418. adev->pg_flags &= amdgpu_pg_mask;
  1419. return 0;
  1420. }
  1421. static int amdgpu_init(struct amdgpu_device *adev)
  1422. {
  1423. int i, r;
  1424. for (i = 0; i < adev->num_ip_blocks; i++) {
  1425. if (!adev->ip_blocks[i].status.valid)
  1426. continue;
  1427. r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
  1428. if (r) {
  1429. DRM_ERROR("sw_init of IP block <%s> failed %d\n",
  1430. adev->ip_blocks[i].version->funcs->name, r);
  1431. return r;
  1432. }
  1433. adev->ip_blocks[i].status.sw = true;
  1434. /* need to do gmc hw init early so we can allocate gpu mem */
  1435. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1436. r = amdgpu_vram_scratch_init(adev);
  1437. if (r) {
  1438. DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
  1439. return r;
  1440. }
  1441. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1442. if (r) {
  1443. DRM_ERROR("hw_init %d failed %d\n", i, r);
  1444. return r;
  1445. }
  1446. r = amdgpu_wb_init(adev);
  1447. if (r) {
  1448. DRM_ERROR("amdgpu_wb_init failed %d\n", r);
  1449. return r;
  1450. }
  1451. adev->ip_blocks[i].status.hw = true;
  1452. /* right after GMC hw init, we create CSA */
  1453. if (amdgpu_sriov_vf(adev)) {
  1454. r = amdgpu_allocate_static_csa(adev);
  1455. if (r) {
  1456. DRM_ERROR("allocate CSA failed %d\n", r);
  1457. return r;
  1458. }
  1459. }
  1460. }
  1461. }
  1462. for (i = 0; i < adev->num_ip_blocks; i++) {
  1463. if (!adev->ip_blocks[i].status.sw)
  1464. continue;
  1465. /* gmc hw init is done early */
  1466. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC)
  1467. continue;
  1468. r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
  1469. if (r) {
  1470. DRM_ERROR("hw_init of IP block <%s> failed %d\n",
  1471. adev->ip_blocks[i].version->funcs->name, r);
  1472. return r;
  1473. }
  1474. adev->ip_blocks[i].status.hw = true;
  1475. }
  1476. return 0;
  1477. }
  1478. static void amdgpu_fill_reset_magic(struct amdgpu_device *adev)
  1479. {
  1480. memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
  1481. }
  1482. static bool amdgpu_check_vram_lost(struct amdgpu_device *adev)
  1483. {
  1484. return !!memcmp(adev->gart.ptr, adev->reset_magic,
  1485. AMDGPU_RESET_MAGIC_NUM);
  1486. }
  1487. static int amdgpu_late_set_cg_state(struct amdgpu_device *adev)
  1488. {
  1489. int i = 0, r;
  1490. for (i = 0; i < adev->num_ip_blocks; i++) {
  1491. if (!adev->ip_blocks[i].status.valid)
  1492. continue;
  1493. /* skip CG for VCE/UVD, it's handled specially */
  1494. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1495. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1496. /* enable clockgating to save power */
  1497. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1498. AMD_CG_STATE_GATE);
  1499. if (r) {
  1500. DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
  1501. adev->ip_blocks[i].version->funcs->name, r);
  1502. return r;
  1503. }
  1504. }
  1505. }
  1506. return 0;
  1507. }
  1508. static int amdgpu_late_init(struct amdgpu_device *adev)
  1509. {
  1510. int i = 0, r;
  1511. for (i = 0; i < adev->num_ip_blocks; i++) {
  1512. if (!adev->ip_blocks[i].status.valid)
  1513. continue;
  1514. if (adev->ip_blocks[i].version->funcs->late_init) {
  1515. r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
  1516. if (r) {
  1517. DRM_ERROR("late_init of IP block <%s> failed %d\n",
  1518. adev->ip_blocks[i].version->funcs->name, r);
  1519. return r;
  1520. }
  1521. adev->ip_blocks[i].status.late_initialized = true;
  1522. }
  1523. }
  1524. mod_delayed_work(system_wq, &adev->late_init_work,
  1525. msecs_to_jiffies(AMDGPU_RESUME_MS));
  1526. amdgpu_fill_reset_magic(adev);
  1527. return 0;
  1528. }
  1529. static int amdgpu_fini(struct amdgpu_device *adev)
  1530. {
  1531. int i, r;
  1532. /* need to disable SMC first */
  1533. for (i = 0; i < adev->num_ip_blocks; i++) {
  1534. if (!adev->ip_blocks[i].status.hw)
  1535. continue;
  1536. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
  1537. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1538. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1539. AMD_CG_STATE_UNGATE);
  1540. if (r) {
  1541. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1542. adev->ip_blocks[i].version->funcs->name, r);
  1543. return r;
  1544. }
  1545. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1546. /* XXX handle errors */
  1547. if (r) {
  1548. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1549. adev->ip_blocks[i].version->funcs->name, r);
  1550. }
  1551. adev->ip_blocks[i].status.hw = false;
  1552. break;
  1553. }
  1554. }
  1555. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1556. if (!adev->ip_blocks[i].status.hw)
  1557. continue;
  1558. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
  1559. amdgpu_wb_fini(adev);
  1560. amdgpu_vram_scratch_fini(adev);
  1561. }
  1562. if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
  1563. adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE) {
  1564. /* ungate blocks before hw fini so that we can shutdown the blocks safely */
  1565. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1566. AMD_CG_STATE_UNGATE);
  1567. if (r) {
  1568. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1569. adev->ip_blocks[i].version->funcs->name, r);
  1570. return r;
  1571. }
  1572. }
  1573. r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
  1574. /* XXX handle errors */
  1575. if (r) {
  1576. DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
  1577. adev->ip_blocks[i].version->funcs->name, r);
  1578. }
  1579. adev->ip_blocks[i].status.hw = false;
  1580. }
  1581. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1582. if (!adev->ip_blocks[i].status.sw)
  1583. continue;
  1584. r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
  1585. /* XXX handle errors */
  1586. if (r) {
  1587. DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
  1588. adev->ip_blocks[i].version->funcs->name, r);
  1589. }
  1590. adev->ip_blocks[i].status.sw = false;
  1591. adev->ip_blocks[i].status.valid = false;
  1592. }
  1593. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1594. if (!adev->ip_blocks[i].status.late_initialized)
  1595. continue;
  1596. if (adev->ip_blocks[i].version->funcs->late_fini)
  1597. adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
  1598. adev->ip_blocks[i].status.late_initialized = false;
  1599. }
  1600. if (amdgpu_sriov_vf(adev))
  1601. amdgpu_virt_release_full_gpu(adev, false);
  1602. return 0;
  1603. }
  1604. static void amdgpu_late_init_func_handler(struct work_struct *work)
  1605. {
  1606. struct amdgpu_device *adev =
  1607. container_of(work, struct amdgpu_device, late_init_work.work);
  1608. amdgpu_late_set_cg_state(adev);
  1609. }
  1610. int amdgpu_suspend(struct amdgpu_device *adev)
  1611. {
  1612. int i, r;
  1613. if (amdgpu_sriov_vf(adev))
  1614. amdgpu_virt_request_full_gpu(adev, false);
  1615. /* ungate SMC block first */
  1616. r = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
  1617. AMD_CG_STATE_UNGATE);
  1618. if (r) {
  1619. DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n",r);
  1620. }
  1621. for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
  1622. if (!adev->ip_blocks[i].status.valid)
  1623. continue;
  1624. /* ungate blocks so that suspend can properly shut them down */
  1625. if (i != AMD_IP_BLOCK_TYPE_SMC) {
  1626. r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
  1627. AMD_CG_STATE_UNGATE);
  1628. if (r) {
  1629. DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
  1630. adev->ip_blocks[i].version->funcs->name, r);
  1631. }
  1632. }
  1633. /* XXX handle errors */
  1634. r = adev->ip_blocks[i].version->funcs->suspend(adev);
  1635. /* XXX handle errors */
  1636. if (r) {
  1637. DRM_ERROR("suspend of IP block <%s> failed %d\n",
  1638. adev->ip_blocks[i].version->funcs->name, r);
  1639. }
  1640. }
  1641. if (amdgpu_sriov_vf(adev))
  1642. amdgpu_virt_release_full_gpu(adev, false);
  1643. return 0;
  1644. }
  1645. static int amdgpu_sriov_reinit_early(struct amdgpu_device *adev)
  1646. {
  1647. int i, r;
  1648. static enum amd_ip_block_type ip_order[] = {
  1649. AMD_IP_BLOCK_TYPE_GMC,
  1650. AMD_IP_BLOCK_TYPE_COMMON,
  1651. AMD_IP_BLOCK_TYPE_IH,
  1652. };
  1653. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1654. int j;
  1655. struct amdgpu_ip_block *block;
  1656. for (j = 0; j < adev->num_ip_blocks; j++) {
  1657. block = &adev->ip_blocks[j];
  1658. if (block->version->type != ip_order[i] ||
  1659. !block->status.valid)
  1660. continue;
  1661. r = block->version->funcs->hw_init(adev);
  1662. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1663. }
  1664. }
  1665. return 0;
  1666. }
  1667. static int amdgpu_sriov_reinit_late(struct amdgpu_device *adev)
  1668. {
  1669. int i, r;
  1670. static enum amd_ip_block_type ip_order[] = {
  1671. AMD_IP_BLOCK_TYPE_SMC,
  1672. AMD_IP_BLOCK_TYPE_DCE,
  1673. AMD_IP_BLOCK_TYPE_GFX,
  1674. AMD_IP_BLOCK_TYPE_SDMA,
  1675. AMD_IP_BLOCK_TYPE_UVD,
  1676. AMD_IP_BLOCK_TYPE_VCE
  1677. };
  1678. for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
  1679. int j;
  1680. struct amdgpu_ip_block *block;
  1681. for (j = 0; j < adev->num_ip_blocks; j++) {
  1682. block = &adev->ip_blocks[j];
  1683. if (block->version->type != ip_order[i] ||
  1684. !block->status.valid)
  1685. continue;
  1686. r = block->version->funcs->hw_init(adev);
  1687. DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
  1688. }
  1689. }
  1690. return 0;
  1691. }
  1692. static int amdgpu_resume_phase1(struct amdgpu_device *adev)
  1693. {
  1694. int i, r;
  1695. for (i = 0; i < adev->num_ip_blocks; i++) {
  1696. if (!adev->ip_blocks[i].status.valid)
  1697. continue;
  1698. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1699. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1700. adev->ip_blocks[i].version->type ==
  1701. AMD_IP_BLOCK_TYPE_IH) {
  1702. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1703. if (r) {
  1704. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1705. adev->ip_blocks[i].version->funcs->name, r);
  1706. return r;
  1707. }
  1708. }
  1709. }
  1710. return 0;
  1711. }
  1712. static int amdgpu_resume_phase2(struct amdgpu_device *adev)
  1713. {
  1714. int i, r;
  1715. for (i = 0; i < adev->num_ip_blocks; i++) {
  1716. if (!adev->ip_blocks[i].status.valid)
  1717. continue;
  1718. if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
  1719. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
  1720. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH )
  1721. continue;
  1722. r = adev->ip_blocks[i].version->funcs->resume(adev);
  1723. if (r) {
  1724. DRM_ERROR("resume of IP block <%s> failed %d\n",
  1725. adev->ip_blocks[i].version->funcs->name, r);
  1726. return r;
  1727. }
  1728. }
  1729. return 0;
  1730. }
  1731. static int amdgpu_resume(struct amdgpu_device *adev)
  1732. {
  1733. int r;
  1734. r = amdgpu_resume_phase1(adev);
  1735. if (r)
  1736. return r;
  1737. r = amdgpu_resume_phase2(adev);
  1738. return r;
  1739. }
  1740. static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
  1741. {
  1742. if (adev->is_atom_fw) {
  1743. if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
  1744. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1745. } else {
  1746. if (amdgpu_atombios_has_gpu_virtualization_table(adev))
  1747. adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
  1748. }
  1749. }
  1750. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
  1751. {
  1752. switch (asic_type) {
  1753. #if defined(CONFIG_DRM_AMD_DC)
  1754. case CHIP_BONAIRE:
  1755. case CHIP_HAWAII:
  1756. case CHIP_CARRIZO:
  1757. case CHIP_STONEY:
  1758. case CHIP_POLARIS11:
  1759. case CHIP_POLARIS10:
  1760. case CHIP_POLARIS12:
  1761. case CHIP_TONGA:
  1762. case CHIP_FIJI:
  1763. case CHIP_VEGA10:
  1764. #if defined(CONFIG_DRM_AMD_DC_PRE_VEGA)
  1765. return amdgpu_dc != 0;
  1766. #else
  1767. return amdgpu_dc > 0;
  1768. #endif
  1769. #endif
  1770. #if defined(CONFIG_DRM_AMD_DC) && defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1771. case CHIP_RAVEN:
  1772. return amdgpu_dc != 0;
  1773. #endif
  1774. default:
  1775. return false;
  1776. }
  1777. }
  1778. /**
  1779. * amdgpu_device_has_dc_support - check if dc is supported
  1780. *
  1781. * @adev: amdgpu_device_pointer
  1782. *
  1783. * Returns true for supported, false for not supported
  1784. */
  1785. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
  1786. {
  1787. if (amdgpu_sriov_vf(adev))
  1788. return false;
  1789. return amdgpu_device_asic_has_dc_support(adev->asic_type);
  1790. }
  1791. /**
  1792. * amdgpu_device_init - initialize the driver
  1793. *
  1794. * @adev: amdgpu_device pointer
  1795. * @pdev: drm dev pointer
  1796. * @pdev: pci dev pointer
  1797. * @flags: driver flags
  1798. *
  1799. * Initializes the driver info and hw (all asics).
  1800. * Returns 0 for success or an error on failure.
  1801. * Called at driver startup.
  1802. */
  1803. int amdgpu_device_init(struct amdgpu_device *adev,
  1804. struct drm_device *ddev,
  1805. struct pci_dev *pdev,
  1806. uint32_t flags)
  1807. {
  1808. int r, i;
  1809. bool runtime = false;
  1810. u32 max_MBps;
  1811. adev->shutdown = false;
  1812. adev->dev = &pdev->dev;
  1813. adev->ddev = ddev;
  1814. adev->pdev = pdev;
  1815. adev->flags = flags;
  1816. adev->asic_type = flags & AMD_ASIC_MASK;
  1817. adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
  1818. adev->mc.gart_size = 512 * 1024 * 1024;
  1819. adev->accel_working = false;
  1820. adev->num_rings = 0;
  1821. adev->mman.buffer_funcs = NULL;
  1822. adev->mman.buffer_funcs_ring = NULL;
  1823. adev->vm_manager.vm_pte_funcs = NULL;
  1824. adev->vm_manager.vm_pte_num_rings = 0;
  1825. adev->gart.gart_funcs = NULL;
  1826. adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
  1827. adev->smc_rreg = &amdgpu_invalid_rreg;
  1828. adev->smc_wreg = &amdgpu_invalid_wreg;
  1829. adev->pcie_rreg = &amdgpu_invalid_rreg;
  1830. adev->pcie_wreg = &amdgpu_invalid_wreg;
  1831. adev->pciep_rreg = &amdgpu_invalid_rreg;
  1832. adev->pciep_wreg = &amdgpu_invalid_wreg;
  1833. adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
  1834. adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
  1835. adev->didt_rreg = &amdgpu_invalid_rreg;
  1836. adev->didt_wreg = &amdgpu_invalid_wreg;
  1837. adev->gc_cac_rreg = &amdgpu_invalid_rreg;
  1838. adev->gc_cac_wreg = &amdgpu_invalid_wreg;
  1839. adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
  1840. adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
  1841. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
  1842. amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
  1843. pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
  1844. /* mutex initialization are all done here so we
  1845. * can recall function without having locking issues */
  1846. atomic_set(&adev->irq.ih.lock, 0);
  1847. mutex_init(&adev->firmware.mutex);
  1848. mutex_init(&adev->pm.mutex);
  1849. mutex_init(&adev->gfx.gpu_clock_mutex);
  1850. mutex_init(&adev->srbm_mutex);
  1851. mutex_init(&adev->grbm_idx_mutex);
  1852. mutex_init(&adev->mn_lock);
  1853. hash_init(adev->mn_hash);
  1854. amdgpu_check_arguments(adev);
  1855. spin_lock_init(&adev->mmio_idx_lock);
  1856. spin_lock_init(&adev->smc_idx_lock);
  1857. spin_lock_init(&adev->pcie_idx_lock);
  1858. spin_lock_init(&adev->uvd_ctx_idx_lock);
  1859. spin_lock_init(&adev->didt_idx_lock);
  1860. spin_lock_init(&adev->gc_cac_idx_lock);
  1861. spin_lock_init(&adev->se_cac_idx_lock);
  1862. spin_lock_init(&adev->audio_endpt_idx_lock);
  1863. spin_lock_init(&adev->mm_stats.lock);
  1864. INIT_LIST_HEAD(&adev->shadow_list);
  1865. mutex_init(&adev->shadow_list_lock);
  1866. INIT_LIST_HEAD(&adev->gtt_list);
  1867. spin_lock_init(&adev->gtt_list_lock);
  1868. INIT_LIST_HEAD(&adev->ring_lru_list);
  1869. spin_lock_init(&adev->ring_lru_list_lock);
  1870. INIT_DELAYED_WORK(&adev->late_init_work, amdgpu_late_init_func_handler);
  1871. /* Registers mapping */
  1872. /* TODO: block userspace mapping of io register */
  1873. if (adev->asic_type >= CHIP_BONAIRE) {
  1874. adev->rmmio_base = pci_resource_start(adev->pdev, 5);
  1875. adev->rmmio_size = pci_resource_len(adev->pdev, 5);
  1876. } else {
  1877. adev->rmmio_base = pci_resource_start(adev->pdev, 2);
  1878. adev->rmmio_size = pci_resource_len(adev->pdev, 2);
  1879. }
  1880. adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
  1881. if (adev->rmmio == NULL) {
  1882. return -ENOMEM;
  1883. }
  1884. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
  1885. DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
  1886. /* doorbell bar mapping */
  1887. amdgpu_doorbell_init(adev);
  1888. /* io port mapping */
  1889. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1890. if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
  1891. adev->rio_mem_size = pci_resource_len(adev->pdev, i);
  1892. adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
  1893. break;
  1894. }
  1895. }
  1896. if (adev->rio_mem == NULL)
  1897. DRM_INFO("PCI I/O BAR is not found.\n");
  1898. /* early init functions */
  1899. r = amdgpu_early_init(adev);
  1900. if (r)
  1901. return r;
  1902. /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
  1903. /* this will fail for cards that aren't VGA class devices, just
  1904. * ignore it */
  1905. vga_client_register(adev->pdev, adev, NULL, amdgpu_vga_set_decode);
  1906. if (amdgpu_runtime_pm == 1)
  1907. runtime = true;
  1908. if (amdgpu_device_is_px(ddev))
  1909. runtime = true;
  1910. if (!pci_is_thunderbolt_attached(adev->pdev))
  1911. vga_switcheroo_register_client(adev->pdev,
  1912. &amdgpu_switcheroo_ops, runtime);
  1913. if (runtime)
  1914. vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
  1915. /* Read BIOS */
  1916. if (!amdgpu_get_bios(adev)) {
  1917. r = -EINVAL;
  1918. goto failed;
  1919. }
  1920. r = amdgpu_atombios_init(adev);
  1921. if (r) {
  1922. dev_err(adev->dev, "amdgpu_atombios_init failed\n");
  1923. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
  1924. goto failed;
  1925. }
  1926. /* detect if we are with an SRIOV vbios */
  1927. amdgpu_device_detect_sriov_bios(adev);
  1928. /* Post card if necessary */
  1929. if (amdgpu_vpost_needed(adev)) {
  1930. if (!adev->bios) {
  1931. dev_err(adev->dev, "no vBIOS found\n");
  1932. amdgpu_vf_error_put(AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
  1933. r = -EINVAL;
  1934. goto failed;
  1935. }
  1936. DRM_INFO("GPU posting now...\n");
  1937. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  1938. if (r) {
  1939. dev_err(adev->dev, "gpu post error!\n");
  1940. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_POST_ERROR, 0, 0);
  1941. goto failed;
  1942. }
  1943. } else {
  1944. DRM_INFO("GPU post is not needed\n");
  1945. }
  1946. if (adev->is_atom_fw) {
  1947. /* Initialize clocks */
  1948. r = amdgpu_atomfirmware_get_clock_info(adev);
  1949. if (r) {
  1950. dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
  1951. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1952. goto failed;
  1953. }
  1954. } else {
  1955. /* Initialize clocks */
  1956. r = amdgpu_atombios_get_clock_info(adev);
  1957. if (r) {
  1958. dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
  1959. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
  1960. goto failed;
  1961. }
  1962. /* init i2c buses */
  1963. if (!amdgpu_device_has_dc_support(adev))
  1964. amdgpu_atombios_i2c_init(adev);
  1965. }
  1966. /* Fence driver */
  1967. r = amdgpu_fence_driver_init(adev);
  1968. if (r) {
  1969. dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
  1970. amdgpu_vf_error_put(AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
  1971. goto failed;
  1972. }
  1973. /* init the mode config */
  1974. drm_mode_config_init(adev->ddev);
  1975. r = amdgpu_init(adev);
  1976. if (r) {
  1977. dev_err(adev->dev, "amdgpu_init failed\n");
  1978. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
  1979. amdgpu_fini(adev);
  1980. goto failed;
  1981. }
  1982. adev->accel_working = true;
  1983. amdgpu_vm_check_compute_bug(adev);
  1984. /* Initialize the buffer migration limit. */
  1985. if (amdgpu_moverate >= 0)
  1986. max_MBps = amdgpu_moverate;
  1987. else
  1988. max_MBps = 8; /* Allow 8 MB/s. */
  1989. /* Get a log2 for easy divisions. */
  1990. adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
  1991. r = amdgpu_ib_pool_init(adev);
  1992. if (r) {
  1993. dev_err(adev->dev, "IB initialization failed (%d).\n", r);
  1994. amdgpu_vf_error_put(AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
  1995. goto failed;
  1996. }
  1997. r = amdgpu_ib_ring_tests(adev);
  1998. if (r)
  1999. DRM_ERROR("ib ring test failed (%d).\n", r);
  2000. amdgpu_fbdev_init(adev);
  2001. r = amdgpu_gem_debugfs_init(adev);
  2002. if (r)
  2003. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  2004. r = amdgpu_debugfs_regs_init(adev);
  2005. if (r)
  2006. DRM_ERROR("registering register debugfs failed (%d).\n", r);
  2007. r = amdgpu_debugfs_test_ib_ring_init(adev);
  2008. if (r)
  2009. DRM_ERROR("registering register test ib ring debugfs failed (%d).\n", r);
  2010. r = amdgpu_debugfs_firmware_init(adev);
  2011. if (r)
  2012. DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
  2013. r = amdgpu_debugfs_vbios_dump_init(adev);
  2014. if (r)
  2015. DRM_ERROR("Creating vbios dump debugfs failed (%d).\n", r);
  2016. if ((amdgpu_testing & 1)) {
  2017. if (adev->accel_working)
  2018. amdgpu_test_moves(adev);
  2019. else
  2020. DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
  2021. }
  2022. if (amdgpu_benchmarking) {
  2023. if (adev->accel_working)
  2024. amdgpu_benchmark(adev, amdgpu_benchmarking);
  2025. else
  2026. DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
  2027. }
  2028. /* enable clockgating, etc. after ib tests, etc. since some blocks require
  2029. * explicit gating rather than handling it automatically.
  2030. */
  2031. r = amdgpu_late_init(adev);
  2032. if (r) {
  2033. dev_err(adev->dev, "amdgpu_late_init failed\n");
  2034. amdgpu_vf_error_put(AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
  2035. goto failed;
  2036. }
  2037. return 0;
  2038. failed:
  2039. amdgpu_vf_error_trans_all(adev);
  2040. if (runtime)
  2041. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2042. return r;
  2043. }
  2044. /**
  2045. * amdgpu_device_fini - tear down the driver
  2046. *
  2047. * @adev: amdgpu_device pointer
  2048. *
  2049. * Tear down the driver info (all asics).
  2050. * Called at driver shutdown.
  2051. */
  2052. void amdgpu_device_fini(struct amdgpu_device *adev)
  2053. {
  2054. int r;
  2055. DRM_INFO("amdgpu: finishing device.\n");
  2056. adev->shutdown = true;
  2057. if (adev->mode_info.mode_config_initialized)
  2058. drm_crtc_force_disable_all(adev->ddev);
  2059. /* evict vram memory */
  2060. amdgpu_bo_evict_vram(adev);
  2061. amdgpu_ib_pool_fini(adev);
  2062. amdgpu_fence_driver_fini(adev);
  2063. amdgpu_fbdev_fini(adev);
  2064. r = amdgpu_fini(adev);
  2065. if (adev->firmware.gpu_info_fw) {
  2066. release_firmware(adev->firmware.gpu_info_fw);
  2067. adev->firmware.gpu_info_fw = NULL;
  2068. }
  2069. adev->accel_working = false;
  2070. cancel_delayed_work_sync(&adev->late_init_work);
  2071. /* free i2c buses */
  2072. if (!amdgpu_device_has_dc_support(adev))
  2073. amdgpu_i2c_fini(adev);
  2074. amdgpu_atombios_fini(adev);
  2075. kfree(adev->bios);
  2076. adev->bios = NULL;
  2077. if (!pci_is_thunderbolt_attached(adev->pdev))
  2078. vga_switcheroo_unregister_client(adev->pdev);
  2079. if (adev->flags & AMD_IS_PX)
  2080. vga_switcheroo_fini_domain_pm_ops(adev->dev);
  2081. vga_client_register(adev->pdev, NULL, NULL, NULL);
  2082. if (adev->rio_mem)
  2083. pci_iounmap(adev->pdev, adev->rio_mem);
  2084. adev->rio_mem = NULL;
  2085. iounmap(adev->rmmio);
  2086. adev->rmmio = NULL;
  2087. amdgpu_doorbell_fini(adev);
  2088. amdgpu_debugfs_regs_cleanup(adev);
  2089. }
  2090. /*
  2091. * Suspend & resume.
  2092. */
  2093. /**
  2094. * amdgpu_device_suspend - initiate device suspend
  2095. *
  2096. * @pdev: drm dev pointer
  2097. * @state: suspend state
  2098. *
  2099. * Puts the hw in the suspend state (all asics).
  2100. * Returns 0 for success or an error on failure.
  2101. * Called at driver suspend.
  2102. */
  2103. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
  2104. {
  2105. struct amdgpu_device *adev;
  2106. struct drm_crtc *crtc;
  2107. struct drm_connector *connector;
  2108. int r;
  2109. if (dev == NULL || dev->dev_private == NULL) {
  2110. return -ENODEV;
  2111. }
  2112. adev = dev->dev_private;
  2113. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2114. return 0;
  2115. drm_kms_helper_poll_disable(dev);
  2116. if (!amdgpu_device_has_dc_support(adev)) {
  2117. /* turn off display hw */
  2118. drm_modeset_lock_all(dev);
  2119. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2120. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  2121. }
  2122. drm_modeset_unlock_all(dev);
  2123. }
  2124. amdgpu_amdkfd_suspend(adev);
  2125. /* unpin the front buffers and cursors */
  2126. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2127. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2128. struct amdgpu_framebuffer *rfb = to_amdgpu_framebuffer(crtc->primary->fb);
  2129. struct amdgpu_bo *robj;
  2130. if (amdgpu_crtc->cursor_bo) {
  2131. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2132. r = amdgpu_bo_reserve(aobj, true);
  2133. if (r == 0) {
  2134. amdgpu_bo_unpin(aobj);
  2135. amdgpu_bo_unreserve(aobj);
  2136. }
  2137. }
  2138. if (rfb == NULL || rfb->obj == NULL) {
  2139. continue;
  2140. }
  2141. robj = gem_to_amdgpu_bo(rfb->obj);
  2142. /* don't unpin kernel fb objects */
  2143. if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
  2144. r = amdgpu_bo_reserve(robj, true);
  2145. if (r == 0) {
  2146. amdgpu_bo_unpin(robj);
  2147. amdgpu_bo_unreserve(robj);
  2148. }
  2149. }
  2150. }
  2151. /* evict vram memory */
  2152. amdgpu_bo_evict_vram(adev);
  2153. amdgpu_fence_driver_suspend(adev);
  2154. r = amdgpu_suspend(adev);
  2155. /* evict remaining vram memory
  2156. * This second call to evict vram is to evict the gart page table
  2157. * using the CPU.
  2158. */
  2159. amdgpu_bo_evict_vram(adev);
  2160. amdgpu_atombios_scratch_regs_save(adev);
  2161. pci_save_state(dev->pdev);
  2162. if (suspend) {
  2163. /* Shut down the device */
  2164. pci_disable_device(dev->pdev);
  2165. pci_set_power_state(dev->pdev, PCI_D3hot);
  2166. } else {
  2167. r = amdgpu_asic_reset(adev);
  2168. if (r)
  2169. DRM_ERROR("amdgpu asic reset failed\n");
  2170. }
  2171. if (fbcon) {
  2172. console_lock();
  2173. amdgpu_fbdev_set_suspend(adev, 1);
  2174. console_unlock();
  2175. }
  2176. return 0;
  2177. }
  2178. /**
  2179. * amdgpu_device_resume - initiate device resume
  2180. *
  2181. * @pdev: drm dev pointer
  2182. *
  2183. * Bring the hw back to operating state (all asics).
  2184. * Returns 0 for success or an error on failure.
  2185. * Called at driver resume.
  2186. */
  2187. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
  2188. {
  2189. struct drm_connector *connector;
  2190. struct amdgpu_device *adev = dev->dev_private;
  2191. struct drm_crtc *crtc;
  2192. int r = 0;
  2193. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  2194. return 0;
  2195. if (fbcon)
  2196. console_lock();
  2197. if (resume) {
  2198. pci_set_power_state(dev->pdev, PCI_D0);
  2199. pci_restore_state(dev->pdev);
  2200. r = pci_enable_device(dev->pdev);
  2201. if (r)
  2202. goto unlock;
  2203. }
  2204. amdgpu_atombios_scratch_regs_restore(adev);
  2205. /* post card */
  2206. if (amdgpu_need_post(adev)) {
  2207. r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2208. if (r)
  2209. DRM_ERROR("amdgpu asic init failed\n");
  2210. }
  2211. r = amdgpu_resume(adev);
  2212. if (r) {
  2213. DRM_ERROR("amdgpu_resume failed (%d).\n", r);
  2214. goto unlock;
  2215. }
  2216. amdgpu_fence_driver_resume(adev);
  2217. if (resume) {
  2218. r = amdgpu_ib_ring_tests(adev);
  2219. if (r)
  2220. DRM_ERROR("ib ring test failed (%d).\n", r);
  2221. }
  2222. r = amdgpu_late_init(adev);
  2223. if (r)
  2224. goto unlock;
  2225. /* pin cursors */
  2226. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2227. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2228. if (amdgpu_crtc->cursor_bo) {
  2229. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2230. r = amdgpu_bo_reserve(aobj, true);
  2231. if (r == 0) {
  2232. r = amdgpu_bo_pin(aobj,
  2233. AMDGPU_GEM_DOMAIN_VRAM,
  2234. &amdgpu_crtc->cursor_addr);
  2235. if (r != 0)
  2236. DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
  2237. amdgpu_bo_unreserve(aobj);
  2238. }
  2239. }
  2240. }
  2241. r = amdgpu_amdkfd_resume(adev);
  2242. if (r)
  2243. return r;
  2244. /* blat the mode back in */
  2245. if (fbcon) {
  2246. if (!amdgpu_device_has_dc_support(adev)) {
  2247. /* pre DCE11 */
  2248. drm_helper_resume_force_mode(dev);
  2249. /* turn on display hw */
  2250. drm_modeset_lock_all(dev);
  2251. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  2252. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  2253. }
  2254. drm_modeset_unlock_all(dev);
  2255. } else {
  2256. /*
  2257. * There is no equivalent atomic helper to turn on
  2258. * display, so we defined our own function for this,
  2259. * once suspend resume is supported by the atomic
  2260. * framework this will be reworked
  2261. */
  2262. amdgpu_dm_display_resume(adev);
  2263. }
  2264. }
  2265. drm_kms_helper_poll_enable(dev);
  2266. /*
  2267. * Most of the connector probing functions try to acquire runtime pm
  2268. * refs to ensure that the GPU is powered on when connector polling is
  2269. * performed. Since we're calling this from a runtime PM callback,
  2270. * trying to acquire rpm refs will cause us to deadlock.
  2271. *
  2272. * Since we're guaranteed to be holding the rpm lock, it's safe to
  2273. * temporarily disable the rpm helpers so this doesn't deadlock us.
  2274. */
  2275. #ifdef CONFIG_PM
  2276. dev->dev->power.disable_depth++;
  2277. #endif
  2278. if (!amdgpu_device_has_dc_support(adev))
  2279. drm_helper_hpd_irq_event(dev);
  2280. else
  2281. drm_kms_helper_hotplug_event(dev);
  2282. #ifdef CONFIG_PM
  2283. dev->dev->power.disable_depth--;
  2284. #endif
  2285. if (fbcon)
  2286. amdgpu_fbdev_set_suspend(adev, 0);
  2287. unlock:
  2288. if (fbcon)
  2289. console_unlock();
  2290. return r;
  2291. }
  2292. static bool amdgpu_check_soft_reset(struct amdgpu_device *adev)
  2293. {
  2294. int i;
  2295. bool asic_hang = false;
  2296. for (i = 0; i < adev->num_ip_blocks; i++) {
  2297. if (!adev->ip_blocks[i].status.valid)
  2298. continue;
  2299. if (adev->ip_blocks[i].version->funcs->check_soft_reset)
  2300. adev->ip_blocks[i].status.hang =
  2301. adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
  2302. if (adev->ip_blocks[i].status.hang) {
  2303. DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
  2304. asic_hang = true;
  2305. }
  2306. }
  2307. return asic_hang;
  2308. }
  2309. static int amdgpu_pre_soft_reset(struct amdgpu_device *adev)
  2310. {
  2311. int i, r = 0;
  2312. for (i = 0; i < adev->num_ip_blocks; i++) {
  2313. if (!adev->ip_blocks[i].status.valid)
  2314. continue;
  2315. if (adev->ip_blocks[i].status.hang &&
  2316. adev->ip_blocks[i].version->funcs->pre_soft_reset) {
  2317. r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
  2318. if (r)
  2319. return r;
  2320. }
  2321. }
  2322. return 0;
  2323. }
  2324. static bool amdgpu_need_full_reset(struct amdgpu_device *adev)
  2325. {
  2326. int i;
  2327. for (i = 0; i < adev->num_ip_blocks; i++) {
  2328. if (!adev->ip_blocks[i].status.valid)
  2329. continue;
  2330. if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
  2331. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
  2332. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
  2333. (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
  2334. adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
  2335. if (adev->ip_blocks[i].status.hang) {
  2336. DRM_INFO("Some block need full reset!\n");
  2337. return true;
  2338. }
  2339. }
  2340. }
  2341. return false;
  2342. }
  2343. static int amdgpu_soft_reset(struct amdgpu_device *adev)
  2344. {
  2345. int i, r = 0;
  2346. for (i = 0; i < adev->num_ip_blocks; i++) {
  2347. if (!adev->ip_blocks[i].status.valid)
  2348. continue;
  2349. if (adev->ip_blocks[i].status.hang &&
  2350. adev->ip_blocks[i].version->funcs->soft_reset) {
  2351. r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
  2352. if (r)
  2353. return r;
  2354. }
  2355. }
  2356. return 0;
  2357. }
  2358. static int amdgpu_post_soft_reset(struct amdgpu_device *adev)
  2359. {
  2360. int i, r = 0;
  2361. for (i = 0; i < adev->num_ip_blocks; i++) {
  2362. if (!adev->ip_blocks[i].status.valid)
  2363. continue;
  2364. if (adev->ip_blocks[i].status.hang &&
  2365. adev->ip_blocks[i].version->funcs->post_soft_reset)
  2366. r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
  2367. if (r)
  2368. return r;
  2369. }
  2370. return 0;
  2371. }
  2372. bool amdgpu_need_backup(struct amdgpu_device *adev)
  2373. {
  2374. if (adev->flags & AMD_IS_APU)
  2375. return false;
  2376. return amdgpu_lockup_timeout > 0 ? true : false;
  2377. }
  2378. static int amdgpu_recover_vram_from_shadow(struct amdgpu_device *adev,
  2379. struct amdgpu_ring *ring,
  2380. struct amdgpu_bo *bo,
  2381. struct dma_fence **fence)
  2382. {
  2383. uint32_t domain;
  2384. int r;
  2385. if (!bo->shadow)
  2386. return 0;
  2387. r = amdgpu_bo_reserve(bo, true);
  2388. if (r)
  2389. return r;
  2390. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  2391. /* if bo has been evicted, then no need to recover */
  2392. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  2393. r = amdgpu_bo_validate(bo->shadow);
  2394. if (r) {
  2395. DRM_ERROR("bo validate failed!\n");
  2396. goto err;
  2397. }
  2398. r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
  2399. NULL, fence, true);
  2400. if (r) {
  2401. DRM_ERROR("recover page table failed!\n");
  2402. goto err;
  2403. }
  2404. }
  2405. err:
  2406. amdgpu_bo_unreserve(bo);
  2407. return r;
  2408. }
  2409. /**
  2410. * amdgpu_sriov_gpu_reset - reset the asic
  2411. *
  2412. * @adev: amdgpu device pointer
  2413. * @job: which job trigger hang
  2414. *
  2415. * Attempt the reset the GPU if it has hung (all asics).
  2416. * for SRIOV case.
  2417. * Returns 0 for success or an error on failure.
  2418. */
  2419. int amdgpu_sriov_gpu_reset(struct amdgpu_device *adev, struct amdgpu_job *job)
  2420. {
  2421. int i, j, r = 0;
  2422. int resched;
  2423. struct amdgpu_bo *bo, *tmp;
  2424. struct amdgpu_ring *ring;
  2425. struct dma_fence *fence = NULL, *next = NULL;
  2426. mutex_lock(&adev->virt.lock_reset);
  2427. atomic_inc(&adev->gpu_reset_counter);
  2428. adev->in_sriov_reset = true;
  2429. /* block TTM */
  2430. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2431. /* we start from the ring trigger GPU hang */
  2432. j = job ? job->ring->idx : 0;
  2433. /* block scheduler */
  2434. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2435. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2436. if (!ring || !ring->sched.thread)
  2437. continue;
  2438. kthread_park(ring->sched.thread);
  2439. if (job && j != i)
  2440. continue;
  2441. /* here give the last chance to check if job removed from mirror-list
  2442. * since we already pay some time on kthread_park */
  2443. if (job && list_empty(&job->base.node)) {
  2444. kthread_unpark(ring->sched.thread);
  2445. goto give_up_reset;
  2446. }
  2447. if (amd_sched_invalidate_job(&job->base, amdgpu_job_hang_limit))
  2448. amd_sched_job_kickout(&job->base);
  2449. /* only do job_reset on the hang ring if @job not NULL */
  2450. amd_sched_hw_job_reset(&ring->sched);
  2451. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2452. amdgpu_fence_driver_force_completion_ring(ring);
  2453. }
  2454. /* request to take full control of GPU before re-initialization */
  2455. if (job)
  2456. amdgpu_virt_reset_gpu(adev);
  2457. else
  2458. amdgpu_virt_request_full_gpu(adev, true);
  2459. /* Resume IP prior to SMC */
  2460. amdgpu_sriov_reinit_early(adev);
  2461. /* we need recover gart prior to run SMC/CP/SDMA resume */
  2462. amdgpu_ttm_recover_gart(adev);
  2463. /* now we are okay to resume SMC/CP/SDMA */
  2464. amdgpu_sriov_reinit_late(adev);
  2465. amdgpu_irq_gpu_reset_resume_helper(adev);
  2466. if (amdgpu_ib_ring_tests(adev))
  2467. dev_err(adev->dev, "[GPU_RESET] ib ring test failed (%d).\n", r);
  2468. /* release full control of GPU after ib test */
  2469. amdgpu_virt_release_full_gpu(adev, true);
  2470. DRM_INFO("recover vram bo from shadow\n");
  2471. ring = adev->mman.buffer_funcs_ring;
  2472. mutex_lock(&adev->shadow_list_lock);
  2473. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2474. next = NULL;
  2475. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2476. if (fence) {
  2477. r = dma_fence_wait(fence, false);
  2478. if (r) {
  2479. WARN(r, "recovery from shadow isn't completed\n");
  2480. break;
  2481. }
  2482. }
  2483. dma_fence_put(fence);
  2484. fence = next;
  2485. }
  2486. mutex_unlock(&adev->shadow_list_lock);
  2487. if (fence) {
  2488. r = dma_fence_wait(fence, false);
  2489. if (r)
  2490. WARN(r, "recovery from shadow isn't completed\n");
  2491. }
  2492. dma_fence_put(fence);
  2493. for (i = j; i < j + AMDGPU_MAX_RINGS; ++i) {
  2494. ring = adev->rings[i % AMDGPU_MAX_RINGS];
  2495. if (!ring || !ring->sched.thread)
  2496. continue;
  2497. if (job && j != i) {
  2498. kthread_unpark(ring->sched.thread);
  2499. continue;
  2500. }
  2501. amd_sched_job_recovery(&ring->sched);
  2502. kthread_unpark(ring->sched.thread);
  2503. }
  2504. drm_helper_resume_force_mode(adev->ddev);
  2505. give_up_reset:
  2506. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2507. if (r) {
  2508. /* bad news, how to tell it to userspace ? */
  2509. dev_info(adev->dev, "GPU reset failed\n");
  2510. } else {
  2511. dev_info(adev->dev, "GPU reset successed!\n");
  2512. }
  2513. adev->in_sriov_reset = false;
  2514. mutex_unlock(&adev->virt.lock_reset);
  2515. return r;
  2516. }
  2517. /**
  2518. * amdgpu_gpu_reset - reset the asic
  2519. *
  2520. * @adev: amdgpu device pointer
  2521. *
  2522. * Attempt the reset the GPU if it has hung (all asics).
  2523. * Returns 0 for success or an error on failure.
  2524. */
  2525. int amdgpu_gpu_reset(struct amdgpu_device *adev)
  2526. {
  2527. struct drm_atomic_state *state = NULL;
  2528. int i, r;
  2529. int resched;
  2530. bool need_full_reset, vram_lost = false;
  2531. if (!amdgpu_check_soft_reset(adev)) {
  2532. DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
  2533. return 0;
  2534. }
  2535. atomic_inc(&adev->gpu_reset_counter);
  2536. /* block TTM */
  2537. resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
  2538. /* store modesetting */
  2539. if (amdgpu_device_has_dc_support(adev))
  2540. state = drm_atomic_helper_suspend(adev->ddev);
  2541. /* block scheduler */
  2542. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2543. struct amdgpu_ring *ring = adev->rings[i];
  2544. if (!ring || !ring->sched.thread)
  2545. continue;
  2546. kthread_park(ring->sched.thread);
  2547. amd_sched_hw_job_reset(&ring->sched);
  2548. }
  2549. /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
  2550. amdgpu_fence_driver_force_completion(adev);
  2551. need_full_reset = amdgpu_need_full_reset(adev);
  2552. if (!need_full_reset) {
  2553. amdgpu_pre_soft_reset(adev);
  2554. r = amdgpu_soft_reset(adev);
  2555. amdgpu_post_soft_reset(adev);
  2556. if (r || amdgpu_check_soft_reset(adev)) {
  2557. DRM_INFO("soft reset failed, will fallback to full reset!\n");
  2558. need_full_reset = true;
  2559. }
  2560. }
  2561. if (need_full_reset) {
  2562. r = amdgpu_suspend(adev);
  2563. retry:
  2564. amdgpu_atombios_scratch_regs_save(adev);
  2565. r = amdgpu_asic_reset(adev);
  2566. amdgpu_atombios_scratch_regs_restore(adev);
  2567. /* post card */
  2568. amdgpu_atom_asic_init(adev->mode_info.atom_context);
  2569. if (!r) {
  2570. dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
  2571. r = amdgpu_resume_phase1(adev);
  2572. if (r)
  2573. goto out;
  2574. vram_lost = amdgpu_check_vram_lost(adev);
  2575. if (vram_lost) {
  2576. DRM_ERROR("VRAM is lost!\n");
  2577. atomic_inc(&adev->vram_lost_counter);
  2578. }
  2579. r = amdgpu_ttm_recover_gart(adev);
  2580. if (r)
  2581. goto out;
  2582. r = amdgpu_resume_phase2(adev);
  2583. if (r)
  2584. goto out;
  2585. if (vram_lost)
  2586. amdgpu_fill_reset_magic(adev);
  2587. }
  2588. }
  2589. out:
  2590. if (!r) {
  2591. amdgpu_irq_gpu_reset_resume_helper(adev);
  2592. r = amdgpu_ib_ring_tests(adev);
  2593. if (r) {
  2594. dev_err(adev->dev, "ib ring test failed (%d).\n", r);
  2595. r = amdgpu_suspend(adev);
  2596. need_full_reset = true;
  2597. goto retry;
  2598. }
  2599. /**
  2600. * recovery vm page tables, since we cannot depend on VRAM is
  2601. * consistent after gpu full reset.
  2602. */
  2603. if (need_full_reset && amdgpu_need_backup(adev)) {
  2604. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  2605. struct amdgpu_bo *bo, *tmp;
  2606. struct dma_fence *fence = NULL, *next = NULL;
  2607. DRM_INFO("recover vram bo from shadow\n");
  2608. mutex_lock(&adev->shadow_list_lock);
  2609. list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
  2610. next = NULL;
  2611. amdgpu_recover_vram_from_shadow(adev, ring, bo, &next);
  2612. if (fence) {
  2613. r = dma_fence_wait(fence, false);
  2614. if (r) {
  2615. WARN(r, "recovery from shadow isn't completed\n");
  2616. break;
  2617. }
  2618. }
  2619. dma_fence_put(fence);
  2620. fence = next;
  2621. }
  2622. mutex_unlock(&adev->shadow_list_lock);
  2623. if (fence) {
  2624. r = dma_fence_wait(fence, false);
  2625. if (r)
  2626. WARN(r, "recovery from shadow isn't completed\n");
  2627. }
  2628. dma_fence_put(fence);
  2629. }
  2630. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2631. struct amdgpu_ring *ring = adev->rings[i];
  2632. if (!ring || !ring->sched.thread)
  2633. continue;
  2634. amd_sched_job_recovery(&ring->sched);
  2635. kthread_unpark(ring->sched.thread);
  2636. }
  2637. } else {
  2638. dev_err(adev->dev, "asic resume failed (%d).\n", r);
  2639. amdgpu_vf_error_put(AMDGIM_ERROR_VF_ASIC_RESUME_FAIL, 0, r);
  2640. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  2641. if (adev->rings[i] && adev->rings[i]->sched.thread) {
  2642. kthread_unpark(adev->rings[i]->sched.thread);
  2643. }
  2644. }
  2645. }
  2646. if (amdgpu_device_has_dc_support(adev)) {
  2647. r = drm_atomic_helper_resume(adev->ddev, state);
  2648. amdgpu_dm_display_resume(adev);
  2649. } else
  2650. drm_helper_resume_force_mode(adev->ddev);
  2651. ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
  2652. if (r) {
  2653. /* bad news, how to tell it to userspace ? */
  2654. dev_info(adev->dev, "GPU reset failed\n");
  2655. amdgpu_vf_error_put(AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
  2656. }
  2657. else {
  2658. dev_info(adev->dev, "GPU reset successed!\n");
  2659. }
  2660. amdgpu_vf_error_trans_all(adev);
  2661. return r;
  2662. }
  2663. void amdgpu_get_pcie_info(struct amdgpu_device *adev)
  2664. {
  2665. u32 mask;
  2666. int ret;
  2667. if (amdgpu_pcie_gen_cap)
  2668. adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
  2669. if (amdgpu_pcie_lane_cap)
  2670. adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
  2671. /* covers APUs as well */
  2672. if (pci_is_root_bus(adev->pdev->bus)) {
  2673. if (adev->pm.pcie_gen_mask == 0)
  2674. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2675. if (adev->pm.pcie_mlw_mask == 0)
  2676. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2677. return;
  2678. }
  2679. if (adev->pm.pcie_gen_mask == 0) {
  2680. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  2681. if (!ret) {
  2682. adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
  2683. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  2684. CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
  2685. if (mask & DRM_PCIE_SPEED_25)
  2686. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
  2687. if (mask & DRM_PCIE_SPEED_50)
  2688. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
  2689. if (mask & DRM_PCIE_SPEED_80)
  2690. adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
  2691. } else {
  2692. adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
  2693. }
  2694. }
  2695. if (adev->pm.pcie_mlw_mask == 0) {
  2696. ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
  2697. if (!ret) {
  2698. switch (mask) {
  2699. case 32:
  2700. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
  2701. CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2702. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2703. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2704. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2705. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2706. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2707. break;
  2708. case 16:
  2709. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
  2710. CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2711. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2712. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2713. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2714. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2715. break;
  2716. case 12:
  2717. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
  2718. CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2719. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2720. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2721. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2722. break;
  2723. case 8:
  2724. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
  2725. CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2726. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2727. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2728. break;
  2729. case 4:
  2730. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
  2731. CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2732. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2733. break;
  2734. case 2:
  2735. adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
  2736. CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
  2737. break;
  2738. case 1:
  2739. adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
  2740. break;
  2741. default:
  2742. break;
  2743. }
  2744. } else {
  2745. adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
  2746. }
  2747. }
  2748. }
  2749. /*
  2750. * Debugfs
  2751. */
  2752. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  2753. const struct drm_info_list *files,
  2754. unsigned nfiles)
  2755. {
  2756. unsigned i;
  2757. for (i = 0; i < adev->debugfs_count; i++) {
  2758. if (adev->debugfs[i].files == files) {
  2759. /* Already registered */
  2760. return 0;
  2761. }
  2762. }
  2763. i = adev->debugfs_count + 1;
  2764. if (i > AMDGPU_DEBUGFS_MAX_COMPONENTS) {
  2765. DRM_ERROR("Reached maximum number of debugfs components.\n");
  2766. DRM_ERROR("Report so we increase "
  2767. "AMDGPU_DEBUGFS_MAX_COMPONENTS.\n");
  2768. return -EINVAL;
  2769. }
  2770. adev->debugfs[adev->debugfs_count].files = files;
  2771. adev->debugfs[adev->debugfs_count].num_files = nfiles;
  2772. adev->debugfs_count = i;
  2773. #if defined(CONFIG_DEBUG_FS)
  2774. drm_debugfs_create_files(files, nfiles,
  2775. adev->ddev->primary->debugfs_root,
  2776. adev->ddev->primary);
  2777. #endif
  2778. return 0;
  2779. }
  2780. #if defined(CONFIG_DEBUG_FS)
  2781. static ssize_t amdgpu_debugfs_regs_read(struct file *f, char __user *buf,
  2782. size_t size, loff_t *pos)
  2783. {
  2784. struct amdgpu_device *adev = file_inode(f)->i_private;
  2785. ssize_t result = 0;
  2786. int r;
  2787. bool pm_pg_lock, use_bank;
  2788. unsigned instance_bank, sh_bank, se_bank;
  2789. if (size & 0x3 || *pos & 0x3)
  2790. return -EINVAL;
  2791. /* are we reading registers for which a PG lock is necessary? */
  2792. pm_pg_lock = (*pos >> 23) & 1;
  2793. if (*pos & (1ULL << 62)) {
  2794. se_bank = (*pos >> 24) & 0x3FF;
  2795. sh_bank = (*pos >> 34) & 0x3FF;
  2796. instance_bank = (*pos >> 44) & 0x3FF;
  2797. if (se_bank == 0x3FF)
  2798. se_bank = 0xFFFFFFFF;
  2799. if (sh_bank == 0x3FF)
  2800. sh_bank = 0xFFFFFFFF;
  2801. if (instance_bank == 0x3FF)
  2802. instance_bank = 0xFFFFFFFF;
  2803. use_bank = 1;
  2804. } else {
  2805. use_bank = 0;
  2806. }
  2807. *pos &= (1UL << 22) - 1;
  2808. if (use_bank) {
  2809. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2810. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2811. return -EINVAL;
  2812. mutex_lock(&adev->grbm_idx_mutex);
  2813. amdgpu_gfx_select_se_sh(adev, se_bank,
  2814. sh_bank, instance_bank);
  2815. }
  2816. if (pm_pg_lock)
  2817. mutex_lock(&adev->pm.mutex);
  2818. while (size) {
  2819. uint32_t value;
  2820. if (*pos > adev->rmmio_size)
  2821. goto end;
  2822. value = RREG32(*pos >> 2);
  2823. r = put_user(value, (uint32_t *)buf);
  2824. if (r) {
  2825. result = r;
  2826. goto end;
  2827. }
  2828. result += 4;
  2829. buf += 4;
  2830. *pos += 4;
  2831. size -= 4;
  2832. }
  2833. end:
  2834. if (use_bank) {
  2835. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2836. mutex_unlock(&adev->grbm_idx_mutex);
  2837. }
  2838. if (pm_pg_lock)
  2839. mutex_unlock(&adev->pm.mutex);
  2840. return result;
  2841. }
  2842. static ssize_t amdgpu_debugfs_regs_write(struct file *f, const char __user *buf,
  2843. size_t size, loff_t *pos)
  2844. {
  2845. struct amdgpu_device *adev = file_inode(f)->i_private;
  2846. ssize_t result = 0;
  2847. int r;
  2848. bool pm_pg_lock, use_bank;
  2849. unsigned instance_bank, sh_bank, se_bank;
  2850. if (size & 0x3 || *pos & 0x3)
  2851. return -EINVAL;
  2852. /* are we reading registers for which a PG lock is necessary? */
  2853. pm_pg_lock = (*pos >> 23) & 1;
  2854. if (*pos & (1ULL << 62)) {
  2855. se_bank = (*pos >> 24) & 0x3FF;
  2856. sh_bank = (*pos >> 34) & 0x3FF;
  2857. instance_bank = (*pos >> 44) & 0x3FF;
  2858. if (se_bank == 0x3FF)
  2859. se_bank = 0xFFFFFFFF;
  2860. if (sh_bank == 0x3FF)
  2861. sh_bank = 0xFFFFFFFF;
  2862. if (instance_bank == 0x3FF)
  2863. instance_bank = 0xFFFFFFFF;
  2864. use_bank = 1;
  2865. } else {
  2866. use_bank = 0;
  2867. }
  2868. *pos &= (1UL << 22) - 1;
  2869. if (use_bank) {
  2870. if ((sh_bank != 0xFFFFFFFF && sh_bank >= adev->gfx.config.max_sh_per_se) ||
  2871. (se_bank != 0xFFFFFFFF && se_bank >= adev->gfx.config.max_shader_engines))
  2872. return -EINVAL;
  2873. mutex_lock(&adev->grbm_idx_mutex);
  2874. amdgpu_gfx_select_se_sh(adev, se_bank,
  2875. sh_bank, instance_bank);
  2876. }
  2877. if (pm_pg_lock)
  2878. mutex_lock(&adev->pm.mutex);
  2879. while (size) {
  2880. uint32_t value;
  2881. if (*pos > adev->rmmio_size)
  2882. return result;
  2883. r = get_user(value, (uint32_t *)buf);
  2884. if (r)
  2885. return r;
  2886. WREG32(*pos >> 2, value);
  2887. result += 4;
  2888. buf += 4;
  2889. *pos += 4;
  2890. size -= 4;
  2891. }
  2892. if (use_bank) {
  2893. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2894. mutex_unlock(&adev->grbm_idx_mutex);
  2895. }
  2896. if (pm_pg_lock)
  2897. mutex_unlock(&adev->pm.mutex);
  2898. return result;
  2899. }
  2900. static ssize_t amdgpu_debugfs_regs_pcie_read(struct file *f, char __user *buf,
  2901. size_t size, loff_t *pos)
  2902. {
  2903. struct amdgpu_device *adev = file_inode(f)->i_private;
  2904. ssize_t result = 0;
  2905. int r;
  2906. if (size & 0x3 || *pos & 0x3)
  2907. return -EINVAL;
  2908. while (size) {
  2909. uint32_t value;
  2910. value = RREG32_PCIE(*pos >> 2);
  2911. r = put_user(value, (uint32_t *)buf);
  2912. if (r)
  2913. return r;
  2914. result += 4;
  2915. buf += 4;
  2916. *pos += 4;
  2917. size -= 4;
  2918. }
  2919. return result;
  2920. }
  2921. static ssize_t amdgpu_debugfs_regs_pcie_write(struct file *f, const char __user *buf,
  2922. size_t size, loff_t *pos)
  2923. {
  2924. struct amdgpu_device *adev = file_inode(f)->i_private;
  2925. ssize_t result = 0;
  2926. int r;
  2927. if (size & 0x3 || *pos & 0x3)
  2928. return -EINVAL;
  2929. while (size) {
  2930. uint32_t value;
  2931. r = get_user(value, (uint32_t *)buf);
  2932. if (r)
  2933. return r;
  2934. WREG32_PCIE(*pos >> 2, value);
  2935. result += 4;
  2936. buf += 4;
  2937. *pos += 4;
  2938. size -= 4;
  2939. }
  2940. return result;
  2941. }
  2942. static ssize_t amdgpu_debugfs_regs_didt_read(struct file *f, char __user *buf,
  2943. size_t size, loff_t *pos)
  2944. {
  2945. struct amdgpu_device *adev = file_inode(f)->i_private;
  2946. ssize_t result = 0;
  2947. int r;
  2948. if (size & 0x3 || *pos & 0x3)
  2949. return -EINVAL;
  2950. while (size) {
  2951. uint32_t value;
  2952. value = RREG32_DIDT(*pos >> 2);
  2953. r = put_user(value, (uint32_t *)buf);
  2954. if (r)
  2955. return r;
  2956. result += 4;
  2957. buf += 4;
  2958. *pos += 4;
  2959. size -= 4;
  2960. }
  2961. return result;
  2962. }
  2963. static ssize_t amdgpu_debugfs_regs_didt_write(struct file *f, const char __user *buf,
  2964. size_t size, loff_t *pos)
  2965. {
  2966. struct amdgpu_device *adev = file_inode(f)->i_private;
  2967. ssize_t result = 0;
  2968. int r;
  2969. if (size & 0x3 || *pos & 0x3)
  2970. return -EINVAL;
  2971. while (size) {
  2972. uint32_t value;
  2973. r = get_user(value, (uint32_t *)buf);
  2974. if (r)
  2975. return r;
  2976. WREG32_DIDT(*pos >> 2, value);
  2977. result += 4;
  2978. buf += 4;
  2979. *pos += 4;
  2980. size -= 4;
  2981. }
  2982. return result;
  2983. }
  2984. static ssize_t amdgpu_debugfs_regs_smc_read(struct file *f, char __user *buf,
  2985. size_t size, loff_t *pos)
  2986. {
  2987. struct amdgpu_device *adev = file_inode(f)->i_private;
  2988. ssize_t result = 0;
  2989. int r;
  2990. if (size & 0x3 || *pos & 0x3)
  2991. return -EINVAL;
  2992. while (size) {
  2993. uint32_t value;
  2994. value = RREG32_SMC(*pos);
  2995. r = put_user(value, (uint32_t *)buf);
  2996. if (r)
  2997. return r;
  2998. result += 4;
  2999. buf += 4;
  3000. *pos += 4;
  3001. size -= 4;
  3002. }
  3003. return result;
  3004. }
  3005. static ssize_t amdgpu_debugfs_regs_smc_write(struct file *f, const char __user *buf,
  3006. size_t size, loff_t *pos)
  3007. {
  3008. struct amdgpu_device *adev = file_inode(f)->i_private;
  3009. ssize_t result = 0;
  3010. int r;
  3011. if (size & 0x3 || *pos & 0x3)
  3012. return -EINVAL;
  3013. while (size) {
  3014. uint32_t value;
  3015. r = get_user(value, (uint32_t *)buf);
  3016. if (r)
  3017. return r;
  3018. WREG32_SMC(*pos, value);
  3019. result += 4;
  3020. buf += 4;
  3021. *pos += 4;
  3022. size -= 4;
  3023. }
  3024. return result;
  3025. }
  3026. static ssize_t amdgpu_debugfs_gca_config_read(struct file *f, char __user *buf,
  3027. size_t size, loff_t *pos)
  3028. {
  3029. struct amdgpu_device *adev = file_inode(f)->i_private;
  3030. ssize_t result = 0;
  3031. int r;
  3032. uint32_t *config, no_regs = 0;
  3033. if (size & 0x3 || *pos & 0x3)
  3034. return -EINVAL;
  3035. config = kmalloc_array(256, sizeof(*config), GFP_KERNEL);
  3036. if (!config)
  3037. return -ENOMEM;
  3038. /* version, increment each time something is added */
  3039. config[no_regs++] = 3;
  3040. config[no_regs++] = adev->gfx.config.max_shader_engines;
  3041. config[no_regs++] = adev->gfx.config.max_tile_pipes;
  3042. config[no_regs++] = adev->gfx.config.max_cu_per_sh;
  3043. config[no_regs++] = adev->gfx.config.max_sh_per_se;
  3044. config[no_regs++] = adev->gfx.config.max_backends_per_se;
  3045. config[no_regs++] = adev->gfx.config.max_texture_channel_caches;
  3046. config[no_regs++] = adev->gfx.config.max_gprs;
  3047. config[no_regs++] = adev->gfx.config.max_gs_threads;
  3048. config[no_regs++] = adev->gfx.config.max_hw_contexts;
  3049. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_frontend;
  3050. config[no_regs++] = adev->gfx.config.sc_prim_fifo_size_backend;
  3051. config[no_regs++] = adev->gfx.config.sc_hiz_tile_fifo_size;
  3052. config[no_regs++] = adev->gfx.config.sc_earlyz_tile_fifo_size;
  3053. config[no_regs++] = adev->gfx.config.num_tile_pipes;
  3054. config[no_regs++] = adev->gfx.config.backend_enable_mask;
  3055. config[no_regs++] = adev->gfx.config.mem_max_burst_length_bytes;
  3056. config[no_regs++] = adev->gfx.config.mem_row_size_in_kb;
  3057. config[no_regs++] = adev->gfx.config.shader_engine_tile_size;
  3058. config[no_regs++] = adev->gfx.config.num_gpus;
  3059. config[no_regs++] = adev->gfx.config.multi_gpu_tile_size;
  3060. config[no_regs++] = adev->gfx.config.mc_arb_ramcfg;
  3061. config[no_regs++] = adev->gfx.config.gb_addr_config;
  3062. config[no_regs++] = adev->gfx.config.num_rbs;
  3063. /* rev==1 */
  3064. config[no_regs++] = adev->rev_id;
  3065. config[no_regs++] = adev->pg_flags;
  3066. config[no_regs++] = adev->cg_flags;
  3067. /* rev==2 */
  3068. config[no_regs++] = adev->family;
  3069. config[no_regs++] = adev->external_rev_id;
  3070. /* rev==3 */
  3071. config[no_regs++] = adev->pdev->device;
  3072. config[no_regs++] = adev->pdev->revision;
  3073. config[no_regs++] = adev->pdev->subsystem_device;
  3074. config[no_regs++] = adev->pdev->subsystem_vendor;
  3075. while (size && (*pos < no_regs * 4)) {
  3076. uint32_t value;
  3077. value = config[*pos >> 2];
  3078. r = put_user(value, (uint32_t *)buf);
  3079. if (r) {
  3080. kfree(config);
  3081. return r;
  3082. }
  3083. result += 4;
  3084. buf += 4;
  3085. *pos += 4;
  3086. size -= 4;
  3087. }
  3088. kfree(config);
  3089. return result;
  3090. }
  3091. static ssize_t amdgpu_debugfs_sensor_read(struct file *f, char __user *buf,
  3092. size_t size, loff_t *pos)
  3093. {
  3094. struct amdgpu_device *adev = file_inode(f)->i_private;
  3095. int idx, x, outsize, r, valuesize;
  3096. uint32_t values[16];
  3097. if (size & 3 || *pos & 0x3)
  3098. return -EINVAL;
  3099. if (amdgpu_dpm == 0)
  3100. return -EINVAL;
  3101. /* convert offset to sensor number */
  3102. idx = *pos >> 2;
  3103. valuesize = sizeof(values);
  3104. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
  3105. r = amdgpu_dpm_read_sensor(adev, idx, &values[0], &valuesize);
  3106. else
  3107. return -EINVAL;
  3108. if (size > valuesize)
  3109. return -EINVAL;
  3110. outsize = 0;
  3111. x = 0;
  3112. if (!r) {
  3113. while (size) {
  3114. r = put_user(values[x++], (int32_t *)buf);
  3115. buf += 4;
  3116. size -= 4;
  3117. outsize += 4;
  3118. }
  3119. }
  3120. return !r ? outsize : r;
  3121. }
  3122. static ssize_t amdgpu_debugfs_wave_read(struct file *f, char __user *buf,
  3123. size_t size, loff_t *pos)
  3124. {
  3125. struct amdgpu_device *adev = f->f_inode->i_private;
  3126. int r, x;
  3127. ssize_t result=0;
  3128. uint32_t offset, se, sh, cu, wave, simd, data[32];
  3129. if (size & 3 || *pos & 3)
  3130. return -EINVAL;
  3131. /* decode offset */
  3132. offset = (*pos & 0x7F);
  3133. se = ((*pos >> 7) & 0xFF);
  3134. sh = ((*pos >> 15) & 0xFF);
  3135. cu = ((*pos >> 23) & 0xFF);
  3136. wave = ((*pos >> 31) & 0xFF);
  3137. simd = ((*pos >> 37) & 0xFF);
  3138. /* switch to the specific se/sh/cu */
  3139. mutex_lock(&adev->grbm_idx_mutex);
  3140. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3141. x = 0;
  3142. if (adev->gfx.funcs->read_wave_data)
  3143. adev->gfx.funcs->read_wave_data(adev, simd, wave, data, &x);
  3144. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3145. mutex_unlock(&adev->grbm_idx_mutex);
  3146. if (!x)
  3147. return -EINVAL;
  3148. while (size && (offset < x * 4)) {
  3149. uint32_t value;
  3150. value = data[offset >> 2];
  3151. r = put_user(value, (uint32_t *)buf);
  3152. if (r)
  3153. return r;
  3154. result += 4;
  3155. buf += 4;
  3156. offset += 4;
  3157. size -= 4;
  3158. }
  3159. return result;
  3160. }
  3161. static ssize_t amdgpu_debugfs_gpr_read(struct file *f, char __user *buf,
  3162. size_t size, loff_t *pos)
  3163. {
  3164. struct amdgpu_device *adev = f->f_inode->i_private;
  3165. int r;
  3166. ssize_t result = 0;
  3167. uint32_t offset, se, sh, cu, wave, simd, thread, bank, *data;
  3168. if (size & 3 || *pos & 3)
  3169. return -EINVAL;
  3170. /* decode offset */
  3171. offset = (*pos & 0xFFF); /* in dwords */
  3172. se = ((*pos >> 12) & 0xFF);
  3173. sh = ((*pos >> 20) & 0xFF);
  3174. cu = ((*pos >> 28) & 0xFF);
  3175. wave = ((*pos >> 36) & 0xFF);
  3176. simd = ((*pos >> 44) & 0xFF);
  3177. thread = ((*pos >> 52) & 0xFF);
  3178. bank = ((*pos >> 60) & 1);
  3179. data = kmalloc_array(1024, sizeof(*data), GFP_KERNEL);
  3180. if (!data)
  3181. return -ENOMEM;
  3182. /* switch to the specific se/sh/cu */
  3183. mutex_lock(&adev->grbm_idx_mutex);
  3184. amdgpu_gfx_select_se_sh(adev, se, sh, cu);
  3185. if (bank == 0) {
  3186. if (adev->gfx.funcs->read_wave_vgprs)
  3187. adev->gfx.funcs->read_wave_vgprs(adev, simd, wave, thread, offset, size>>2, data);
  3188. } else {
  3189. if (adev->gfx.funcs->read_wave_sgprs)
  3190. adev->gfx.funcs->read_wave_sgprs(adev, simd, wave, offset, size>>2, data);
  3191. }
  3192. amdgpu_gfx_select_se_sh(adev, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF);
  3193. mutex_unlock(&adev->grbm_idx_mutex);
  3194. while (size) {
  3195. uint32_t value;
  3196. value = data[offset++];
  3197. r = put_user(value, (uint32_t *)buf);
  3198. if (r) {
  3199. result = r;
  3200. goto err;
  3201. }
  3202. result += 4;
  3203. buf += 4;
  3204. size -= 4;
  3205. }
  3206. err:
  3207. kfree(data);
  3208. return result;
  3209. }
  3210. static const struct file_operations amdgpu_debugfs_regs_fops = {
  3211. .owner = THIS_MODULE,
  3212. .read = amdgpu_debugfs_regs_read,
  3213. .write = amdgpu_debugfs_regs_write,
  3214. .llseek = default_llseek
  3215. };
  3216. static const struct file_operations amdgpu_debugfs_regs_didt_fops = {
  3217. .owner = THIS_MODULE,
  3218. .read = amdgpu_debugfs_regs_didt_read,
  3219. .write = amdgpu_debugfs_regs_didt_write,
  3220. .llseek = default_llseek
  3221. };
  3222. static const struct file_operations amdgpu_debugfs_regs_pcie_fops = {
  3223. .owner = THIS_MODULE,
  3224. .read = amdgpu_debugfs_regs_pcie_read,
  3225. .write = amdgpu_debugfs_regs_pcie_write,
  3226. .llseek = default_llseek
  3227. };
  3228. static const struct file_operations amdgpu_debugfs_regs_smc_fops = {
  3229. .owner = THIS_MODULE,
  3230. .read = amdgpu_debugfs_regs_smc_read,
  3231. .write = amdgpu_debugfs_regs_smc_write,
  3232. .llseek = default_llseek
  3233. };
  3234. static const struct file_operations amdgpu_debugfs_gca_config_fops = {
  3235. .owner = THIS_MODULE,
  3236. .read = amdgpu_debugfs_gca_config_read,
  3237. .llseek = default_llseek
  3238. };
  3239. static const struct file_operations amdgpu_debugfs_sensors_fops = {
  3240. .owner = THIS_MODULE,
  3241. .read = amdgpu_debugfs_sensor_read,
  3242. .llseek = default_llseek
  3243. };
  3244. static const struct file_operations amdgpu_debugfs_wave_fops = {
  3245. .owner = THIS_MODULE,
  3246. .read = amdgpu_debugfs_wave_read,
  3247. .llseek = default_llseek
  3248. };
  3249. static const struct file_operations amdgpu_debugfs_gpr_fops = {
  3250. .owner = THIS_MODULE,
  3251. .read = amdgpu_debugfs_gpr_read,
  3252. .llseek = default_llseek
  3253. };
  3254. static const struct file_operations *debugfs_regs[] = {
  3255. &amdgpu_debugfs_regs_fops,
  3256. &amdgpu_debugfs_regs_didt_fops,
  3257. &amdgpu_debugfs_regs_pcie_fops,
  3258. &amdgpu_debugfs_regs_smc_fops,
  3259. &amdgpu_debugfs_gca_config_fops,
  3260. &amdgpu_debugfs_sensors_fops,
  3261. &amdgpu_debugfs_wave_fops,
  3262. &amdgpu_debugfs_gpr_fops,
  3263. };
  3264. static const char *debugfs_regs_names[] = {
  3265. "amdgpu_regs",
  3266. "amdgpu_regs_didt",
  3267. "amdgpu_regs_pcie",
  3268. "amdgpu_regs_smc",
  3269. "amdgpu_gca_config",
  3270. "amdgpu_sensors",
  3271. "amdgpu_wave",
  3272. "amdgpu_gpr",
  3273. };
  3274. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3275. {
  3276. struct drm_minor *minor = adev->ddev->primary;
  3277. struct dentry *ent, *root = minor->debugfs_root;
  3278. unsigned i, j;
  3279. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3280. ent = debugfs_create_file(debugfs_regs_names[i],
  3281. S_IFREG | S_IRUGO, root,
  3282. adev, debugfs_regs[i]);
  3283. if (IS_ERR(ent)) {
  3284. for (j = 0; j < i; j++) {
  3285. debugfs_remove(adev->debugfs_regs[i]);
  3286. adev->debugfs_regs[i] = NULL;
  3287. }
  3288. return PTR_ERR(ent);
  3289. }
  3290. if (!i)
  3291. i_size_write(ent->d_inode, adev->rmmio_size);
  3292. adev->debugfs_regs[i] = ent;
  3293. }
  3294. return 0;
  3295. }
  3296. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev)
  3297. {
  3298. unsigned i;
  3299. for (i = 0; i < ARRAY_SIZE(debugfs_regs); i++) {
  3300. if (adev->debugfs_regs[i]) {
  3301. debugfs_remove(adev->debugfs_regs[i]);
  3302. adev->debugfs_regs[i] = NULL;
  3303. }
  3304. }
  3305. }
  3306. static int amdgpu_debugfs_test_ib(struct seq_file *m, void *data)
  3307. {
  3308. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3309. struct drm_device *dev = node->minor->dev;
  3310. struct amdgpu_device *adev = dev->dev_private;
  3311. int r = 0, i;
  3312. /* hold on the scheduler */
  3313. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3314. struct amdgpu_ring *ring = adev->rings[i];
  3315. if (!ring || !ring->sched.thread)
  3316. continue;
  3317. kthread_park(ring->sched.thread);
  3318. }
  3319. seq_printf(m, "run ib test:\n");
  3320. r = amdgpu_ib_ring_tests(adev);
  3321. if (r)
  3322. seq_printf(m, "ib ring tests failed (%d).\n", r);
  3323. else
  3324. seq_printf(m, "ib ring tests passed.\n");
  3325. /* go on the scheduler */
  3326. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  3327. struct amdgpu_ring *ring = adev->rings[i];
  3328. if (!ring || !ring->sched.thread)
  3329. continue;
  3330. kthread_unpark(ring->sched.thread);
  3331. }
  3332. return 0;
  3333. }
  3334. static const struct drm_info_list amdgpu_debugfs_test_ib_ring_list[] = {
  3335. {"amdgpu_test_ib", &amdgpu_debugfs_test_ib}
  3336. };
  3337. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3338. {
  3339. return amdgpu_debugfs_add_files(adev,
  3340. amdgpu_debugfs_test_ib_ring_list, 1);
  3341. }
  3342. int amdgpu_debugfs_init(struct drm_minor *minor)
  3343. {
  3344. return 0;
  3345. }
  3346. static int amdgpu_debugfs_get_vbios_dump(struct seq_file *m, void *data)
  3347. {
  3348. struct drm_info_node *node = (struct drm_info_node *) m->private;
  3349. struct drm_device *dev = node->minor->dev;
  3350. struct amdgpu_device *adev = dev->dev_private;
  3351. seq_write(m, adev->bios, adev->bios_size);
  3352. return 0;
  3353. }
  3354. static const struct drm_info_list amdgpu_vbios_dump_list[] = {
  3355. {"amdgpu_vbios",
  3356. amdgpu_debugfs_get_vbios_dump,
  3357. 0, NULL},
  3358. };
  3359. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3360. {
  3361. return amdgpu_debugfs_add_files(adev,
  3362. amdgpu_vbios_dump_list, 1);
  3363. }
  3364. #else
  3365. static int amdgpu_debugfs_test_ib_ring_init(struct amdgpu_device *adev)
  3366. {
  3367. return 0;
  3368. }
  3369. static int amdgpu_debugfs_regs_init(struct amdgpu_device *adev)
  3370. {
  3371. return 0;
  3372. }
  3373. static int amdgpu_debugfs_vbios_dump_init(struct amdgpu_device *adev)
  3374. {
  3375. return 0;
  3376. }
  3377. static void amdgpu_debugfs_regs_cleanup(struct amdgpu_device *adev) { }
  3378. #endif