vi.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  74. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  76. /*
  77. * Indirect registers accessor
  78. */
  79. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  80. {
  81. unsigned long flags;
  82. u32 r;
  83. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  84. WREG32(mmPCIE_INDEX, reg);
  85. (void)RREG32(mmPCIE_INDEX);
  86. r = RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. return r;
  89. }
  90. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  91. {
  92. unsigned long flags;
  93. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  94. WREG32(mmPCIE_INDEX, reg);
  95. (void)RREG32(mmPCIE_INDEX);
  96. WREG32(mmPCIE_DATA, v);
  97. (void)RREG32(mmPCIE_DATA);
  98. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  99. }
  100. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  101. {
  102. unsigned long flags;
  103. u32 r;
  104. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  105. WREG32(mmSMC_IND_INDEX_0, (reg));
  106. r = RREG32(mmSMC_IND_DATA_0);
  107. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  108. return r;
  109. }
  110. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  111. {
  112. unsigned long flags;
  113. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  114. WREG32(mmSMC_IND_INDEX_0, (reg));
  115. WREG32(mmSMC_IND_DATA_0, (v));
  116. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  117. }
  118. /* smu_8_0_d.h */
  119. #define mmMP0PUB_IND_INDEX 0x180
  120. #define mmMP0PUB_IND_DATA 0x181
  121. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  122. {
  123. unsigned long flags;
  124. u32 r;
  125. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  126. WREG32(mmMP0PUB_IND_INDEX, (reg));
  127. r = RREG32(mmMP0PUB_IND_DATA);
  128. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  129. return r;
  130. }
  131. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  132. {
  133. unsigned long flags;
  134. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  135. WREG32(mmMP0PUB_IND_INDEX, (reg));
  136. WREG32(mmMP0PUB_IND_DATA, (v));
  137. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  138. }
  139. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  140. {
  141. unsigned long flags;
  142. u32 r;
  143. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  144. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  145. r = RREG32(mmUVD_CTX_DATA);
  146. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  147. return r;
  148. }
  149. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  150. {
  151. unsigned long flags;
  152. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  153. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  154. WREG32(mmUVD_CTX_DATA, (v));
  155. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  156. }
  157. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  158. {
  159. unsigned long flags;
  160. u32 r;
  161. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  162. WREG32(mmDIDT_IND_INDEX, (reg));
  163. r = RREG32(mmDIDT_IND_DATA);
  164. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  165. return r;
  166. }
  167. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  168. {
  169. unsigned long flags;
  170. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  171. WREG32(mmDIDT_IND_INDEX, (reg));
  172. WREG32(mmDIDT_IND_DATA, (v));
  173. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  174. }
  175. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  176. {
  177. unsigned long flags;
  178. u32 r;
  179. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  180. WREG32(mmGC_CAC_IND_INDEX, (reg));
  181. r = RREG32(mmGC_CAC_IND_DATA);
  182. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  183. return r;
  184. }
  185. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  186. {
  187. unsigned long flags;
  188. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  189. WREG32(mmGC_CAC_IND_INDEX, (reg));
  190. WREG32(mmGC_CAC_IND_DATA, (v));
  191. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  192. }
  193. static const u32 tonga_mgcg_cgcg_init[] =
  194. {
  195. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  196. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  197. mmPCIE_DATA, 0x000f0000, 0x00000000,
  198. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  199. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  200. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  201. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  202. };
  203. static const u32 fiji_mgcg_cgcg_init[] =
  204. {
  205. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  206. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  207. mmPCIE_DATA, 0x000f0000, 0x00000000,
  208. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  209. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  210. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  211. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  212. };
  213. static const u32 iceland_mgcg_cgcg_init[] =
  214. {
  215. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  216. mmPCIE_DATA, 0x000f0000, 0x00000000,
  217. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  218. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  219. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  220. };
  221. static const u32 cz_mgcg_cgcg_init[] =
  222. {
  223. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  224. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  225. mmPCIE_DATA, 0x000f0000, 0x00000000,
  226. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  227. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  228. };
  229. static const u32 stoney_mgcg_cgcg_init[] =
  230. {
  231. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  232. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  233. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  234. };
  235. static void vi_init_golden_registers(struct amdgpu_device *adev)
  236. {
  237. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  238. mutex_lock(&adev->grbm_idx_mutex);
  239. switch (adev->asic_type) {
  240. case CHIP_TOPAZ:
  241. amdgpu_program_register_sequence(adev,
  242. iceland_mgcg_cgcg_init,
  243. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  244. break;
  245. case CHIP_FIJI:
  246. amdgpu_program_register_sequence(adev,
  247. fiji_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  249. break;
  250. case CHIP_TONGA:
  251. amdgpu_program_register_sequence(adev,
  252. tonga_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  254. break;
  255. case CHIP_CARRIZO:
  256. amdgpu_program_register_sequence(adev,
  257. cz_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  259. break;
  260. case CHIP_STONEY:
  261. amdgpu_program_register_sequence(adev,
  262. stoney_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  264. break;
  265. case CHIP_POLARIS11:
  266. case CHIP_POLARIS10:
  267. default:
  268. break;
  269. }
  270. mutex_unlock(&adev->grbm_idx_mutex);
  271. }
  272. /**
  273. * vi_get_xclk - get the xclk
  274. *
  275. * @adev: amdgpu_device pointer
  276. *
  277. * Returns the reference clock used by the gfx engine
  278. * (VI).
  279. */
  280. static u32 vi_get_xclk(struct amdgpu_device *adev)
  281. {
  282. u32 reference_clock = adev->clock.spll.reference_freq;
  283. u32 tmp;
  284. if (adev->flags & AMD_IS_APU)
  285. return reference_clock;
  286. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  287. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  288. return 1000;
  289. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  290. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  291. return reference_clock / 4;
  292. return reference_clock;
  293. }
  294. /**
  295. * vi_srbm_select - select specific register instances
  296. *
  297. * @adev: amdgpu_device pointer
  298. * @me: selected ME (micro engine)
  299. * @pipe: pipe
  300. * @queue: queue
  301. * @vmid: VMID
  302. *
  303. * Switches the currently active registers instances. Some
  304. * registers are instanced per VMID, others are instanced per
  305. * me/pipe/queue combination.
  306. */
  307. void vi_srbm_select(struct amdgpu_device *adev,
  308. u32 me, u32 pipe, u32 queue, u32 vmid)
  309. {
  310. u32 srbm_gfx_cntl = 0;
  311. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  312. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  315. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  316. }
  317. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  318. {
  319. /* todo */
  320. }
  321. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  322. {
  323. u32 bus_cntl;
  324. u32 d1vga_control = 0;
  325. u32 d2vga_control = 0;
  326. u32 vga_render_control = 0;
  327. u32 rom_cntl;
  328. bool r;
  329. bus_cntl = RREG32(mmBUS_CNTL);
  330. if (adev->mode_info.num_crtc) {
  331. d1vga_control = RREG32(mmD1VGA_CONTROL);
  332. d2vga_control = RREG32(mmD2VGA_CONTROL);
  333. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  334. }
  335. rom_cntl = RREG32_SMC(ixROM_CNTL);
  336. /* enable the rom */
  337. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  338. if (adev->mode_info.num_crtc) {
  339. /* Disable VGA mode */
  340. WREG32(mmD1VGA_CONTROL,
  341. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  342. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  343. WREG32(mmD2VGA_CONTROL,
  344. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  345. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  346. WREG32(mmVGA_RENDER_CONTROL,
  347. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  348. }
  349. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  350. r = amdgpu_read_bios(adev);
  351. /* restore regs */
  352. WREG32(mmBUS_CNTL, bus_cntl);
  353. if (adev->mode_info.num_crtc) {
  354. WREG32(mmD1VGA_CONTROL, d1vga_control);
  355. WREG32(mmD2VGA_CONTROL, d2vga_control);
  356. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  357. }
  358. WREG32_SMC(ixROM_CNTL, rom_cntl);
  359. return r;
  360. }
  361. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  362. u8 *bios, u32 length_bytes)
  363. {
  364. u32 *dw_ptr;
  365. unsigned long flags;
  366. u32 i, length_dw;
  367. if (bios == NULL)
  368. return false;
  369. if (length_bytes == 0)
  370. return false;
  371. /* APU vbios image is part of sbios image */
  372. if (adev->flags & AMD_IS_APU)
  373. return false;
  374. dw_ptr = (u32 *)bios;
  375. length_dw = ALIGN(length_bytes, 4) / 4;
  376. /* take the smc lock since we are using the smc index */
  377. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  378. /* set rom index to 0 */
  379. WREG32(mmSMC_IND_INDEX_0, ixROM_INDEX);
  380. WREG32(mmSMC_IND_DATA_0, 0);
  381. /* set index to data for continous read */
  382. WREG32(mmSMC_IND_INDEX_0, ixROM_DATA);
  383. for (i = 0; i < length_dw; i++)
  384. dw_ptr[i] = RREG32(mmSMC_IND_DATA_0);
  385. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  386. return true;
  387. }
  388. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  389. {
  390. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  391. /* bit0: 0 means pf and 1 means vf */
  392. /* bit31: 0 means disable IOV and 1 means enable */
  393. if (reg & 1)
  394. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  395. if (reg & 0x80000000)
  396. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  397. if (reg == 0) {
  398. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  399. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  400. }
  401. }
  402. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  403. {mmGB_MACROTILE_MODE7, true},
  404. };
  405. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  406. {mmGB_TILE_MODE7, true},
  407. {mmGB_TILE_MODE12, true},
  408. {mmGB_TILE_MODE17, true},
  409. {mmGB_TILE_MODE23, true},
  410. {mmGB_MACROTILE_MODE7, true},
  411. };
  412. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  413. {mmGRBM_STATUS, false},
  414. {mmGRBM_STATUS2, false},
  415. {mmGRBM_STATUS_SE0, false},
  416. {mmGRBM_STATUS_SE1, false},
  417. {mmGRBM_STATUS_SE2, false},
  418. {mmGRBM_STATUS_SE3, false},
  419. {mmSRBM_STATUS, false},
  420. {mmSRBM_STATUS2, false},
  421. {mmSRBM_STATUS3, false},
  422. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  423. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  424. {mmCP_STAT, false},
  425. {mmCP_STALLED_STAT1, false},
  426. {mmCP_STALLED_STAT2, false},
  427. {mmCP_STALLED_STAT3, false},
  428. {mmCP_CPF_BUSY_STAT, false},
  429. {mmCP_CPF_STALLED_STAT1, false},
  430. {mmCP_CPF_STATUS, false},
  431. {mmCP_CPC_BUSY_STAT, false},
  432. {mmCP_CPC_STALLED_STAT1, false},
  433. {mmCP_CPC_STATUS, false},
  434. {mmGB_ADDR_CONFIG, false},
  435. {mmMC_ARB_RAMCFG, false},
  436. {mmGB_TILE_MODE0, false},
  437. {mmGB_TILE_MODE1, false},
  438. {mmGB_TILE_MODE2, false},
  439. {mmGB_TILE_MODE3, false},
  440. {mmGB_TILE_MODE4, false},
  441. {mmGB_TILE_MODE5, false},
  442. {mmGB_TILE_MODE6, false},
  443. {mmGB_TILE_MODE7, false},
  444. {mmGB_TILE_MODE8, false},
  445. {mmGB_TILE_MODE9, false},
  446. {mmGB_TILE_MODE10, false},
  447. {mmGB_TILE_MODE11, false},
  448. {mmGB_TILE_MODE12, false},
  449. {mmGB_TILE_MODE13, false},
  450. {mmGB_TILE_MODE14, false},
  451. {mmGB_TILE_MODE15, false},
  452. {mmGB_TILE_MODE16, false},
  453. {mmGB_TILE_MODE17, false},
  454. {mmGB_TILE_MODE18, false},
  455. {mmGB_TILE_MODE19, false},
  456. {mmGB_TILE_MODE20, false},
  457. {mmGB_TILE_MODE21, false},
  458. {mmGB_TILE_MODE22, false},
  459. {mmGB_TILE_MODE23, false},
  460. {mmGB_TILE_MODE24, false},
  461. {mmGB_TILE_MODE25, false},
  462. {mmGB_TILE_MODE26, false},
  463. {mmGB_TILE_MODE27, false},
  464. {mmGB_TILE_MODE28, false},
  465. {mmGB_TILE_MODE29, false},
  466. {mmGB_TILE_MODE30, false},
  467. {mmGB_TILE_MODE31, false},
  468. {mmGB_MACROTILE_MODE0, false},
  469. {mmGB_MACROTILE_MODE1, false},
  470. {mmGB_MACROTILE_MODE2, false},
  471. {mmGB_MACROTILE_MODE3, false},
  472. {mmGB_MACROTILE_MODE4, false},
  473. {mmGB_MACROTILE_MODE5, false},
  474. {mmGB_MACROTILE_MODE6, false},
  475. {mmGB_MACROTILE_MODE7, false},
  476. {mmGB_MACROTILE_MODE8, false},
  477. {mmGB_MACROTILE_MODE9, false},
  478. {mmGB_MACROTILE_MODE10, false},
  479. {mmGB_MACROTILE_MODE11, false},
  480. {mmGB_MACROTILE_MODE12, false},
  481. {mmGB_MACROTILE_MODE13, false},
  482. {mmGB_MACROTILE_MODE14, false},
  483. {mmGB_MACROTILE_MODE15, false},
  484. {mmCC_RB_BACKEND_DISABLE, false, true},
  485. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  486. {mmGB_BACKEND_MAP, false, false},
  487. {mmPA_SC_RASTER_CONFIG, false, true},
  488. {mmPA_SC_RASTER_CONFIG_1, false, true},
  489. };
  490. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  491. u32 sh_num, u32 reg_offset)
  492. {
  493. uint32_t val;
  494. mutex_lock(&adev->grbm_idx_mutex);
  495. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  496. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  497. val = RREG32(reg_offset);
  498. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  499. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  500. mutex_unlock(&adev->grbm_idx_mutex);
  501. return val;
  502. }
  503. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  504. u32 sh_num, u32 reg_offset, u32 *value)
  505. {
  506. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  507. const struct amdgpu_allowed_register_entry *asic_register_entry;
  508. uint32_t size, i;
  509. *value = 0;
  510. switch (adev->asic_type) {
  511. case CHIP_TOPAZ:
  512. asic_register_table = tonga_allowed_read_registers;
  513. size = ARRAY_SIZE(tonga_allowed_read_registers);
  514. break;
  515. case CHIP_FIJI:
  516. case CHIP_TONGA:
  517. case CHIP_POLARIS11:
  518. case CHIP_POLARIS10:
  519. case CHIP_CARRIZO:
  520. case CHIP_STONEY:
  521. asic_register_table = cz_allowed_read_registers;
  522. size = ARRAY_SIZE(cz_allowed_read_registers);
  523. break;
  524. default:
  525. return -EINVAL;
  526. }
  527. if (asic_register_table) {
  528. for (i = 0; i < size; i++) {
  529. asic_register_entry = asic_register_table + i;
  530. if (reg_offset != asic_register_entry->reg_offset)
  531. continue;
  532. if (!asic_register_entry->untouched)
  533. *value = asic_register_entry->grbm_indexed ?
  534. vi_read_indexed_register(adev, se_num,
  535. sh_num, reg_offset) :
  536. RREG32(reg_offset);
  537. return 0;
  538. }
  539. }
  540. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  541. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  542. continue;
  543. if (!vi_allowed_read_registers[i].untouched)
  544. *value = vi_allowed_read_registers[i].grbm_indexed ?
  545. vi_read_indexed_register(adev, se_num,
  546. sh_num, reg_offset) :
  547. RREG32(reg_offset);
  548. return 0;
  549. }
  550. return -EINVAL;
  551. }
  552. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  553. {
  554. u32 i;
  555. dev_info(adev->dev, "GPU pci config reset\n");
  556. /* disable BM */
  557. pci_clear_master(adev->pdev);
  558. /* reset */
  559. amdgpu_pci_config_reset(adev);
  560. udelay(100);
  561. /* wait for asic to come out of reset */
  562. for (i = 0; i < adev->usec_timeout; i++) {
  563. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  564. /* enable BM */
  565. pci_set_master(adev->pdev);
  566. return 0;
  567. }
  568. udelay(1);
  569. }
  570. return -EINVAL;
  571. }
  572. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  573. {
  574. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  575. if (hung)
  576. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  577. else
  578. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  579. WREG32(mmBIOS_SCRATCH_3, tmp);
  580. }
  581. /**
  582. * vi_asic_reset - soft reset GPU
  583. *
  584. * @adev: amdgpu_device pointer
  585. *
  586. * Look up which blocks are hung and attempt
  587. * to reset them.
  588. * Returns 0 for success.
  589. */
  590. static int vi_asic_reset(struct amdgpu_device *adev)
  591. {
  592. int r;
  593. vi_set_bios_scratch_engine_hung(adev, true);
  594. r = vi_gpu_pci_config_reset(adev);
  595. vi_set_bios_scratch_engine_hung(adev, false);
  596. return r;
  597. }
  598. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  599. u32 cntl_reg, u32 status_reg)
  600. {
  601. int r, i;
  602. struct atom_clock_dividers dividers;
  603. uint32_t tmp;
  604. r = amdgpu_atombios_get_clock_dividers(adev,
  605. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  606. clock, false, &dividers);
  607. if (r)
  608. return r;
  609. tmp = RREG32_SMC(cntl_reg);
  610. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  611. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  612. tmp |= dividers.post_divider;
  613. WREG32_SMC(cntl_reg, tmp);
  614. for (i = 0; i < 100; i++) {
  615. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  616. break;
  617. mdelay(10);
  618. }
  619. if (i == 100)
  620. return -ETIMEDOUT;
  621. return 0;
  622. }
  623. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  624. {
  625. int r;
  626. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  627. if (r)
  628. return r;
  629. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  630. return 0;
  631. }
  632. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  633. {
  634. /* todo */
  635. return 0;
  636. }
  637. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  638. {
  639. if (pci_is_root_bus(adev->pdev->bus))
  640. return;
  641. if (amdgpu_pcie_gen2 == 0)
  642. return;
  643. if (adev->flags & AMD_IS_APU)
  644. return;
  645. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  646. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  647. return;
  648. /* todo */
  649. }
  650. static void vi_program_aspm(struct amdgpu_device *adev)
  651. {
  652. if (amdgpu_aspm == 0)
  653. return;
  654. /* todo */
  655. }
  656. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  657. bool enable)
  658. {
  659. u32 tmp;
  660. /* not necessary on CZ */
  661. if (adev->flags & AMD_IS_APU)
  662. return;
  663. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  664. if (enable)
  665. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  666. else
  667. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  668. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  669. }
  670. /* topaz has no DCE, UVD, VCE */
  671. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  672. {
  673. /* ORDER MATTERS! */
  674. {
  675. .type = AMD_IP_BLOCK_TYPE_COMMON,
  676. .major = 2,
  677. .minor = 0,
  678. .rev = 0,
  679. .funcs = &vi_common_ip_funcs,
  680. },
  681. {
  682. .type = AMD_IP_BLOCK_TYPE_GMC,
  683. .major = 7,
  684. .minor = 4,
  685. .rev = 0,
  686. .funcs = &gmc_v7_0_ip_funcs,
  687. },
  688. {
  689. .type = AMD_IP_BLOCK_TYPE_IH,
  690. .major = 2,
  691. .minor = 4,
  692. .rev = 0,
  693. .funcs = &iceland_ih_ip_funcs,
  694. },
  695. {
  696. .type = AMD_IP_BLOCK_TYPE_SMC,
  697. .major = 7,
  698. .minor = 1,
  699. .rev = 0,
  700. .funcs = &amdgpu_pp_ip_funcs,
  701. },
  702. {
  703. .type = AMD_IP_BLOCK_TYPE_GFX,
  704. .major = 8,
  705. .minor = 0,
  706. .rev = 0,
  707. .funcs = &gfx_v8_0_ip_funcs,
  708. },
  709. {
  710. .type = AMD_IP_BLOCK_TYPE_SDMA,
  711. .major = 2,
  712. .minor = 4,
  713. .rev = 0,
  714. .funcs = &sdma_v2_4_ip_funcs,
  715. },
  716. };
  717. static const struct amdgpu_ip_block_version topaz_ip_blocks_vd[] =
  718. {
  719. /* ORDER MATTERS! */
  720. {
  721. .type = AMD_IP_BLOCK_TYPE_COMMON,
  722. .major = 2,
  723. .minor = 0,
  724. .rev = 0,
  725. .funcs = &vi_common_ip_funcs,
  726. },
  727. {
  728. .type = AMD_IP_BLOCK_TYPE_GMC,
  729. .major = 7,
  730. .minor = 4,
  731. .rev = 0,
  732. .funcs = &gmc_v7_0_ip_funcs,
  733. },
  734. {
  735. .type = AMD_IP_BLOCK_TYPE_IH,
  736. .major = 2,
  737. .minor = 4,
  738. .rev = 0,
  739. .funcs = &iceland_ih_ip_funcs,
  740. },
  741. {
  742. .type = AMD_IP_BLOCK_TYPE_SMC,
  743. .major = 7,
  744. .minor = 1,
  745. .rev = 0,
  746. .funcs = &amdgpu_pp_ip_funcs,
  747. },
  748. {
  749. .type = AMD_IP_BLOCK_TYPE_DCE,
  750. .major = 1,
  751. .minor = 0,
  752. .rev = 0,
  753. .funcs = &dce_virtual_ip_funcs,
  754. },
  755. {
  756. .type = AMD_IP_BLOCK_TYPE_GFX,
  757. .major = 8,
  758. .minor = 0,
  759. .rev = 0,
  760. .funcs = &gfx_v8_0_ip_funcs,
  761. },
  762. {
  763. .type = AMD_IP_BLOCK_TYPE_SDMA,
  764. .major = 2,
  765. .minor = 4,
  766. .rev = 0,
  767. .funcs = &sdma_v2_4_ip_funcs,
  768. },
  769. };
  770. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  771. {
  772. /* ORDER MATTERS! */
  773. {
  774. .type = AMD_IP_BLOCK_TYPE_COMMON,
  775. .major = 2,
  776. .minor = 0,
  777. .rev = 0,
  778. .funcs = &vi_common_ip_funcs,
  779. },
  780. {
  781. .type = AMD_IP_BLOCK_TYPE_GMC,
  782. .major = 8,
  783. .minor = 0,
  784. .rev = 0,
  785. .funcs = &gmc_v8_0_ip_funcs,
  786. },
  787. {
  788. .type = AMD_IP_BLOCK_TYPE_IH,
  789. .major = 3,
  790. .minor = 0,
  791. .rev = 0,
  792. .funcs = &tonga_ih_ip_funcs,
  793. },
  794. {
  795. .type = AMD_IP_BLOCK_TYPE_SMC,
  796. .major = 7,
  797. .minor = 1,
  798. .rev = 0,
  799. .funcs = &amdgpu_pp_ip_funcs,
  800. },
  801. {
  802. .type = AMD_IP_BLOCK_TYPE_DCE,
  803. .major = 10,
  804. .minor = 0,
  805. .rev = 0,
  806. .funcs = &dce_v10_0_ip_funcs,
  807. },
  808. {
  809. .type = AMD_IP_BLOCK_TYPE_GFX,
  810. .major = 8,
  811. .minor = 0,
  812. .rev = 0,
  813. .funcs = &gfx_v8_0_ip_funcs,
  814. },
  815. {
  816. .type = AMD_IP_BLOCK_TYPE_SDMA,
  817. .major = 3,
  818. .minor = 0,
  819. .rev = 0,
  820. .funcs = &sdma_v3_0_ip_funcs,
  821. },
  822. {
  823. .type = AMD_IP_BLOCK_TYPE_UVD,
  824. .major = 5,
  825. .minor = 0,
  826. .rev = 0,
  827. .funcs = &uvd_v5_0_ip_funcs,
  828. },
  829. {
  830. .type = AMD_IP_BLOCK_TYPE_VCE,
  831. .major = 3,
  832. .minor = 0,
  833. .rev = 0,
  834. .funcs = &vce_v3_0_ip_funcs,
  835. },
  836. };
  837. static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
  838. {
  839. /* ORDER MATTERS! */
  840. {
  841. .type = AMD_IP_BLOCK_TYPE_COMMON,
  842. .major = 2,
  843. .minor = 0,
  844. .rev = 0,
  845. .funcs = &vi_common_ip_funcs,
  846. },
  847. {
  848. .type = AMD_IP_BLOCK_TYPE_GMC,
  849. .major = 8,
  850. .minor = 0,
  851. .rev = 0,
  852. .funcs = &gmc_v8_0_ip_funcs,
  853. },
  854. {
  855. .type = AMD_IP_BLOCK_TYPE_IH,
  856. .major = 3,
  857. .minor = 0,
  858. .rev = 0,
  859. .funcs = &tonga_ih_ip_funcs,
  860. },
  861. {
  862. .type = AMD_IP_BLOCK_TYPE_SMC,
  863. .major = 7,
  864. .minor = 1,
  865. .rev = 0,
  866. .funcs = &amdgpu_pp_ip_funcs,
  867. },
  868. {
  869. .type = AMD_IP_BLOCK_TYPE_DCE,
  870. .major = 10,
  871. .minor = 0,
  872. .rev = 0,
  873. .funcs = &dce_virtual_ip_funcs,
  874. },
  875. {
  876. .type = AMD_IP_BLOCK_TYPE_GFX,
  877. .major = 8,
  878. .minor = 0,
  879. .rev = 0,
  880. .funcs = &gfx_v8_0_ip_funcs,
  881. },
  882. {
  883. .type = AMD_IP_BLOCK_TYPE_SDMA,
  884. .major = 3,
  885. .minor = 0,
  886. .rev = 0,
  887. .funcs = &sdma_v3_0_ip_funcs,
  888. },
  889. {
  890. .type = AMD_IP_BLOCK_TYPE_UVD,
  891. .major = 5,
  892. .minor = 0,
  893. .rev = 0,
  894. .funcs = &uvd_v5_0_ip_funcs,
  895. },
  896. {
  897. .type = AMD_IP_BLOCK_TYPE_VCE,
  898. .major = 3,
  899. .minor = 0,
  900. .rev = 0,
  901. .funcs = &vce_v3_0_ip_funcs,
  902. },
  903. };
  904. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  905. {
  906. /* ORDER MATTERS! */
  907. {
  908. .type = AMD_IP_BLOCK_TYPE_COMMON,
  909. .major = 2,
  910. .minor = 0,
  911. .rev = 0,
  912. .funcs = &vi_common_ip_funcs,
  913. },
  914. {
  915. .type = AMD_IP_BLOCK_TYPE_GMC,
  916. .major = 8,
  917. .minor = 5,
  918. .rev = 0,
  919. .funcs = &gmc_v8_0_ip_funcs,
  920. },
  921. {
  922. .type = AMD_IP_BLOCK_TYPE_IH,
  923. .major = 3,
  924. .minor = 0,
  925. .rev = 0,
  926. .funcs = &tonga_ih_ip_funcs,
  927. },
  928. {
  929. .type = AMD_IP_BLOCK_TYPE_SMC,
  930. .major = 7,
  931. .minor = 1,
  932. .rev = 0,
  933. .funcs = &amdgpu_pp_ip_funcs,
  934. },
  935. {
  936. .type = AMD_IP_BLOCK_TYPE_DCE,
  937. .major = 10,
  938. .minor = 1,
  939. .rev = 0,
  940. .funcs = &dce_v10_0_ip_funcs,
  941. },
  942. {
  943. .type = AMD_IP_BLOCK_TYPE_GFX,
  944. .major = 8,
  945. .minor = 0,
  946. .rev = 0,
  947. .funcs = &gfx_v8_0_ip_funcs,
  948. },
  949. {
  950. .type = AMD_IP_BLOCK_TYPE_SDMA,
  951. .major = 3,
  952. .minor = 0,
  953. .rev = 0,
  954. .funcs = &sdma_v3_0_ip_funcs,
  955. },
  956. {
  957. .type = AMD_IP_BLOCK_TYPE_UVD,
  958. .major = 6,
  959. .minor = 0,
  960. .rev = 0,
  961. .funcs = &uvd_v6_0_ip_funcs,
  962. },
  963. {
  964. .type = AMD_IP_BLOCK_TYPE_VCE,
  965. .major = 3,
  966. .minor = 0,
  967. .rev = 0,
  968. .funcs = &vce_v3_0_ip_funcs,
  969. },
  970. };
  971. static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
  972. {
  973. /* ORDER MATTERS! */
  974. {
  975. .type = AMD_IP_BLOCK_TYPE_COMMON,
  976. .major = 2,
  977. .minor = 0,
  978. .rev = 0,
  979. .funcs = &vi_common_ip_funcs,
  980. },
  981. {
  982. .type = AMD_IP_BLOCK_TYPE_GMC,
  983. .major = 8,
  984. .minor = 5,
  985. .rev = 0,
  986. .funcs = &gmc_v8_0_ip_funcs,
  987. },
  988. {
  989. .type = AMD_IP_BLOCK_TYPE_IH,
  990. .major = 3,
  991. .minor = 0,
  992. .rev = 0,
  993. .funcs = &tonga_ih_ip_funcs,
  994. },
  995. {
  996. .type = AMD_IP_BLOCK_TYPE_SMC,
  997. .major = 7,
  998. .minor = 1,
  999. .rev = 0,
  1000. .funcs = &amdgpu_pp_ip_funcs,
  1001. },
  1002. {
  1003. .type = AMD_IP_BLOCK_TYPE_DCE,
  1004. .major = 10,
  1005. .minor = 1,
  1006. .rev = 0,
  1007. .funcs = &dce_virtual_ip_funcs,
  1008. },
  1009. {
  1010. .type = AMD_IP_BLOCK_TYPE_GFX,
  1011. .major = 8,
  1012. .minor = 0,
  1013. .rev = 0,
  1014. .funcs = &gfx_v8_0_ip_funcs,
  1015. },
  1016. {
  1017. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1018. .major = 3,
  1019. .minor = 0,
  1020. .rev = 0,
  1021. .funcs = &sdma_v3_0_ip_funcs,
  1022. },
  1023. {
  1024. .type = AMD_IP_BLOCK_TYPE_UVD,
  1025. .major = 6,
  1026. .minor = 0,
  1027. .rev = 0,
  1028. .funcs = &uvd_v6_0_ip_funcs,
  1029. },
  1030. {
  1031. .type = AMD_IP_BLOCK_TYPE_VCE,
  1032. .major = 3,
  1033. .minor = 0,
  1034. .rev = 0,
  1035. .funcs = &vce_v3_0_ip_funcs,
  1036. },
  1037. };
  1038. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  1039. {
  1040. /* ORDER MATTERS! */
  1041. {
  1042. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1043. .major = 2,
  1044. .minor = 0,
  1045. .rev = 0,
  1046. .funcs = &vi_common_ip_funcs,
  1047. },
  1048. {
  1049. .type = AMD_IP_BLOCK_TYPE_GMC,
  1050. .major = 8,
  1051. .minor = 1,
  1052. .rev = 0,
  1053. .funcs = &gmc_v8_0_ip_funcs,
  1054. },
  1055. {
  1056. .type = AMD_IP_BLOCK_TYPE_IH,
  1057. .major = 3,
  1058. .minor = 1,
  1059. .rev = 0,
  1060. .funcs = &tonga_ih_ip_funcs,
  1061. },
  1062. {
  1063. .type = AMD_IP_BLOCK_TYPE_SMC,
  1064. .major = 7,
  1065. .minor = 2,
  1066. .rev = 0,
  1067. .funcs = &amdgpu_pp_ip_funcs,
  1068. },
  1069. {
  1070. .type = AMD_IP_BLOCK_TYPE_DCE,
  1071. .major = 11,
  1072. .minor = 2,
  1073. .rev = 0,
  1074. .funcs = &dce_v11_0_ip_funcs,
  1075. },
  1076. {
  1077. .type = AMD_IP_BLOCK_TYPE_GFX,
  1078. .major = 8,
  1079. .minor = 0,
  1080. .rev = 0,
  1081. .funcs = &gfx_v8_0_ip_funcs,
  1082. },
  1083. {
  1084. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1085. .major = 3,
  1086. .minor = 1,
  1087. .rev = 0,
  1088. .funcs = &sdma_v3_0_ip_funcs,
  1089. },
  1090. {
  1091. .type = AMD_IP_BLOCK_TYPE_UVD,
  1092. .major = 6,
  1093. .minor = 3,
  1094. .rev = 0,
  1095. .funcs = &uvd_v6_0_ip_funcs,
  1096. },
  1097. {
  1098. .type = AMD_IP_BLOCK_TYPE_VCE,
  1099. .major = 3,
  1100. .minor = 4,
  1101. .rev = 0,
  1102. .funcs = &vce_v3_0_ip_funcs,
  1103. },
  1104. };
  1105. static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
  1106. {
  1107. /* ORDER MATTERS! */
  1108. {
  1109. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1110. .major = 2,
  1111. .minor = 0,
  1112. .rev = 0,
  1113. .funcs = &vi_common_ip_funcs,
  1114. },
  1115. {
  1116. .type = AMD_IP_BLOCK_TYPE_GMC,
  1117. .major = 8,
  1118. .minor = 1,
  1119. .rev = 0,
  1120. .funcs = &gmc_v8_0_ip_funcs,
  1121. },
  1122. {
  1123. .type = AMD_IP_BLOCK_TYPE_IH,
  1124. .major = 3,
  1125. .minor = 1,
  1126. .rev = 0,
  1127. .funcs = &tonga_ih_ip_funcs,
  1128. },
  1129. {
  1130. .type = AMD_IP_BLOCK_TYPE_SMC,
  1131. .major = 7,
  1132. .minor = 2,
  1133. .rev = 0,
  1134. .funcs = &amdgpu_pp_ip_funcs,
  1135. },
  1136. {
  1137. .type = AMD_IP_BLOCK_TYPE_DCE,
  1138. .major = 11,
  1139. .minor = 2,
  1140. .rev = 0,
  1141. .funcs = &dce_virtual_ip_funcs,
  1142. },
  1143. {
  1144. .type = AMD_IP_BLOCK_TYPE_GFX,
  1145. .major = 8,
  1146. .minor = 0,
  1147. .rev = 0,
  1148. .funcs = &gfx_v8_0_ip_funcs,
  1149. },
  1150. {
  1151. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1152. .major = 3,
  1153. .minor = 1,
  1154. .rev = 0,
  1155. .funcs = &sdma_v3_0_ip_funcs,
  1156. },
  1157. {
  1158. .type = AMD_IP_BLOCK_TYPE_UVD,
  1159. .major = 6,
  1160. .minor = 3,
  1161. .rev = 0,
  1162. .funcs = &uvd_v6_0_ip_funcs,
  1163. },
  1164. {
  1165. .type = AMD_IP_BLOCK_TYPE_VCE,
  1166. .major = 3,
  1167. .minor = 4,
  1168. .rev = 0,
  1169. .funcs = &vce_v3_0_ip_funcs,
  1170. },
  1171. };
  1172. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1173. {
  1174. /* ORDER MATTERS! */
  1175. {
  1176. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1177. .major = 2,
  1178. .minor = 0,
  1179. .rev = 0,
  1180. .funcs = &vi_common_ip_funcs,
  1181. },
  1182. {
  1183. .type = AMD_IP_BLOCK_TYPE_GMC,
  1184. .major = 8,
  1185. .minor = 0,
  1186. .rev = 0,
  1187. .funcs = &gmc_v8_0_ip_funcs,
  1188. },
  1189. {
  1190. .type = AMD_IP_BLOCK_TYPE_IH,
  1191. .major = 3,
  1192. .minor = 0,
  1193. .rev = 0,
  1194. .funcs = &cz_ih_ip_funcs,
  1195. },
  1196. {
  1197. .type = AMD_IP_BLOCK_TYPE_SMC,
  1198. .major = 8,
  1199. .minor = 0,
  1200. .rev = 0,
  1201. .funcs = &amdgpu_pp_ip_funcs
  1202. },
  1203. {
  1204. .type = AMD_IP_BLOCK_TYPE_DCE,
  1205. .major = 11,
  1206. .minor = 0,
  1207. .rev = 0,
  1208. .funcs = &dce_v11_0_ip_funcs,
  1209. },
  1210. {
  1211. .type = AMD_IP_BLOCK_TYPE_GFX,
  1212. .major = 8,
  1213. .minor = 0,
  1214. .rev = 0,
  1215. .funcs = &gfx_v8_0_ip_funcs,
  1216. },
  1217. {
  1218. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1219. .major = 3,
  1220. .minor = 0,
  1221. .rev = 0,
  1222. .funcs = &sdma_v3_0_ip_funcs,
  1223. },
  1224. {
  1225. .type = AMD_IP_BLOCK_TYPE_UVD,
  1226. .major = 6,
  1227. .minor = 0,
  1228. .rev = 0,
  1229. .funcs = &uvd_v6_0_ip_funcs,
  1230. },
  1231. {
  1232. .type = AMD_IP_BLOCK_TYPE_VCE,
  1233. .major = 3,
  1234. .minor = 0,
  1235. .rev = 0,
  1236. .funcs = &vce_v3_0_ip_funcs,
  1237. },
  1238. #if defined(CONFIG_DRM_AMD_ACP)
  1239. {
  1240. .type = AMD_IP_BLOCK_TYPE_ACP,
  1241. .major = 2,
  1242. .minor = 2,
  1243. .rev = 0,
  1244. .funcs = &acp_ip_funcs,
  1245. },
  1246. #endif
  1247. };
  1248. static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
  1249. {
  1250. /* ORDER MATTERS! */
  1251. {
  1252. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1253. .major = 2,
  1254. .minor = 0,
  1255. .rev = 0,
  1256. .funcs = &vi_common_ip_funcs,
  1257. },
  1258. {
  1259. .type = AMD_IP_BLOCK_TYPE_GMC,
  1260. .major = 8,
  1261. .minor = 0,
  1262. .rev = 0,
  1263. .funcs = &gmc_v8_0_ip_funcs,
  1264. },
  1265. {
  1266. .type = AMD_IP_BLOCK_TYPE_IH,
  1267. .major = 3,
  1268. .minor = 0,
  1269. .rev = 0,
  1270. .funcs = &cz_ih_ip_funcs,
  1271. },
  1272. {
  1273. .type = AMD_IP_BLOCK_TYPE_SMC,
  1274. .major = 8,
  1275. .minor = 0,
  1276. .rev = 0,
  1277. .funcs = &amdgpu_pp_ip_funcs
  1278. },
  1279. {
  1280. .type = AMD_IP_BLOCK_TYPE_DCE,
  1281. .major = 11,
  1282. .minor = 0,
  1283. .rev = 0,
  1284. .funcs = &dce_virtual_ip_funcs,
  1285. },
  1286. {
  1287. .type = AMD_IP_BLOCK_TYPE_GFX,
  1288. .major = 8,
  1289. .minor = 0,
  1290. .rev = 0,
  1291. .funcs = &gfx_v8_0_ip_funcs,
  1292. },
  1293. {
  1294. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1295. .major = 3,
  1296. .minor = 0,
  1297. .rev = 0,
  1298. .funcs = &sdma_v3_0_ip_funcs,
  1299. },
  1300. {
  1301. .type = AMD_IP_BLOCK_TYPE_UVD,
  1302. .major = 6,
  1303. .minor = 0,
  1304. .rev = 0,
  1305. .funcs = &uvd_v6_0_ip_funcs,
  1306. },
  1307. {
  1308. .type = AMD_IP_BLOCK_TYPE_VCE,
  1309. .major = 3,
  1310. .minor = 0,
  1311. .rev = 0,
  1312. .funcs = &vce_v3_0_ip_funcs,
  1313. },
  1314. #if defined(CONFIG_DRM_AMD_ACP)
  1315. {
  1316. .type = AMD_IP_BLOCK_TYPE_ACP,
  1317. .major = 2,
  1318. .minor = 2,
  1319. .rev = 0,
  1320. .funcs = &acp_ip_funcs,
  1321. },
  1322. #endif
  1323. };
  1324. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1325. {
  1326. if (adev->enable_virtual_display) {
  1327. switch (adev->asic_type) {
  1328. case CHIP_TOPAZ:
  1329. adev->ip_blocks = topaz_ip_blocks_vd;
  1330. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks_vd);
  1331. break;
  1332. case CHIP_FIJI:
  1333. adev->ip_blocks = fiji_ip_blocks_vd;
  1334. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks_vd);
  1335. break;
  1336. case CHIP_TONGA:
  1337. adev->ip_blocks = tonga_ip_blocks_vd;
  1338. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks_vd);
  1339. break;
  1340. case CHIP_POLARIS11:
  1341. case CHIP_POLARIS10:
  1342. adev->ip_blocks = polaris11_ip_blocks_vd;
  1343. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks_vd);
  1344. break;
  1345. case CHIP_CARRIZO:
  1346. case CHIP_STONEY:
  1347. adev->ip_blocks = cz_ip_blocks_vd;
  1348. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks_vd);
  1349. break;
  1350. default:
  1351. /* FIXME: not supported yet */
  1352. return -EINVAL;
  1353. }
  1354. } else {
  1355. switch (adev->asic_type) {
  1356. case CHIP_TOPAZ:
  1357. adev->ip_blocks = topaz_ip_blocks;
  1358. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1359. break;
  1360. case CHIP_FIJI:
  1361. adev->ip_blocks = fiji_ip_blocks;
  1362. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1363. break;
  1364. case CHIP_TONGA:
  1365. adev->ip_blocks = tonga_ip_blocks;
  1366. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1367. break;
  1368. case CHIP_POLARIS11:
  1369. case CHIP_POLARIS10:
  1370. adev->ip_blocks = polaris11_ip_blocks;
  1371. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  1372. break;
  1373. case CHIP_CARRIZO:
  1374. case CHIP_STONEY:
  1375. adev->ip_blocks = cz_ip_blocks;
  1376. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1377. break;
  1378. default:
  1379. /* FIXME: not supported yet */
  1380. return -EINVAL;
  1381. }
  1382. }
  1383. return 0;
  1384. }
  1385. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1386. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1387. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1388. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1389. {
  1390. if (adev->flags & AMD_IS_APU)
  1391. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1392. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1393. else
  1394. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1395. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1396. }
  1397. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1398. {
  1399. .read_disabled_bios = &vi_read_disabled_bios,
  1400. .read_bios_from_rom = &vi_read_bios_from_rom,
  1401. .detect_hw_virtualization = vi_detect_hw_virtualization,
  1402. .read_register = &vi_read_register,
  1403. .reset = &vi_asic_reset,
  1404. .set_vga_state = &vi_vga_set_state,
  1405. .get_xclk = &vi_get_xclk,
  1406. .set_uvd_clocks = &vi_set_uvd_clocks,
  1407. .set_vce_clocks = &vi_set_vce_clocks,
  1408. };
  1409. static int vi_common_early_init(void *handle)
  1410. {
  1411. bool smc_enabled = false;
  1412. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1413. if (adev->flags & AMD_IS_APU) {
  1414. adev->smc_rreg = &cz_smc_rreg;
  1415. adev->smc_wreg = &cz_smc_wreg;
  1416. } else {
  1417. adev->smc_rreg = &vi_smc_rreg;
  1418. adev->smc_wreg = &vi_smc_wreg;
  1419. }
  1420. adev->pcie_rreg = &vi_pcie_rreg;
  1421. adev->pcie_wreg = &vi_pcie_wreg;
  1422. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1423. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1424. adev->didt_rreg = &vi_didt_rreg;
  1425. adev->didt_wreg = &vi_didt_wreg;
  1426. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1427. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1428. adev->asic_funcs = &vi_asic_funcs;
  1429. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1430. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1431. smc_enabled = true;
  1432. adev->rev_id = vi_get_rev_id(adev);
  1433. adev->external_rev_id = 0xFF;
  1434. switch (adev->asic_type) {
  1435. case CHIP_TOPAZ:
  1436. adev->cg_flags = 0;
  1437. adev->pg_flags = 0;
  1438. adev->external_rev_id = 0x1;
  1439. break;
  1440. case CHIP_FIJI:
  1441. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1442. AMD_CG_SUPPORT_GFX_MGLS |
  1443. AMD_CG_SUPPORT_GFX_RLC_LS |
  1444. AMD_CG_SUPPORT_GFX_CP_LS |
  1445. AMD_CG_SUPPORT_GFX_CGTS |
  1446. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1447. AMD_CG_SUPPORT_GFX_CGCG |
  1448. AMD_CG_SUPPORT_GFX_CGLS |
  1449. AMD_CG_SUPPORT_SDMA_MGCG |
  1450. AMD_CG_SUPPORT_SDMA_LS |
  1451. AMD_CG_SUPPORT_BIF_LS |
  1452. AMD_CG_SUPPORT_HDP_MGCG |
  1453. AMD_CG_SUPPORT_HDP_LS |
  1454. AMD_CG_SUPPORT_ROM_MGCG |
  1455. AMD_CG_SUPPORT_MC_MGCG |
  1456. AMD_CG_SUPPORT_MC_LS;
  1457. adev->pg_flags = 0;
  1458. adev->external_rev_id = adev->rev_id + 0x3c;
  1459. break;
  1460. case CHIP_TONGA:
  1461. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1462. adev->pg_flags = 0;
  1463. adev->external_rev_id = adev->rev_id + 0x14;
  1464. break;
  1465. case CHIP_POLARIS11:
  1466. adev->cg_flags = 0;
  1467. adev->pg_flags = 0;
  1468. adev->external_rev_id = adev->rev_id + 0x5A;
  1469. break;
  1470. case CHIP_POLARIS10:
  1471. adev->cg_flags = 0;
  1472. adev->pg_flags = 0;
  1473. adev->external_rev_id = adev->rev_id + 0x50;
  1474. break;
  1475. case CHIP_CARRIZO:
  1476. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1477. AMD_CG_SUPPORT_GFX_MGCG |
  1478. AMD_CG_SUPPORT_GFX_MGLS |
  1479. AMD_CG_SUPPORT_GFX_RLC_LS |
  1480. AMD_CG_SUPPORT_GFX_CP_LS |
  1481. AMD_CG_SUPPORT_GFX_CGTS |
  1482. AMD_CG_SUPPORT_GFX_MGLS |
  1483. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1484. AMD_CG_SUPPORT_GFX_CGCG |
  1485. AMD_CG_SUPPORT_GFX_CGLS |
  1486. AMD_CG_SUPPORT_BIF_LS |
  1487. AMD_CG_SUPPORT_HDP_MGCG |
  1488. AMD_CG_SUPPORT_HDP_LS |
  1489. AMD_CG_SUPPORT_SDMA_MGCG |
  1490. AMD_CG_SUPPORT_SDMA_LS |
  1491. AMD_CG_SUPPORT_VCE_MGCG;
  1492. /* rev0 hardware requires workarounds to support PG */
  1493. adev->pg_flags = 0;
  1494. if (adev->rev_id != 0x00) {
  1495. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1496. AMD_PG_SUPPORT_GFX_SMG |
  1497. AMD_PG_SUPPORT_GFX_PIPELINE |
  1498. AMD_PG_SUPPORT_UVD |
  1499. AMD_PG_SUPPORT_VCE;
  1500. }
  1501. adev->external_rev_id = adev->rev_id + 0x1;
  1502. break;
  1503. case CHIP_STONEY:
  1504. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1505. AMD_CG_SUPPORT_GFX_MGCG |
  1506. AMD_CG_SUPPORT_GFX_MGLS |
  1507. AMD_CG_SUPPORT_GFX_RLC_LS |
  1508. AMD_CG_SUPPORT_GFX_CP_LS |
  1509. AMD_CG_SUPPORT_GFX_CGTS |
  1510. AMD_CG_SUPPORT_GFX_MGLS |
  1511. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1512. AMD_CG_SUPPORT_GFX_CGCG |
  1513. AMD_CG_SUPPORT_GFX_CGLS |
  1514. AMD_CG_SUPPORT_BIF_LS |
  1515. AMD_CG_SUPPORT_HDP_MGCG |
  1516. AMD_CG_SUPPORT_HDP_LS |
  1517. AMD_CG_SUPPORT_SDMA_MGCG |
  1518. AMD_CG_SUPPORT_SDMA_LS |
  1519. AMD_CG_SUPPORT_VCE_MGCG;
  1520. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1521. AMD_PG_SUPPORT_GFX_SMG |
  1522. AMD_PG_SUPPORT_GFX_PIPELINE |
  1523. AMD_PG_SUPPORT_UVD |
  1524. AMD_PG_SUPPORT_VCE;
  1525. adev->external_rev_id = adev->rev_id + 0x61;
  1526. break;
  1527. default:
  1528. /* FIXME: not supported yet */
  1529. return -EINVAL;
  1530. }
  1531. /* in early init stage, vbios code won't work */
  1532. if (adev->asic_funcs->detect_hw_virtualization)
  1533. amdgpu_asic_detect_hw_virtualization(adev);
  1534. if (amdgpu_smc_load_fw && smc_enabled)
  1535. adev->firmware.smu_load = true;
  1536. amdgpu_get_pcie_info(adev);
  1537. return 0;
  1538. }
  1539. static int vi_common_sw_init(void *handle)
  1540. {
  1541. return 0;
  1542. }
  1543. static int vi_common_sw_fini(void *handle)
  1544. {
  1545. return 0;
  1546. }
  1547. static int vi_common_hw_init(void *handle)
  1548. {
  1549. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1550. /* move the golden regs per IP block */
  1551. vi_init_golden_registers(adev);
  1552. /* enable pcie gen2/3 link */
  1553. vi_pcie_gen3_enable(adev);
  1554. /* enable aspm */
  1555. vi_program_aspm(adev);
  1556. /* enable the doorbell aperture */
  1557. vi_enable_doorbell_aperture(adev, true);
  1558. return 0;
  1559. }
  1560. static int vi_common_hw_fini(void *handle)
  1561. {
  1562. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1563. /* enable the doorbell aperture */
  1564. vi_enable_doorbell_aperture(adev, false);
  1565. return 0;
  1566. }
  1567. static int vi_common_suspend(void *handle)
  1568. {
  1569. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1570. return vi_common_hw_fini(adev);
  1571. }
  1572. static int vi_common_resume(void *handle)
  1573. {
  1574. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1575. return vi_common_hw_init(adev);
  1576. }
  1577. static bool vi_common_is_idle(void *handle)
  1578. {
  1579. return true;
  1580. }
  1581. static int vi_common_wait_for_idle(void *handle)
  1582. {
  1583. return 0;
  1584. }
  1585. static int vi_common_soft_reset(void *handle)
  1586. {
  1587. return 0;
  1588. }
  1589. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1590. bool enable)
  1591. {
  1592. uint32_t temp, data;
  1593. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1594. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1595. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1596. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1597. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1598. else
  1599. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1600. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1601. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1602. if (temp != data)
  1603. WREG32_PCIE(ixPCIE_CNTL2, data);
  1604. }
  1605. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1606. bool enable)
  1607. {
  1608. uint32_t temp, data;
  1609. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1610. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1611. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1612. else
  1613. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1614. if (temp != data)
  1615. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1616. }
  1617. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1618. bool enable)
  1619. {
  1620. uint32_t temp, data;
  1621. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1622. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1623. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1624. else
  1625. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1626. if (temp != data)
  1627. WREG32(mmHDP_MEM_POWER_LS, data);
  1628. }
  1629. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1630. bool enable)
  1631. {
  1632. uint32_t temp, data;
  1633. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1634. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1635. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1636. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1637. else
  1638. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1639. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1640. if (temp != data)
  1641. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1642. }
  1643. static int vi_common_set_clockgating_state(void *handle,
  1644. enum amd_clockgating_state state)
  1645. {
  1646. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1647. switch (adev->asic_type) {
  1648. case CHIP_FIJI:
  1649. vi_update_bif_medium_grain_light_sleep(adev,
  1650. state == AMD_CG_STATE_GATE ? true : false);
  1651. vi_update_hdp_medium_grain_clock_gating(adev,
  1652. state == AMD_CG_STATE_GATE ? true : false);
  1653. vi_update_hdp_light_sleep(adev,
  1654. state == AMD_CG_STATE_GATE ? true : false);
  1655. vi_update_rom_medium_grain_clock_gating(adev,
  1656. state == AMD_CG_STATE_GATE ? true : false);
  1657. break;
  1658. case CHIP_CARRIZO:
  1659. case CHIP_STONEY:
  1660. vi_update_bif_medium_grain_light_sleep(adev,
  1661. state == AMD_CG_STATE_GATE ? true : false);
  1662. vi_update_hdp_medium_grain_clock_gating(adev,
  1663. state == AMD_CG_STATE_GATE ? true : false);
  1664. vi_update_hdp_light_sleep(adev,
  1665. state == AMD_CG_STATE_GATE ? true : false);
  1666. break;
  1667. default:
  1668. break;
  1669. }
  1670. return 0;
  1671. }
  1672. static int vi_common_set_powergating_state(void *handle,
  1673. enum amd_powergating_state state)
  1674. {
  1675. return 0;
  1676. }
  1677. const struct amd_ip_funcs vi_common_ip_funcs = {
  1678. .name = "vi_common",
  1679. .early_init = vi_common_early_init,
  1680. .late_init = NULL,
  1681. .sw_init = vi_common_sw_init,
  1682. .sw_fini = vi_common_sw_fini,
  1683. .hw_init = vi_common_hw_init,
  1684. .hw_fini = vi_common_hw_fini,
  1685. .suspend = vi_common_suspend,
  1686. .resume = vi_common_resume,
  1687. .is_idle = vi_common_is_idle,
  1688. .wait_for_idle = vi_common_wait_for_idle,
  1689. .soft_reset = vi_common_soft_reset,
  1690. .set_clockgating_state = vi_common_set_clockgating_state,
  1691. .set_powergating_state = vi_common_set_powergating_state,
  1692. };