exynos7_drm_decon.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835
  1. /* drivers/gpu/drm/exynos/exynos7_drm_decon.c
  2. *
  3. * Copyright (C) 2014 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Akshu Agarwal <akshua@gmail.com>
  6. * Ajay Kumar <ajaykumar.rs@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <drm/exynos_drm.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <linux/kernel.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/of_device.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/exynos7_decon.h>
  27. #include "exynos_drm_crtc.h"
  28. #include "exynos_drm_plane.h"
  29. #include "exynos_drm_drv.h"
  30. #include "exynos_drm_fbdev.h"
  31. #include "exynos_drm_iommu.h"
  32. /*
  33. * DECON stands for Display and Enhancement controller.
  34. */
  35. #define DECON_DEFAULT_FRAMERATE 60
  36. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  37. #define WINDOWS_NR 2
  38. struct decon_context {
  39. struct device *dev;
  40. struct drm_device *drm_dev;
  41. struct exynos_drm_crtc *crtc;
  42. struct exynos_drm_plane planes[WINDOWS_NR];
  43. struct clk *pclk;
  44. struct clk *aclk;
  45. struct clk *eclk;
  46. struct clk *vclk;
  47. void __iomem *regs;
  48. unsigned int default_win;
  49. unsigned long irq_flags;
  50. bool i80_if;
  51. bool suspended;
  52. int pipe;
  53. wait_queue_head_t wait_vsync_queue;
  54. atomic_t wait_vsync_event;
  55. struct exynos_drm_panel_info panel;
  56. struct exynos_drm_display *display;
  57. };
  58. static const struct of_device_id decon_driver_dt_match[] = {
  59. {.compatible = "samsung,exynos7-decon"},
  60. {},
  61. };
  62. MODULE_DEVICE_TABLE(of, decon_driver_dt_match);
  63. static void decon_wait_for_vblank(struct exynos_drm_crtc *crtc)
  64. {
  65. struct decon_context *ctx = crtc->ctx;
  66. if (ctx->suspended)
  67. return;
  68. atomic_set(&ctx->wait_vsync_event, 1);
  69. /*
  70. * wait for DECON to signal VSYNC interrupt or return after
  71. * timeout which is set to 50ms (refresh rate of 20).
  72. */
  73. if (!wait_event_timeout(ctx->wait_vsync_queue,
  74. !atomic_read(&ctx->wait_vsync_event),
  75. HZ/20))
  76. DRM_DEBUG_KMS("vblank wait timed out.\n");
  77. }
  78. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  79. {
  80. struct decon_context *ctx = crtc->ctx;
  81. unsigned int win, ch_enabled = 0;
  82. DRM_DEBUG_KMS("%s\n", __FILE__);
  83. /* Check if any channel is enabled. */
  84. for (win = 0; win < WINDOWS_NR; win++) {
  85. u32 val = readl(ctx->regs + WINCON(win));
  86. if (val & WINCONx_ENWIN) {
  87. val &= ~WINCONx_ENWIN;
  88. writel(val, ctx->regs + WINCON(win));
  89. ch_enabled = 1;
  90. }
  91. }
  92. /* Wait for vsync, as disable channel takes effect at next vsync */
  93. if (ch_enabled) {
  94. unsigned int state = ctx->suspended;
  95. ctx->suspended = 0;
  96. decon_wait_for_vblank(ctx->crtc);
  97. ctx->suspended = state;
  98. }
  99. }
  100. static int decon_ctx_initialize(struct decon_context *ctx,
  101. struct drm_device *drm_dev)
  102. {
  103. struct exynos_drm_private *priv = drm_dev->dev_private;
  104. int ret;
  105. ctx->drm_dev = drm_dev;
  106. ctx->pipe = priv->pipe++;
  107. ret = drm_iommu_attach_device_if_possible(ctx->crtc, drm_dev, ctx->dev);
  108. if (ret)
  109. priv->pipe--;
  110. return ret;
  111. }
  112. static void decon_ctx_remove(struct decon_context *ctx)
  113. {
  114. /* detach this sub driver from iommu mapping if supported. */
  115. if (is_drm_iommu_supported(ctx->drm_dev))
  116. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  117. }
  118. static u32 decon_calc_clkdiv(struct decon_context *ctx,
  119. const struct drm_display_mode *mode)
  120. {
  121. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  122. u32 clkdiv;
  123. /* Find the clock divider value that gets us closest to ideal_clk */
  124. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->vclk), ideal_clk);
  125. return (clkdiv < 0x100) ? clkdiv : 0xff;
  126. }
  127. static bool decon_mode_fixup(struct exynos_drm_crtc *crtc,
  128. const struct drm_display_mode *mode,
  129. struct drm_display_mode *adjusted_mode)
  130. {
  131. if (adjusted_mode->vrefresh == 0)
  132. adjusted_mode->vrefresh = DECON_DEFAULT_FRAMERATE;
  133. return true;
  134. }
  135. static void decon_commit(struct exynos_drm_crtc *crtc)
  136. {
  137. struct decon_context *ctx = crtc->ctx;
  138. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  139. u32 val, clkdiv;
  140. if (ctx->suspended)
  141. return;
  142. /* nothing to do if we haven't set the mode yet */
  143. if (mode->htotal == 0 || mode->vtotal == 0)
  144. return;
  145. if (!ctx->i80_if) {
  146. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  147. /* setup vertical timing values. */
  148. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  149. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  150. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  151. val = VIDTCON0_VBPD(vbpd - 1) | VIDTCON0_VFPD(vfpd - 1);
  152. writel(val, ctx->regs + VIDTCON0);
  153. val = VIDTCON1_VSPW(vsync_len - 1);
  154. writel(val, ctx->regs + VIDTCON1);
  155. /* setup horizontal timing values. */
  156. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  157. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  158. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  159. /* setup horizontal timing values. */
  160. val = VIDTCON2_HBPD(hbpd - 1) | VIDTCON2_HFPD(hfpd - 1);
  161. writel(val, ctx->regs + VIDTCON2);
  162. val = VIDTCON3_HSPW(hsync_len - 1);
  163. writel(val, ctx->regs + VIDTCON3);
  164. }
  165. /* setup horizontal and vertical display size. */
  166. val = VIDTCON4_LINEVAL(mode->vdisplay - 1) |
  167. VIDTCON4_HOZVAL(mode->hdisplay - 1);
  168. writel(val, ctx->regs + VIDTCON4);
  169. writel(mode->vdisplay - 1, ctx->regs + LINECNT_OP_THRESHOLD);
  170. /*
  171. * fields of register with prefix '_F' would be updated
  172. * at vsync(same as dma start)
  173. */
  174. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  175. writel(val, ctx->regs + VIDCON0);
  176. clkdiv = decon_calc_clkdiv(ctx, mode);
  177. if (clkdiv > 1) {
  178. val = VCLKCON1_CLKVAL_NUM_VCLK(clkdiv - 1);
  179. writel(val, ctx->regs + VCLKCON1);
  180. writel(val, ctx->regs + VCLKCON2);
  181. }
  182. val = readl(ctx->regs + DECON_UPDATE);
  183. val |= DECON_UPDATE_STANDALONE_F;
  184. writel(val, ctx->regs + DECON_UPDATE);
  185. }
  186. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  187. {
  188. struct decon_context *ctx = crtc->ctx;
  189. u32 val;
  190. if (ctx->suspended)
  191. return -EPERM;
  192. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  193. val = readl(ctx->regs + VIDINTCON0);
  194. val |= VIDINTCON0_INT_ENABLE;
  195. if (!ctx->i80_if) {
  196. val |= VIDINTCON0_INT_FRAME;
  197. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  198. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  199. }
  200. writel(val, ctx->regs + VIDINTCON0);
  201. }
  202. return 0;
  203. }
  204. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  205. {
  206. struct decon_context *ctx = crtc->ctx;
  207. u32 val;
  208. if (ctx->suspended)
  209. return;
  210. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  211. val = readl(ctx->regs + VIDINTCON0);
  212. val &= ~VIDINTCON0_INT_ENABLE;
  213. if (!ctx->i80_if)
  214. val &= ~VIDINTCON0_INT_FRAME;
  215. writel(val, ctx->regs + VIDINTCON0);
  216. }
  217. }
  218. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win)
  219. {
  220. struct exynos_drm_plane *plane = &ctx->planes[win];
  221. unsigned long val;
  222. int padding;
  223. val = readl(ctx->regs + WINCON(win));
  224. val &= ~WINCONx_BPPMODE_MASK;
  225. switch (plane->pixel_format) {
  226. case DRM_FORMAT_RGB565:
  227. val |= WINCONx_BPPMODE_16BPP_565;
  228. val |= WINCONx_BURSTLEN_16WORD;
  229. break;
  230. case DRM_FORMAT_XRGB8888:
  231. val |= WINCONx_BPPMODE_24BPP_xRGB;
  232. val |= WINCONx_BURSTLEN_16WORD;
  233. break;
  234. case DRM_FORMAT_XBGR8888:
  235. val |= WINCONx_BPPMODE_24BPP_xBGR;
  236. val |= WINCONx_BURSTLEN_16WORD;
  237. break;
  238. case DRM_FORMAT_RGBX8888:
  239. val |= WINCONx_BPPMODE_24BPP_RGBx;
  240. val |= WINCONx_BURSTLEN_16WORD;
  241. break;
  242. case DRM_FORMAT_BGRX8888:
  243. val |= WINCONx_BPPMODE_24BPP_BGRx;
  244. val |= WINCONx_BURSTLEN_16WORD;
  245. break;
  246. case DRM_FORMAT_ARGB8888:
  247. val |= WINCONx_BPPMODE_32BPP_ARGB | WINCONx_BLD_PIX |
  248. WINCONx_ALPHA_SEL;
  249. val |= WINCONx_BURSTLEN_16WORD;
  250. break;
  251. case DRM_FORMAT_ABGR8888:
  252. val |= WINCONx_BPPMODE_32BPP_ABGR | WINCONx_BLD_PIX |
  253. WINCONx_ALPHA_SEL;
  254. val |= WINCONx_BURSTLEN_16WORD;
  255. break;
  256. case DRM_FORMAT_RGBA8888:
  257. val |= WINCONx_BPPMODE_32BPP_RGBA | WINCONx_BLD_PIX |
  258. WINCONx_ALPHA_SEL;
  259. val |= WINCONx_BURSTLEN_16WORD;
  260. break;
  261. case DRM_FORMAT_BGRA8888:
  262. val |= WINCONx_BPPMODE_32BPP_BGRA | WINCONx_BLD_PIX |
  263. WINCONx_ALPHA_SEL;
  264. val |= WINCONx_BURSTLEN_16WORD;
  265. break;
  266. default:
  267. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  268. val |= WINCONx_BPPMODE_24BPP_xRGB;
  269. val |= WINCONx_BURSTLEN_16WORD;
  270. break;
  271. }
  272. DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
  273. /*
  274. * In case of exynos, setting dma-burst to 16Word causes permanent
  275. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  276. * switching which is based on plane size is not recommended as
  277. * plane size varies a lot towards the end of the screen and rapid
  278. * movement causes unstable DMA which results into iommu crash/tear.
  279. */
  280. padding = (plane->pitch / (plane->bpp >> 3)) - plane->fb_width;
  281. if (plane->fb_width + padding < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  282. val &= ~WINCONx_BURSTLEN_MASK;
  283. val |= WINCONx_BURSTLEN_8WORD;
  284. }
  285. writel(val, ctx->regs + WINCON(win));
  286. }
  287. static void decon_win_set_colkey(struct decon_context *ctx, unsigned int win)
  288. {
  289. unsigned int keycon0 = 0, keycon1 = 0;
  290. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  291. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  292. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  293. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  294. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  295. }
  296. /**
  297. * shadow_protect_win() - disable updating values from shadow registers at vsync
  298. *
  299. * @win: window to protect registers for
  300. * @protect: 1 to protect (disable updates)
  301. */
  302. static void decon_shadow_protect_win(struct decon_context *ctx,
  303. unsigned int win, bool protect)
  304. {
  305. u32 bits, val;
  306. bits = SHADOWCON_WINx_PROTECT(win);
  307. val = readl(ctx->regs + SHADOWCON);
  308. if (protect)
  309. val |= bits;
  310. else
  311. val &= ~bits;
  312. writel(val, ctx->regs + SHADOWCON);
  313. }
  314. static void decon_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
  315. {
  316. struct decon_context *ctx = crtc->ctx;
  317. struct drm_display_mode *mode = &crtc->base.state->adjusted_mode;
  318. struct exynos_drm_plane *plane;
  319. int padding;
  320. unsigned long val, alpha;
  321. unsigned int last_x;
  322. unsigned int last_y;
  323. if (ctx->suspended)
  324. return;
  325. if (win < 0 || win >= WINDOWS_NR)
  326. return;
  327. plane = &ctx->planes[win];
  328. if (ctx->suspended)
  329. return;
  330. /*
  331. * SHADOWCON/PRTCON register is used for enabling timing.
  332. *
  333. * for example, once only width value of a register is set,
  334. * if the dma is started then decon hardware could malfunction so
  335. * with protect window setting, the register fields with prefix '_F'
  336. * wouldn't be updated at vsync also but updated once unprotect window
  337. * is set.
  338. */
  339. /* protect windows */
  340. decon_shadow_protect_win(ctx, win, true);
  341. /* buffer start address */
  342. val = (unsigned long)plane->dma_addr[0];
  343. writel(val, ctx->regs + VIDW_BUF_START(win));
  344. padding = (plane->pitch / (plane->bpp >> 3)) - plane->fb_width;
  345. /* buffer size */
  346. writel(plane->fb_width + padding, ctx->regs + VIDW_WHOLE_X(win));
  347. writel(plane->fb_height, ctx->regs + VIDW_WHOLE_Y(win));
  348. /* offset from the start of the buffer to read */
  349. writel(plane->src_x, ctx->regs + VIDW_OFFSET_X(win));
  350. writel(plane->src_y, ctx->regs + VIDW_OFFSET_Y(win));
  351. DRM_DEBUG_KMS("start addr = 0x%lx\n",
  352. (unsigned long)val);
  353. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  354. plane->crtc_width, plane->crtc_height);
  355. /*
  356. * OSD position.
  357. * In case the window layout goes of LCD layout, DECON fails.
  358. */
  359. if ((plane->crtc_x + plane->crtc_width) > mode->hdisplay)
  360. plane->crtc_x = mode->hdisplay - plane->crtc_width;
  361. if ((plane->crtc_y + plane->crtc_height) > mode->vdisplay)
  362. plane->crtc_y = mode->vdisplay - plane->crtc_height;
  363. val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
  364. VIDOSDxA_TOPLEFT_Y(plane->crtc_y);
  365. writel(val, ctx->regs + VIDOSD_A(win));
  366. last_x = plane->crtc_x + plane->crtc_width;
  367. if (last_x)
  368. last_x--;
  369. last_y = plane->crtc_y + plane->crtc_height;
  370. if (last_y)
  371. last_y--;
  372. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y);
  373. writel(val, ctx->regs + VIDOSD_B(win));
  374. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  375. plane->crtc_x, plane->crtc_y, last_x, last_y);
  376. /* OSD alpha */
  377. alpha = VIDOSDxC_ALPHA0_R_F(0x0) |
  378. VIDOSDxC_ALPHA0_G_F(0x0) |
  379. VIDOSDxC_ALPHA0_B_F(0x0);
  380. writel(alpha, ctx->regs + VIDOSD_C(win));
  381. alpha = VIDOSDxD_ALPHA1_R_F(0xff) |
  382. VIDOSDxD_ALPHA1_G_F(0xff) |
  383. VIDOSDxD_ALPHA1_B_F(0xff);
  384. writel(alpha, ctx->regs + VIDOSD_D(win));
  385. decon_win_set_pixfmt(ctx, win);
  386. /* hardware window 0 doesn't support color key. */
  387. if (win != 0)
  388. decon_win_set_colkey(ctx, win);
  389. /* wincon */
  390. val = readl(ctx->regs + WINCON(win));
  391. val |= WINCONx_TRIPLE_BUF_MODE;
  392. val |= WINCONx_ENWIN;
  393. writel(val, ctx->regs + WINCON(win));
  394. /* Enable DMA channel and unprotect windows */
  395. decon_shadow_protect_win(ctx, win, false);
  396. val = readl(ctx->regs + DECON_UPDATE);
  397. val |= DECON_UPDATE_STANDALONE_F;
  398. writel(val, ctx->regs + DECON_UPDATE);
  399. }
  400. static void decon_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
  401. {
  402. struct decon_context *ctx = crtc->ctx;
  403. struct exynos_drm_plane *plane;
  404. u32 val;
  405. if (win < 0 || win >= WINDOWS_NR)
  406. return;
  407. plane = &ctx->planes[win];
  408. if (ctx->suspended)
  409. return;
  410. /* protect windows */
  411. decon_shadow_protect_win(ctx, win, true);
  412. /* wincon */
  413. val = readl(ctx->regs + WINCON(win));
  414. val &= ~WINCONx_ENWIN;
  415. writel(val, ctx->regs + WINCON(win));
  416. /* unprotect windows */
  417. decon_shadow_protect_win(ctx, win, false);
  418. val = readl(ctx->regs + DECON_UPDATE);
  419. val |= DECON_UPDATE_STANDALONE_F;
  420. writel(val, ctx->regs + DECON_UPDATE);
  421. }
  422. static void decon_init(struct decon_context *ctx)
  423. {
  424. u32 val;
  425. writel(VIDCON0_SWRESET, ctx->regs + VIDCON0);
  426. val = VIDOUTCON0_DISP_IF_0_ON;
  427. if (!ctx->i80_if)
  428. val |= VIDOUTCON0_RGBIF;
  429. writel(val, ctx->regs + VIDOUTCON0);
  430. writel(VCLKCON0_CLKVALUP | VCLKCON0_VCLKFREE, ctx->regs + VCLKCON0);
  431. if (!ctx->i80_if)
  432. writel(VIDCON1_VCLK_HOLD, ctx->regs + VIDCON1(0));
  433. }
  434. static void decon_enable(struct exynos_drm_crtc *crtc)
  435. {
  436. struct decon_context *ctx = crtc->ctx;
  437. int ret;
  438. if (!ctx->suspended)
  439. return;
  440. ctx->suspended = false;
  441. pm_runtime_get_sync(ctx->dev);
  442. ret = clk_prepare_enable(ctx->pclk);
  443. if (ret < 0) {
  444. DRM_ERROR("Failed to prepare_enable the pclk [%d]\n", ret);
  445. return;
  446. }
  447. ret = clk_prepare_enable(ctx->aclk);
  448. if (ret < 0) {
  449. DRM_ERROR("Failed to prepare_enable the aclk [%d]\n", ret);
  450. return;
  451. }
  452. ret = clk_prepare_enable(ctx->eclk);
  453. if (ret < 0) {
  454. DRM_ERROR("Failed to prepare_enable the eclk [%d]\n", ret);
  455. return;
  456. }
  457. ret = clk_prepare_enable(ctx->vclk);
  458. if (ret < 0) {
  459. DRM_ERROR("Failed to prepare_enable the vclk [%d]\n", ret);
  460. return;
  461. }
  462. decon_init(ctx);
  463. /* if vblank was enabled status, enable it again. */
  464. if (test_and_clear_bit(0, &ctx->irq_flags))
  465. decon_enable_vblank(ctx->crtc);
  466. decon_commit(ctx->crtc);
  467. }
  468. static void decon_disable(struct exynos_drm_crtc *crtc)
  469. {
  470. struct decon_context *ctx = crtc->ctx;
  471. int i;
  472. if (ctx->suspended)
  473. return;
  474. /*
  475. * We need to make sure that all windows are disabled before we
  476. * suspend that connector. Otherwise we might try to scan from
  477. * a destroyed buffer later.
  478. */
  479. for (i = 0; i < WINDOWS_NR; i++)
  480. decon_win_disable(crtc, i);
  481. clk_disable_unprepare(ctx->vclk);
  482. clk_disable_unprepare(ctx->eclk);
  483. clk_disable_unprepare(ctx->aclk);
  484. clk_disable_unprepare(ctx->pclk);
  485. pm_runtime_put_sync(ctx->dev);
  486. ctx->suspended = true;
  487. }
  488. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  489. .enable = decon_enable,
  490. .disable = decon_disable,
  491. .mode_fixup = decon_mode_fixup,
  492. .commit = decon_commit,
  493. .enable_vblank = decon_enable_vblank,
  494. .disable_vblank = decon_disable_vblank,
  495. .wait_for_vblank = decon_wait_for_vblank,
  496. .win_commit = decon_win_commit,
  497. .win_disable = decon_win_disable,
  498. .clear_channels = decon_clear_channels,
  499. };
  500. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  501. {
  502. struct decon_context *ctx = (struct decon_context *)dev_id;
  503. u32 val, clear_bit;
  504. val = readl(ctx->regs + VIDINTCON1);
  505. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  506. if (val & clear_bit)
  507. writel(clear_bit, ctx->regs + VIDINTCON1);
  508. /* check the crtc is detached already from encoder */
  509. if (ctx->pipe < 0 || !ctx->drm_dev)
  510. goto out;
  511. if (!ctx->i80_if) {
  512. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  513. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  514. /* set wait vsync event to zero and wake up queue. */
  515. if (atomic_read(&ctx->wait_vsync_event)) {
  516. atomic_set(&ctx->wait_vsync_event, 0);
  517. wake_up(&ctx->wait_vsync_queue);
  518. }
  519. }
  520. out:
  521. return IRQ_HANDLED;
  522. }
  523. static int decon_bind(struct device *dev, struct device *master, void *data)
  524. {
  525. struct decon_context *ctx = dev_get_drvdata(dev);
  526. struct drm_device *drm_dev = data;
  527. struct exynos_drm_plane *exynos_plane;
  528. enum drm_plane_type type;
  529. unsigned int zpos;
  530. int ret;
  531. ret = decon_ctx_initialize(ctx, drm_dev);
  532. if (ret) {
  533. DRM_ERROR("decon_ctx_initialize failed.\n");
  534. return ret;
  535. }
  536. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  537. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  538. DRM_PLANE_TYPE_OVERLAY;
  539. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  540. 1 << ctx->pipe, type, zpos);
  541. if (ret)
  542. return ret;
  543. }
  544. exynos_plane = &ctx->planes[ctx->default_win];
  545. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  546. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  547. &decon_crtc_ops, ctx);
  548. if (IS_ERR(ctx->crtc)) {
  549. decon_ctx_remove(ctx);
  550. return PTR_ERR(ctx->crtc);
  551. }
  552. if (ctx->display)
  553. exynos_drm_create_enc_conn(drm_dev, ctx->display);
  554. return 0;
  555. }
  556. static void decon_unbind(struct device *dev, struct device *master,
  557. void *data)
  558. {
  559. struct decon_context *ctx = dev_get_drvdata(dev);
  560. decon_disable(ctx->crtc);
  561. if (ctx->display)
  562. exynos_dpi_remove(ctx->display);
  563. decon_ctx_remove(ctx);
  564. }
  565. static const struct component_ops decon_component_ops = {
  566. .bind = decon_bind,
  567. .unbind = decon_unbind,
  568. };
  569. static int decon_probe(struct platform_device *pdev)
  570. {
  571. struct device *dev = &pdev->dev;
  572. struct decon_context *ctx;
  573. struct device_node *i80_if_timings;
  574. struct resource *res;
  575. int ret;
  576. if (!dev->of_node)
  577. return -ENODEV;
  578. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  579. if (!ctx)
  580. return -ENOMEM;
  581. ctx->dev = dev;
  582. ctx->suspended = true;
  583. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  584. if (i80_if_timings)
  585. ctx->i80_if = true;
  586. of_node_put(i80_if_timings);
  587. ctx->regs = of_iomap(dev->of_node, 0);
  588. if (!ctx->regs)
  589. return -ENOMEM;
  590. ctx->pclk = devm_clk_get(dev, "pclk_decon0");
  591. if (IS_ERR(ctx->pclk)) {
  592. dev_err(dev, "failed to get bus clock pclk\n");
  593. ret = PTR_ERR(ctx->pclk);
  594. goto err_iounmap;
  595. }
  596. ctx->aclk = devm_clk_get(dev, "aclk_decon0");
  597. if (IS_ERR(ctx->aclk)) {
  598. dev_err(dev, "failed to get bus clock aclk\n");
  599. ret = PTR_ERR(ctx->aclk);
  600. goto err_iounmap;
  601. }
  602. ctx->eclk = devm_clk_get(dev, "decon0_eclk");
  603. if (IS_ERR(ctx->eclk)) {
  604. dev_err(dev, "failed to get eclock\n");
  605. ret = PTR_ERR(ctx->eclk);
  606. goto err_iounmap;
  607. }
  608. ctx->vclk = devm_clk_get(dev, "decon0_vclk");
  609. if (IS_ERR(ctx->vclk)) {
  610. dev_err(dev, "failed to get vclock\n");
  611. ret = PTR_ERR(ctx->vclk);
  612. goto err_iounmap;
  613. }
  614. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  615. ctx->i80_if ? "lcd_sys" : "vsync");
  616. if (!res) {
  617. dev_err(dev, "irq request failed.\n");
  618. ret = -ENXIO;
  619. goto err_iounmap;
  620. }
  621. ret = devm_request_irq(dev, res->start, decon_irq_handler,
  622. 0, "drm_decon", ctx);
  623. if (ret) {
  624. dev_err(dev, "irq request failed.\n");
  625. goto err_iounmap;
  626. }
  627. init_waitqueue_head(&ctx->wait_vsync_queue);
  628. atomic_set(&ctx->wait_vsync_event, 0);
  629. platform_set_drvdata(pdev, ctx);
  630. ctx->display = exynos_dpi_probe(dev);
  631. if (IS_ERR(ctx->display)) {
  632. ret = PTR_ERR(ctx->display);
  633. goto err_iounmap;
  634. }
  635. pm_runtime_enable(dev);
  636. ret = component_add(dev, &decon_component_ops);
  637. if (ret)
  638. goto err_disable_pm_runtime;
  639. return ret;
  640. err_disable_pm_runtime:
  641. pm_runtime_disable(dev);
  642. err_iounmap:
  643. iounmap(ctx->regs);
  644. return ret;
  645. }
  646. static int decon_remove(struct platform_device *pdev)
  647. {
  648. struct decon_context *ctx = dev_get_drvdata(&pdev->dev);
  649. pm_runtime_disable(&pdev->dev);
  650. iounmap(ctx->regs);
  651. component_del(&pdev->dev, &decon_component_ops);
  652. return 0;
  653. }
  654. struct platform_driver decon_driver = {
  655. .probe = decon_probe,
  656. .remove = decon_remove,
  657. .driver = {
  658. .name = "exynos-decon",
  659. .of_match_table = decon_driver_dt_match,
  660. },
  661. };