exynos5433_drm_decon.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/of_gpio.h>
  16. #include <linux/pm_runtime.h>
  17. #include <video/exynos5433_decon.h>
  18. #include "exynos_drm_drv.h"
  19. #include "exynos_drm_crtc.h"
  20. #include "exynos_drm_plane.h"
  21. #include "exynos_drm_iommu.h"
  22. #define WINDOWS_NR 3
  23. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  24. struct decon_context {
  25. struct device *dev;
  26. struct drm_device *drm_dev;
  27. struct exynos_drm_crtc *crtc;
  28. struct exynos_drm_plane planes[WINDOWS_NR];
  29. void __iomem *addr;
  30. struct clk *clks[6];
  31. unsigned int default_win;
  32. unsigned long irq_flags;
  33. int pipe;
  34. bool suspended;
  35. #define BIT_CLKS_ENABLED 0
  36. #define BIT_IRQS_ENABLED 1
  37. unsigned long enabled;
  38. bool i80_if;
  39. atomic_t win_updated;
  40. };
  41. static const char * const decon_clks_name[] = {
  42. "aclk_decon",
  43. "aclk_smmu_decon0x",
  44. "aclk_xiu_decon0x",
  45. "pclk_smmu_decon0x",
  46. "sclk_decon_vclk",
  47. "sclk_decon_eclk",
  48. };
  49. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  50. {
  51. struct decon_context *ctx = crtc->ctx;
  52. u32 val;
  53. if (ctx->suspended)
  54. return -EPERM;
  55. if (test_and_set_bit(0, &ctx->irq_flags)) {
  56. val = VIDINTCON0_INTEN;
  57. if (ctx->i80_if)
  58. val |= VIDINTCON0_FRAMEDONE;
  59. else
  60. val |= VIDINTCON0_INTFRMEN;
  61. writel(val, ctx->addr + DECON_VIDINTCON0);
  62. }
  63. return 0;
  64. }
  65. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  66. {
  67. struct decon_context *ctx = crtc->ctx;
  68. if (ctx->suspended)
  69. return;
  70. if (test_and_clear_bit(0, &ctx->irq_flags))
  71. writel(0, ctx->addr + DECON_VIDINTCON0);
  72. }
  73. static void decon_setup_trigger(struct decon_context *ctx)
  74. {
  75. u32 val = TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  76. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN;
  77. writel(val, ctx->addr + DECON_TRIGCON);
  78. }
  79. static void decon_commit(struct exynos_drm_crtc *crtc)
  80. {
  81. struct decon_context *ctx = crtc->ctx;
  82. struct drm_display_mode *mode = &crtc->base.mode;
  83. u32 val;
  84. if (ctx->suspended)
  85. return;
  86. /* enable clock gate */
  87. val = CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F;
  88. writel(val, ctx->addr + DECON_CMU);
  89. /* lcd on and use command if */
  90. val = VIDOUT_LCD_ON;
  91. if (ctx->i80_if)
  92. val |= VIDOUT_COMMAND_IF;
  93. else
  94. val |= VIDOUT_RGB_IF;
  95. writel(val, ctx->addr + DECON_VIDOUTCON0);
  96. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  97. VIDTCON2_HOZVAL(mode->hdisplay - 1);
  98. writel(val, ctx->addr + DECON_VIDTCON2);
  99. if (!ctx->i80_if) {
  100. val = VIDTCON00_VBPD_F(
  101. mode->crtc_vtotal - mode->crtc_vsync_end) |
  102. VIDTCON00_VFPD_F(
  103. mode->crtc_vsync_start - mode->crtc_vdisplay);
  104. writel(val, ctx->addr + DECON_VIDTCON00);
  105. val = VIDTCON01_VSPW_F(
  106. mode->crtc_vsync_end - mode->crtc_vsync_start);
  107. writel(val, ctx->addr + DECON_VIDTCON01);
  108. val = VIDTCON10_HBPD_F(
  109. mode->crtc_htotal - mode->crtc_hsync_end) |
  110. VIDTCON10_HFPD_F(
  111. mode->crtc_hsync_start - mode->crtc_hdisplay);
  112. writel(val, ctx->addr + DECON_VIDTCON10);
  113. val = VIDTCON11_HSPW_F(
  114. mode->crtc_hsync_end - mode->crtc_hsync_start);
  115. writel(val, ctx->addr + DECON_VIDTCON11);
  116. }
  117. decon_setup_trigger(ctx);
  118. /* enable output and display signal */
  119. val = VIDCON0_ENVID | VIDCON0_ENVID_F;
  120. writel(val, ctx->addr + DECON_VIDCON0);
  121. }
  122. #define COORDINATE_X(x) (((x) & 0xfff) << 12)
  123. #define COORDINATE_Y(x) ((x) & 0xfff)
  124. #define OFFSIZE(x) (((x) & 0x3fff) << 14)
  125. #define PAGEWIDTH(x) ((x) & 0x3fff)
  126. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win)
  127. {
  128. struct exynos_drm_plane *plane = &ctx->planes[win];
  129. unsigned long val;
  130. val = readl(ctx->addr + DECON_WINCONx(win));
  131. val &= ~WINCONx_BPPMODE_MASK;
  132. switch (plane->pixel_format) {
  133. case DRM_FORMAT_XRGB1555:
  134. val |= WINCONx_BPPMODE_16BPP_I1555;
  135. val |= WINCONx_HAWSWP_F;
  136. val |= WINCONx_BURSTLEN_16WORD;
  137. break;
  138. case DRM_FORMAT_RGB565:
  139. val |= WINCONx_BPPMODE_16BPP_565;
  140. val |= WINCONx_HAWSWP_F;
  141. val |= WINCONx_BURSTLEN_16WORD;
  142. break;
  143. case DRM_FORMAT_XRGB8888:
  144. val |= WINCONx_BPPMODE_24BPP_888;
  145. val |= WINCONx_WSWP_F;
  146. val |= WINCONx_BURSTLEN_16WORD;
  147. break;
  148. case DRM_FORMAT_ARGB8888:
  149. val |= WINCONx_BPPMODE_32BPP_A8888;
  150. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  151. val |= WINCONx_BURSTLEN_16WORD;
  152. break;
  153. default:
  154. DRM_ERROR("Proper pixel format is not set\n");
  155. return;
  156. }
  157. DRM_DEBUG_KMS("bpp = %u\n", plane->bpp);
  158. /*
  159. * In case of exynos, setting dma-burst to 16Word causes permanent
  160. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  161. * switching which is based on plane size is not recommended as
  162. * plane size varies a lot towards the end of the screen and rapid
  163. * movement causes unstable DMA which results into iommu crash/tear.
  164. */
  165. if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  166. val &= ~WINCONx_BURSTLEN_MASK;
  167. val |= WINCONx_BURSTLEN_8WORD;
  168. }
  169. writel(val, ctx->addr + DECON_WINCONx(win));
  170. }
  171. static void decon_shadow_protect_win(struct decon_context *ctx, int win,
  172. bool protect)
  173. {
  174. u32 val;
  175. val = readl(ctx->addr + DECON_SHADOWCON);
  176. if (protect)
  177. val |= SHADOWCON_Wx_PROTECT(win);
  178. else
  179. val &= ~SHADOWCON_Wx_PROTECT(win);
  180. writel(val, ctx->addr + DECON_SHADOWCON);
  181. }
  182. static void decon_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
  183. {
  184. struct decon_context *ctx = crtc->ctx;
  185. struct exynos_drm_plane *plane;
  186. u32 val;
  187. if (win < 0 || win >= WINDOWS_NR)
  188. return;
  189. plane = &ctx->planes[win];
  190. if (ctx->suspended)
  191. return;
  192. decon_shadow_protect_win(ctx, win, true);
  193. val = COORDINATE_X(plane->crtc_x) | COORDINATE_Y(plane->crtc_y);
  194. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  195. val = COORDINATE_X(plane->crtc_x + plane->crtc_width - 1) |
  196. COORDINATE_Y(plane->crtc_y + plane->crtc_height - 1);
  197. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  198. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  199. VIDOSD_Wx_ALPHA_B_F(0x0);
  200. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  201. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  202. VIDOSD_Wx_ALPHA_B_F(0x0);
  203. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  204. writel(plane->dma_addr[0], ctx->addr + DECON_VIDW0xADD0B0(win));
  205. val = plane->dma_addr[0] + plane->pitch * plane->crtc_height;
  206. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  207. val = OFFSIZE(plane->pitch - plane->crtc_width * (plane->bpp >> 3))
  208. | PAGEWIDTH(plane->crtc_width * (plane->bpp >> 3));
  209. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  210. decon_win_set_pixfmt(ctx, win);
  211. /* window enable */
  212. val = readl(ctx->addr + DECON_WINCONx(win));
  213. val |= WINCONx_ENWIN_F;
  214. writel(val, ctx->addr + DECON_WINCONx(win));
  215. decon_shadow_protect_win(ctx, win, false);
  216. /* standalone update */
  217. val = readl(ctx->addr + DECON_UPDATE);
  218. val |= STANDALONE_UPDATE_F;
  219. writel(val, ctx->addr + DECON_UPDATE);
  220. if (ctx->i80_if)
  221. atomic_set(&ctx->win_updated, 1);
  222. }
  223. static void decon_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
  224. {
  225. struct decon_context *ctx = crtc->ctx;
  226. struct exynos_drm_plane *plane;
  227. u32 val;
  228. if (win < 0 || win >= WINDOWS_NR)
  229. return;
  230. plane = &ctx->planes[win];
  231. if (ctx->suspended)
  232. return;
  233. decon_shadow_protect_win(ctx, win, true);
  234. /* window disable */
  235. val = readl(ctx->addr + DECON_WINCONx(win));
  236. val &= ~WINCONx_ENWIN_F;
  237. writel(val, ctx->addr + DECON_WINCONx(win));
  238. decon_shadow_protect_win(ctx, win, false);
  239. /* standalone update */
  240. val = readl(ctx->addr + DECON_UPDATE);
  241. val |= STANDALONE_UPDATE_F;
  242. writel(val, ctx->addr + DECON_UPDATE);
  243. }
  244. static void decon_swreset(struct decon_context *ctx)
  245. {
  246. unsigned int tries;
  247. writel(0, ctx->addr + DECON_VIDCON0);
  248. for (tries = 2000; tries; --tries) {
  249. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  250. break;
  251. udelay(10);
  252. }
  253. WARN(tries == 0, "failed to disable DECON\n");
  254. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  255. for (tries = 2000; tries; --tries) {
  256. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  257. break;
  258. udelay(10);
  259. }
  260. WARN(tries == 0, "failed to software reset DECON\n");
  261. }
  262. static void decon_enable(struct exynos_drm_crtc *crtc)
  263. {
  264. struct decon_context *ctx = crtc->ctx;
  265. int ret;
  266. int i;
  267. if (!ctx->suspended)
  268. return;
  269. ctx->suspended = false;
  270. pm_runtime_get_sync(ctx->dev);
  271. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  272. ret = clk_prepare_enable(ctx->clks[i]);
  273. if (ret < 0)
  274. goto err;
  275. }
  276. set_bit(BIT_CLKS_ENABLED, &ctx->enabled);
  277. /* if vblank was enabled status, enable it again. */
  278. if (test_and_clear_bit(0, &ctx->irq_flags))
  279. decon_enable_vblank(ctx->crtc);
  280. decon_commit(ctx->crtc);
  281. return;
  282. err:
  283. while (--i >= 0)
  284. clk_disable_unprepare(ctx->clks[i]);
  285. ctx->suspended = true;
  286. }
  287. static void decon_disable(struct exynos_drm_crtc *crtc)
  288. {
  289. struct decon_context *ctx = crtc->ctx;
  290. int i;
  291. if (ctx->suspended)
  292. return;
  293. /*
  294. * We need to make sure that all windows are disabled before we
  295. * suspend that connector. Otherwise we might try to scan from
  296. * a destroyed buffer later.
  297. */
  298. for (i = 0; i < WINDOWS_NR; i++)
  299. decon_win_disable(crtc, i);
  300. decon_swreset(ctx);
  301. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++)
  302. clk_disable_unprepare(ctx->clks[i]);
  303. clear_bit(BIT_CLKS_ENABLED, &ctx->enabled);
  304. pm_runtime_put_sync(ctx->dev);
  305. ctx->suspended = true;
  306. }
  307. void decon_te_irq_handler(struct exynos_drm_crtc *crtc)
  308. {
  309. struct decon_context *ctx = crtc->ctx;
  310. u32 val;
  311. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  312. return;
  313. if (atomic_add_unless(&ctx->win_updated, -1, 0)) {
  314. /* trigger */
  315. val = readl(ctx->addr + DECON_TRIGCON);
  316. val |= TRIGCON_SWTRIGCMD;
  317. writel(val, ctx->addr + DECON_TRIGCON);
  318. }
  319. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  320. }
  321. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  322. {
  323. struct decon_context *ctx = crtc->ctx;
  324. int win, i, ret;
  325. u32 val;
  326. DRM_DEBUG_KMS("%s\n", __FILE__);
  327. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  328. ret = clk_prepare_enable(ctx->clks[i]);
  329. if (ret < 0)
  330. goto err;
  331. }
  332. for (win = 0; win < WINDOWS_NR; win++) {
  333. /* shadow update disable */
  334. val = readl(ctx->addr + DECON_SHADOWCON);
  335. val |= SHADOWCON_Wx_PROTECT(win);
  336. writel(val, ctx->addr + DECON_SHADOWCON);
  337. /* window disable */
  338. val = readl(ctx->addr + DECON_WINCONx(win));
  339. val &= ~WINCONx_ENWIN_F;
  340. writel(val, ctx->addr + DECON_WINCONx(win));
  341. /* shadow update enable */
  342. val = readl(ctx->addr + DECON_SHADOWCON);
  343. val &= ~SHADOWCON_Wx_PROTECT(win);
  344. writel(val, ctx->addr + DECON_SHADOWCON);
  345. /* standalone update */
  346. val = readl(ctx->addr + DECON_UPDATE);
  347. val |= STANDALONE_UPDATE_F;
  348. writel(val, ctx->addr + DECON_UPDATE);
  349. }
  350. /* TODO: wait for possible vsync */
  351. msleep(50);
  352. err:
  353. while (--i >= 0)
  354. clk_disable_unprepare(ctx->clks[i]);
  355. }
  356. static struct exynos_drm_crtc_ops decon_crtc_ops = {
  357. .enable = decon_enable,
  358. .disable = decon_disable,
  359. .commit = decon_commit,
  360. .enable_vblank = decon_enable_vblank,
  361. .disable_vblank = decon_disable_vblank,
  362. .commit = decon_commit,
  363. .win_commit = decon_win_commit,
  364. .win_disable = decon_win_disable,
  365. .te_handler = decon_te_irq_handler,
  366. .clear_channels = decon_clear_channels,
  367. };
  368. static int decon_bind(struct device *dev, struct device *master, void *data)
  369. {
  370. struct decon_context *ctx = dev_get_drvdata(dev);
  371. struct drm_device *drm_dev = data;
  372. struct exynos_drm_private *priv = drm_dev->dev_private;
  373. struct exynos_drm_plane *exynos_plane;
  374. enum drm_plane_type type;
  375. unsigned int zpos;
  376. int ret;
  377. ctx->drm_dev = drm_dev;
  378. ctx->pipe = priv->pipe++;
  379. for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
  380. type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
  381. DRM_PLANE_TYPE_OVERLAY;
  382. ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
  383. 1 << ctx->pipe, type, zpos);
  384. if (ret)
  385. return ret;
  386. }
  387. exynos_plane = &ctx->planes[ctx->default_win];
  388. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  389. ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
  390. &decon_crtc_ops, ctx);
  391. if (IS_ERR(ctx->crtc)) {
  392. ret = PTR_ERR(ctx->crtc);
  393. goto err;
  394. }
  395. ret = drm_iommu_attach_device_if_possible(ctx->crtc, drm_dev, dev);
  396. if (ret)
  397. goto err;
  398. return ret;
  399. err:
  400. priv->pipe--;
  401. return ret;
  402. }
  403. static void decon_unbind(struct device *dev, struct device *master, void *data)
  404. {
  405. struct decon_context *ctx = dev_get_drvdata(dev);
  406. decon_disable(ctx->crtc);
  407. /* detach this sub driver from iommu mapping if supported. */
  408. if (is_drm_iommu_supported(ctx->drm_dev))
  409. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  410. }
  411. static const struct component_ops decon_component_ops = {
  412. .bind = decon_bind,
  413. .unbind = decon_unbind,
  414. };
  415. static irqreturn_t decon_vsync_irq_handler(int irq, void *dev_id)
  416. {
  417. struct decon_context *ctx = dev_id;
  418. u32 val;
  419. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  420. goto out;
  421. val = readl(ctx->addr + DECON_VIDINTCON1);
  422. if (val & VIDINTCON1_INTFRMPEND) {
  423. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  424. /* clear */
  425. writel(VIDINTCON1_INTFRMPEND, ctx->addr + DECON_VIDINTCON1);
  426. }
  427. out:
  428. return IRQ_HANDLED;
  429. }
  430. static irqreturn_t decon_lcd_sys_irq_handler(int irq, void *dev_id)
  431. {
  432. struct decon_context *ctx = dev_id;
  433. u32 val;
  434. if (!test_bit(BIT_CLKS_ENABLED, &ctx->enabled))
  435. goto out;
  436. val = readl(ctx->addr + DECON_VIDINTCON1);
  437. if (val & VIDINTCON1_INTFRMDONEPEND) {
  438. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  439. /* clear */
  440. writel(VIDINTCON1_INTFRMDONEPEND,
  441. ctx->addr + DECON_VIDINTCON1);
  442. }
  443. out:
  444. return IRQ_HANDLED;
  445. }
  446. static int exynos5433_decon_probe(struct platform_device *pdev)
  447. {
  448. struct device *dev = &pdev->dev;
  449. struct decon_context *ctx;
  450. struct resource *res;
  451. int ret;
  452. int i;
  453. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  454. if (!ctx)
  455. return -ENOMEM;
  456. ctx->default_win = 0;
  457. ctx->suspended = true;
  458. ctx->dev = dev;
  459. if (of_get_child_by_name(dev->of_node, "i80-if-timings"))
  460. ctx->i80_if = true;
  461. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  462. struct clk *clk;
  463. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  464. if (IS_ERR(clk))
  465. return PTR_ERR(clk);
  466. ctx->clks[i] = clk;
  467. }
  468. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  469. if (!res) {
  470. dev_err(dev, "cannot find IO resource\n");
  471. return -ENXIO;
  472. }
  473. ctx->addr = devm_ioremap_resource(dev, res);
  474. if (IS_ERR(ctx->addr)) {
  475. dev_err(dev, "ioremap failed\n");
  476. return PTR_ERR(ctx->addr);
  477. }
  478. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  479. ctx->i80_if ? "lcd_sys" : "vsync");
  480. if (!res) {
  481. dev_err(dev, "cannot find IRQ resource\n");
  482. return -ENXIO;
  483. }
  484. ret = devm_request_irq(dev, res->start, ctx->i80_if ?
  485. decon_lcd_sys_irq_handler : decon_vsync_irq_handler, 0,
  486. "drm_decon", ctx);
  487. if (ret < 0) {
  488. dev_err(dev, "lcd_sys irq request failed\n");
  489. return ret;
  490. }
  491. platform_set_drvdata(pdev, ctx);
  492. pm_runtime_enable(dev);
  493. ret = component_add(dev, &decon_component_ops);
  494. if (ret)
  495. goto err_disable_pm_runtime;
  496. return 0;
  497. err_disable_pm_runtime:
  498. pm_runtime_disable(dev);
  499. return ret;
  500. }
  501. static int exynos5433_decon_remove(struct platform_device *pdev)
  502. {
  503. pm_runtime_disable(&pdev->dev);
  504. component_del(&pdev->dev, &decon_component_ops);
  505. return 0;
  506. }
  507. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  508. { .compatible = "samsung,exynos5433-decon" },
  509. {},
  510. };
  511. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  512. struct platform_driver exynos5433_decon_driver = {
  513. .probe = exynos5433_decon_probe,
  514. .remove = exynos5433_decon_remove,
  515. .driver = {
  516. .name = "exynos5433-decon",
  517. .of_match_table = exynos5433_decon_driver_dt_match,
  518. },
  519. };