vid.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef VI_H
  24. #define VI_H
  25. #define SDMA0_REGISTER_OFFSET 0x0 /* not a register */
  26. #define SDMA1_REGISTER_OFFSET 0x200 /* not a register */
  27. #define SDMA_MAX_INSTANCE 2
  28. /* crtc instance offsets */
  29. #define CRTC0_REGISTER_OFFSET (0x1b9c - 0x1b9c)
  30. #define CRTC1_REGISTER_OFFSET (0x1d9c - 0x1b9c)
  31. #define CRTC2_REGISTER_OFFSET (0x1f9c - 0x1b9c)
  32. #define CRTC3_REGISTER_OFFSET (0x419c - 0x1b9c)
  33. #define CRTC4_REGISTER_OFFSET (0x439c - 0x1b9c)
  34. #define CRTC5_REGISTER_OFFSET (0x459c - 0x1b9c)
  35. #define CRTC6_REGISTER_OFFSET (0x479c - 0x1b9c)
  36. /* dig instance offsets */
  37. #define DIG0_REGISTER_OFFSET (0x4a00 - 0x4a00)
  38. #define DIG1_REGISTER_OFFSET (0x4b00 - 0x4a00)
  39. #define DIG2_REGISTER_OFFSET (0x4c00 - 0x4a00)
  40. #define DIG3_REGISTER_OFFSET (0x4d00 - 0x4a00)
  41. #define DIG4_REGISTER_OFFSET (0x4e00 - 0x4a00)
  42. #define DIG5_REGISTER_OFFSET (0x4f00 - 0x4a00)
  43. #define DIG6_REGISTER_OFFSET (0x5400 - 0x4a00)
  44. #define DIG7_REGISTER_OFFSET (0x5600 - 0x4a00)
  45. #define DIG8_REGISTER_OFFSET (0x5700 - 0x4a00)
  46. /* audio endpt instance offsets */
  47. #define AUD0_REGISTER_OFFSET (0x17a8 - 0x17a8)
  48. #define AUD1_REGISTER_OFFSET (0x17ac - 0x17a8)
  49. #define AUD2_REGISTER_OFFSET (0x17b0 - 0x17a8)
  50. #define AUD3_REGISTER_OFFSET (0x17b4 - 0x17a8)
  51. #define AUD4_REGISTER_OFFSET (0x17b8 - 0x17a8)
  52. #define AUD5_REGISTER_OFFSET (0x17bc - 0x17a8)
  53. #define AUD6_REGISTER_OFFSET (0x17c4 - 0x17a8)
  54. /* hpd instance offsets */
  55. #define HPD0_REGISTER_OFFSET (0x1898 - 0x1898)
  56. #define HPD1_REGISTER_OFFSET (0x18a0 - 0x1898)
  57. #define HPD2_REGISTER_OFFSET (0x18a8 - 0x1898)
  58. #define HPD3_REGISTER_OFFSET (0x18b0 - 0x1898)
  59. #define HPD4_REGISTER_OFFSET (0x18b8 - 0x1898)
  60. #define HPD5_REGISTER_OFFSET (0x18c0 - 0x1898)
  61. #define AMDGPU_NUM_OF_VMIDS 8
  62. #define RB_BITMAP_WIDTH_PER_SH 2
  63. #define MC_SEQ_MISC0__MT__MASK 0xf0000000
  64. #define MC_SEQ_MISC0__MT__GDDR1 0x10000000
  65. #define MC_SEQ_MISC0__MT__DDR2 0x20000000
  66. #define MC_SEQ_MISC0__MT__GDDR3 0x30000000
  67. #define MC_SEQ_MISC0__MT__GDDR4 0x40000000
  68. #define MC_SEQ_MISC0__MT__GDDR5 0x50000000
  69. #define MC_SEQ_MISC0__MT__HBM 0x60000000
  70. #define MC_SEQ_MISC0__MT__DDR3 0xB0000000
  71. /*
  72. * PM4
  73. */
  74. #define PACKET_TYPE0 0
  75. #define PACKET_TYPE1 1
  76. #define PACKET_TYPE2 2
  77. #define PACKET_TYPE3 3
  78. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  79. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  80. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  81. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  82. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  83. ((reg) & 0xFFFF) | \
  84. ((n) & 0x3FFF) << 16)
  85. #define CP_PACKET2 0x80000000
  86. #define PACKET2_PAD_SHIFT 0
  87. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  88. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  89. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  90. (((op) & 0xFF) << 8) | \
  91. ((n) & 0x3FFF) << 16)
  92. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  93. /* Packet 3 types */
  94. #define PACKET3_NOP 0x10
  95. #define PACKET3_SET_BASE 0x11
  96. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  97. #define CE_PARTITION_BASE 3
  98. #define PACKET3_CLEAR_STATE 0x12
  99. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  100. #define PACKET3_DISPATCH_DIRECT 0x15
  101. #define PACKET3_DISPATCH_INDIRECT 0x16
  102. #define PACKET3_ATOMIC_GDS 0x1D
  103. #define PACKET3_ATOMIC_MEM 0x1E
  104. #define PACKET3_OCCLUSION_QUERY 0x1F
  105. #define PACKET3_SET_PREDICATION 0x20
  106. #define PACKET3_REG_RMW 0x21
  107. #define PACKET3_COND_EXEC 0x22
  108. #define PACKET3_PRED_EXEC 0x23
  109. #define PACKET3_DRAW_INDIRECT 0x24
  110. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  111. #define PACKET3_INDEX_BASE 0x26
  112. #define PACKET3_DRAW_INDEX_2 0x27
  113. #define PACKET3_CONTEXT_CONTROL 0x28
  114. #define PACKET3_INDEX_TYPE 0x2A
  115. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  116. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  117. #define PACKET3_NUM_INSTANCES 0x2F
  118. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  119. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  120. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  121. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  122. #define PACKET3_DRAW_PREAMBLE 0x36
  123. #define PACKET3_WRITE_DATA 0x37
  124. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  125. /* 0 - register
  126. * 1 - memory (sync - via GRBM)
  127. * 2 - gl2
  128. * 3 - gds
  129. * 4 - reserved
  130. * 5 - memory (async - direct)
  131. */
  132. #define WR_ONE_ADDR (1 << 16)
  133. #define WR_CONFIRM (1 << 20)
  134. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  135. /* 0 - LRU
  136. * 1 - Stream
  137. */
  138. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  139. /* 0 - me
  140. * 1 - pfp
  141. * 2 - ce
  142. */
  143. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  144. #define PACKET3_MEM_SEMAPHORE 0x39
  145. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  146. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  147. # define PACKET3_SEM_CLIENT_CODE ((x) << 24) /* 0 = CP, 1 = CB, 2 = DB */
  148. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  149. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  150. #define PACKET3_WAIT_REG_MEM 0x3C
  151. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  152. /* 0 - always
  153. * 1 - <
  154. * 2 - <=
  155. * 3 - ==
  156. * 4 - !=
  157. * 5 - >=
  158. * 6 - >
  159. */
  160. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  161. /* 0 - reg
  162. * 1 - mem
  163. */
  164. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  165. /* 0 - wait_reg_mem
  166. * 1 - wr_wait_wr_reg
  167. */
  168. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  169. /* 0 - me
  170. * 1 - pfp
  171. */
  172. #define PACKET3_INDIRECT_BUFFER 0x3F
  173. #define INDIRECT_BUFFER_TCL2_VOLATILE (1 << 22)
  174. #define INDIRECT_BUFFER_VALID (1 << 23)
  175. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  176. /* 0 - LRU
  177. * 1 - Stream
  178. * 2 - Bypass
  179. */
  180. #define PACKET3_COPY_DATA 0x40
  181. #define PACKET3_PFP_SYNC_ME 0x42
  182. #define PACKET3_SURFACE_SYNC 0x43
  183. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  184. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  185. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  186. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  187. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  188. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  189. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  190. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  191. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  192. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  193. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  194. # define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
  195. # define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
  196. # define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
  197. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  198. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  199. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  200. # define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
  201. # define PACKET3_CB_ACTION_ENA (1 << 25)
  202. # define PACKET3_DB_ACTION_ENA (1 << 26)
  203. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  204. # define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
  205. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  206. #define PACKET3_COND_WRITE 0x45
  207. #define PACKET3_EVENT_WRITE 0x46
  208. #define EVENT_TYPE(x) ((x) << 0)
  209. #define EVENT_INDEX(x) ((x) << 8)
  210. /* 0 - any non-TS event
  211. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  212. * 2 - SAMPLE_PIPELINESTAT
  213. * 3 - SAMPLE_STREAMOUTSTAT*
  214. * 4 - *S_PARTIAL_FLUSH
  215. * 5 - EOP events
  216. * 6 - EOS events
  217. */
  218. #define PACKET3_EVENT_WRITE_EOP 0x47
  219. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  220. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  221. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  222. #define EOP_TCL1_ACTION_EN (1 << 16)
  223. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  224. #define EOP_TCL2_VOLATILE (1 << 24)
  225. #define EOP_CACHE_POLICY(x) ((x) << 25)
  226. /* 0 - LRU
  227. * 1 - Stream
  228. * 2 - Bypass
  229. */
  230. #define DATA_SEL(x) ((x) << 29)
  231. /* 0 - discard
  232. * 1 - send low 32bit data
  233. * 2 - send 64bit data
  234. * 3 - send 64bit GPU counter value
  235. * 4 - send 64bit sys counter value
  236. */
  237. #define INT_SEL(x) ((x) << 24)
  238. /* 0 - none
  239. * 1 - interrupt only (DATA_SEL = 0)
  240. * 2 - interrupt when data write is confirmed
  241. */
  242. #define DST_SEL(x) ((x) << 16)
  243. /* 0 - MC
  244. * 1 - TC/L2
  245. */
  246. #define PACKET3_EVENT_WRITE_EOS 0x48
  247. #define PACKET3_RELEASE_MEM 0x49
  248. #define PACKET3_PREAMBLE_CNTL 0x4A
  249. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  250. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  251. #define PACKET3_DMA_DATA 0x50
  252. /* 1. header
  253. * 2. CONTROL
  254. * 3. SRC_ADDR_LO or DATA [31:0]
  255. * 4. SRC_ADDR_HI [31:0]
  256. * 5. DST_ADDR_LO [31:0]
  257. * 6. DST_ADDR_HI [7:0]
  258. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  259. */
  260. /* CONTROL */
  261. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  262. /* 0 - ME
  263. * 1 - PFP
  264. */
  265. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  266. /* 0 - LRU
  267. * 1 - Stream
  268. * 2 - Bypass
  269. */
  270. # define PACKET3_DMA_DATA_SRC_VOLATILE (1 << 15)
  271. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  272. /* 0 - DST_ADDR using DAS
  273. * 1 - GDS
  274. * 3 - DST_ADDR using L2
  275. */
  276. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  277. /* 0 - LRU
  278. * 1 - Stream
  279. * 2 - Bypass
  280. */
  281. # define PACKET3_DMA_DATA_DST_VOLATILE (1 << 27)
  282. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  283. /* 0 - SRC_ADDR using SAS
  284. * 1 - GDS
  285. * 2 - DATA
  286. * 3 - SRC_ADDR using L2
  287. */
  288. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  289. /* COMMAND */
  290. # define PACKET3_DMA_DATA_DIS_WC (1 << 21)
  291. # define PACKET3_DMA_DATA_CMD_SRC_SWAP(x) ((x) << 22)
  292. /* 0 - none
  293. * 1 - 8 in 16
  294. * 2 - 8 in 32
  295. * 3 - 8 in 64
  296. */
  297. # define PACKET3_DMA_DATA_CMD_DST_SWAP(x) ((x) << 24)
  298. /* 0 - none
  299. * 1 - 8 in 16
  300. * 2 - 8 in 32
  301. * 3 - 8 in 64
  302. */
  303. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  304. /* 0 - memory
  305. * 1 - register
  306. */
  307. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  308. /* 0 - memory
  309. * 1 - register
  310. */
  311. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  312. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  313. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  314. #define PACKET3_AQUIRE_MEM 0x58
  315. #define PACKET3_REWIND 0x59
  316. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  317. #define PACKET3_LOAD_SH_REG 0x5F
  318. #define PACKET3_LOAD_CONFIG_REG 0x60
  319. #define PACKET3_LOAD_CONTEXT_REG 0x61
  320. #define PACKET3_SET_CONFIG_REG 0x68
  321. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  322. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  323. #define PACKET3_SET_CONTEXT_REG 0x69
  324. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  325. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  326. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  327. #define PACKET3_SET_SH_REG 0x76
  328. #define PACKET3_SET_SH_REG_START 0x00002c00
  329. #define PACKET3_SET_SH_REG_END 0x00003000
  330. #define PACKET3_SET_SH_REG_OFFSET 0x77
  331. #define PACKET3_SET_QUEUE_REG 0x78
  332. #define PACKET3_SET_UCONFIG_REG 0x79
  333. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  334. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  335. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  336. #define PACKET3_SCRATCH_RAM_READ 0x7E
  337. #define PACKET3_LOAD_CONST_RAM 0x80
  338. #define PACKET3_WRITE_CONST_RAM 0x81
  339. #define PACKET3_DUMP_CONST_RAM 0x83
  340. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  341. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  342. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  343. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  344. #define PACKET3_SWITCH_BUFFER 0x8B
  345. #define VCE_CMD_NO_OP 0x00000000
  346. #define VCE_CMD_END 0x00000001
  347. #define VCE_CMD_IB 0x00000002
  348. #define VCE_CMD_FENCE 0x00000003
  349. #define VCE_CMD_TRAP 0x00000004
  350. #define VCE_CMD_IB_AUTO 0x00000005
  351. #define VCE_CMD_SEMAPHORE 0x00000006
  352. #endif