dce_v10_0.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce/dce_10_0_d.h"
  35. #include "dce/dce_10_0_sh_mask.h"
  36. #include "dce/dce_10_0_enum.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "gmc/gmc_8_1_sh_mask.h"
  41. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static const u32 crtc_offsets[] =
  44. {
  45. CRTC0_REGISTER_OFFSET,
  46. CRTC1_REGISTER_OFFSET,
  47. CRTC2_REGISTER_OFFSET,
  48. CRTC3_REGISTER_OFFSET,
  49. CRTC4_REGISTER_OFFSET,
  50. CRTC5_REGISTER_OFFSET,
  51. CRTC6_REGISTER_OFFSET
  52. };
  53. static const u32 hpd_offsets[] =
  54. {
  55. HPD0_REGISTER_OFFSET,
  56. HPD1_REGISTER_OFFSET,
  57. HPD2_REGISTER_OFFSET,
  58. HPD3_REGISTER_OFFSET,
  59. HPD4_REGISTER_OFFSET,
  60. HPD5_REGISTER_OFFSET
  61. };
  62. static const uint32_t dig_offsets[] = {
  63. DIG0_REGISTER_OFFSET,
  64. DIG1_REGISTER_OFFSET,
  65. DIG2_REGISTER_OFFSET,
  66. DIG3_REGISTER_OFFSET,
  67. DIG4_REGISTER_OFFSET,
  68. DIG5_REGISTER_OFFSET,
  69. DIG6_REGISTER_OFFSET
  70. };
  71. static const struct {
  72. uint32_t reg;
  73. uint32_t vblank;
  74. uint32_t vline;
  75. uint32_t hpd;
  76. } interrupt_status_offsets[] = { {
  77. .reg = mmDISP_INTERRUPT_STATUS,
  78. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  79. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  80. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  81. }, {
  82. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  83. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  84. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  85. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  86. }, {
  87. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  88. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  89. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  90. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  91. }, {
  92. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  93. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  94. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  95. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  96. }, {
  97. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  98. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  99. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  100. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  101. }, {
  102. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  103. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  104. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  105. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  106. } };
  107. static const u32 golden_settings_tonga_a11[] =
  108. {
  109. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  110. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  111. mmFBC_MISC, 0x1f311fff, 0x12300000,
  112. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  113. };
  114. static const u32 tonga_mgcg_cgcg_init[] =
  115. {
  116. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  117. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  118. };
  119. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  120. {
  121. switch (adev->asic_type) {
  122. case CHIP_TONGA:
  123. amdgpu_program_register_sequence(adev,
  124. tonga_mgcg_cgcg_init,
  125. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  126. amdgpu_program_register_sequence(adev,
  127. golden_settings_tonga_a11,
  128. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  129. break;
  130. default:
  131. break;
  132. }
  133. }
  134. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  135. u32 block_offset, u32 reg)
  136. {
  137. unsigned long flags;
  138. u32 r;
  139. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  140. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  141. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  142. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  143. return r;
  144. }
  145. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  146. u32 block_offset, u32 reg, u32 v)
  147. {
  148. unsigned long flags;
  149. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  150. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  151. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  152. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  153. }
  154. static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  155. {
  156. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  157. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  158. return true;
  159. else
  160. return false;
  161. }
  162. static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  163. {
  164. u32 pos1, pos2;
  165. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  166. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  167. if (pos1 != pos2)
  168. return true;
  169. else
  170. return false;
  171. }
  172. /**
  173. * dce_v10_0_vblank_wait - vblank wait asic callback.
  174. *
  175. * @adev: amdgpu_device pointer
  176. * @crtc: crtc to wait for vblank on
  177. *
  178. * Wait for vblank on the requested crtc (evergreen+).
  179. */
  180. static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  181. {
  182. unsigned i = 0;
  183. if (crtc >= adev->mode_info.num_crtc)
  184. return;
  185. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  186. return;
  187. /* depending on when we hit vblank, we may be close to active; if so,
  188. * wait for another frame.
  189. */
  190. while (dce_v10_0_is_in_vblank(adev, crtc)) {
  191. if (i++ % 100 == 0) {
  192. if (!dce_v10_0_is_counter_moving(adev, crtc))
  193. break;
  194. }
  195. }
  196. while (!dce_v10_0_is_in_vblank(adev, crtc)) {
  197. if (i++ % 100 == 0) {
  198. if (!dce_v10_0_is_counter_moving(adev, crtc))
  199. break;
  200. }
  201. }
  202. }
  203. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  204. {
  205. if (crtc >= adev->mode_info.num_crtc)
  206. return 0;
  207. else
  208. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  209. }
  210. /**
  211. * dce_v10_0_page_flip - pageflip callback.
  212. *
  213. * @adev: amdgpu_device pointer
  214. * @crtc_id: crtc to cleanup pageflip on
  215. * @crtc_base: new address of the crtc (GPU MC address)
  216. *
  217. * Does the actual pageflip (evergreen+).
  218. * During vblank we take the crtc lock and wait for the update_pending
  219. * bit to go high, when it does, we release the lock, and allow the
  220. * double buffered update to take place.
  221. * Returns the current update pending status.
  222. */
  223. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  224. int crtc_id, u64 crtc_base)
  225. {
  226. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  227. u32 tmp = RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset);
  228. int i;
  229. /* Lock the graphics update lock */
  230. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  231. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  232. /* update the scanout addresses */
  233. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  234. upper_32_bits(crtc_base));
  235. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  236. lower_32_bits(crtc_base));
  237. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  238. upper_32_bits(crtc_base));
  239. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  240. lower_32_bits(crtc_base));
  241. /* Wait for update_pending to go high. */
  242. for (i = 0; i < adev->usec_timeout; i++) {
  243. if (RREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset) &
  244. GRPH_UPDATE__GRPH_SURFACE_UPDATE_PENDING_MASK)
  245. break;
  246. udelay(1);
  247. }
  248. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  249. /* Unlock the lock, so double-buffering can take place inside vblank */
  250. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  251. WREG32(mmGRPH_UPDATE + amdgpu_crtc->crtc_offset, tmp);
  252. }
  253. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  254. u32 *vbl, u32 *position)
  255. {
  256. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  257. return -EINVAL;
  258. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  259. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  260. return 0;
  261. }
  262. /**
  263. * dce_v10_0_hpd_sense - hpd sense callback.
  264. *
  265. * @adev: amdgpu_device pointer
  266. * @hpd: hpd (hotplug detect) pin
  267. *
  268. * Checks if a digital monitor is connected (evergreen+).
  269. * Returns true if connected, false if not connected.
  270. */
  271. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  272. enum amdgpu_hpd_id hpd)
  273. {
  274. int idx;
  275. bool connected = false;
  276. switch (hpd) {
  277. case AMDGPU_HPD_1:
  278. idx = 0;
  279. break;
  280. case AMDGPU_HPD_2:
  281. idx = 1;
  282. break;
  283. case AMDGPU_HPD_3:
  284. idx = 2;
  285. break;
  286. case AMDGPU_HPD_4:
  287. idx = 3;
  288. break;
  289. case AMDGPU_HPD_5:
  290. idx = 4;
  291. break;
  292. case AMDGPU_HPD_6:
  293. idx = 5;
  294. break;
  295. default:
  296. return connected;
  297. }
  298. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[idx]) &
  299. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  300. connected = true;
  301. return connected;
  302. }
  303. /**
  304. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  305. *
  306. * @adev: amdgpu_device pointer
  307. * @hpd: hpd (hotplug detect) pin
  308. *
  309. * Set the polarity of the hpd pin (evergreen+).
  310. */
  311. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  312. enum amdgpu_hpd_id hpd)
  313. {
  314. u32 tmp;
  315. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  316. int idx;
  317. switch (hpd) {
  318. case AMDGPU_HPD_1:
  319. idx = 0;
  320. break;
  321. case AMDGPU_HPD_2:
  322. idx = 1;
  323. break;
  324. case AMDGPU_HPD_3:
  325. idx = 2;
  326. break;
  327. case AMDGPU_HPD_4:
  328. idx = 3;
  329. break;
  330. case AMDGPU_HPD_5:
  331. idx = 4;
  332. break;
  333. case AMDGPU_HPD_6:
  334. idx = 5;
  335. break;
  336. default:
  337. return;
  338. }
  339. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx]);
  340. if (connected)
  341. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  342. else
  343. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  344. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[idx], tmp);
  345. }
  346. /**
  347. * dce_v10_0_hpd_init - hpd setup callback.
  348. *
  349. * @adev: amdgpu_device pointer
  350. *
  351. * Setup the hpd pins used by the card (evergreen+).
  352. * Enable the pin, set the polarity, and enable the hpd interrupts.
  353. */
  354. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  355. {
  356. struct drm_device *dev = adev->ddev;
  357. struct drm_connector *connector;
  358. u32 tmp;
  359. int idx;
  360. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  361. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  362. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  363. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  364. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  365. * aux dp channel on imac and help (but not completely fix)
  366. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  367. * also avoid interrupt storms during dpms.
  368. */
  369. continue;
  370. }
  371. switch (amdgpu_connector->hpd.hpd) {
  372. case AMDGPU_HPD_1:
  373. idx = 0;
  374. break;
  375. case AMDGPU_HPD_2:
  376. idx = 1;
  377. break;
  378. case AMDGPU_HPD_3:
  379. idx = 2;
  380. break;
  381. case AMDGPU_HPD_4:
  382. idx = 3;
  383. break;
  384. case AMDGPU_HPD_5:
  385. idx = 4;
  386. break;
  387. case AMDGPU_HPD_6:
  388. idx = 5;
  389. break;
  390. default:
  391. continue;
  392. }
  393. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  394. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  395. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  396. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx]);
  397. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  398. DC_HPD_CONNECT_INT_DELAY,
  399. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  400. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  401. DC_HPD_DISCONNECT_INT_DELAY,
  402. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  403. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[idx], tmp);
  404. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  405. amdgpu_irq_get(adev, &adev->hpd_irq,
  406. amdgpu_connector->hpd.hpd);
  407. }
  408. }
  409. /**
  410. * dce_v10_0_hpd_fini - hpd tear down callback.
  411. *
  412. * @adev: amdgpu_device pointer
  413. *
  414. * Tear down the hpd pins used by the card (evergreen+).
  415. * Disable the hpd interrupts.
  416. */
  417. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  418. {
  419. struct drm_device *dev = adev->ddev;
  420. struct drm_connector *connector;
  421. u32 tmp;
  422. int idx;
  423. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  424. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  425. switch (amdgpu_connector->hpd.hpd) {
  426. case AMDGPU_HPD_1:
  427. idx = 0;
  428. break;
  429. case AMDGPU_HPD_2:
  430. idx = 1;
  431. break;
  432. case AMDGPU_HPD_3:
  433. idx = 2;
  434. break;
  435. case AMDGPU_HPD_4:
  436. idx = 3;
  437. break;
  438. case AMDGPU_HPD_5:
  439. idx = 4;
  440. break;
  441. case AMDGPU_HPD_6:
  442. idx = 5;
  443. break;
  444. default:
  445. continue;
  446. }
  447. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[idx]);
  448. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  449. WREG32(mmDC_HPD_CONTROL + hpd_offsets[idx], tmp);
  450. amdgpu_irq_put(adev, &adev->hpd_irq,
  451. amdgpu_connector->hpd.hpd);
  452. }
  453. }
  454. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  455. {
  456. return mmDC_GPIO_HPD_A;
  457. }
  458. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  459. {
  460. u32 crtc_hung = 0;
  461. u32 crtc_status[6];
  462. u32 i, j, tmp;
  463. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  464. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  465. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  466. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  467. crtc_hung |= (1 << i);
  468. }
  469. }
  470. for (j = 0; j < 10; j++) {
  471. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  472. if (crtc_hung & (1 << i)) {
  473. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  474. if (tmp != crtc_status[i])
  475. crtc_hung &= ~(1 << i);
  476. }
  477. }
  478. if (crtc_hung == 0)
  479. return false;
  480. udelay(100);
  481. }
  482. return true;
  483. }
  484. static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
  485. struct amdgpu_mode_mc_save *save)
  486. {
  487. u32 crtc_enabled, tmp;
  488. int i;
  489. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  490. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  491. /* disable VGA render */
  492. tmp = RREG32(mmVGA_RENDER_CONTROL);
  493. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  494. WREG32(mmVGA_RENDER_CONTROL, tmp);
  495. /* blank the display controllers */
  496. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  497. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  498. CRTC_CONTROL, CRTC_MASTER_EN);
  499. if (crtc_enabled) {
  500. #if 0
  501. u32 frame_count;
  502. int j;
  503. save->crtc_enabled[i] = true;
  504. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  505. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  506. amdgpu_display_vblank_wait(adev, i);
  507. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  508. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  509. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  510. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  511. }
  512. /* wait for the next frame */
  513. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  514. for (j = 0; j < adev->usec_timeout; j++) {
  515. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  516. break;
  517. udelay(1);
  518. }
  519. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  520. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
  521. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
  522. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  523. }
  524. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  525. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
  526. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
  527. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  528. }
  529. #else
  530. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  531. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  532. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  533. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  534. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  535. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  536. save->crtc_enabled[i] = false;
  537. /* ***** */
  538. #endif
  539. } else {
  540. save->crtc_enabled[i] = false;
  541. }
  542. }
  543. }
  544. static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
  545. struct amdgpu_mode_mc_save *save)
  546. {
  547. u32 tmp, frame_count;
  548. int i, j;
  549. /* update crtc base addresses */
  550. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  551. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  552. upper_32_bits(adev->mc.vram_start));
  553. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  554. upper_32_bits(adev->mc.vram_start));
  555. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  556. (u32)adev->mc.vram_start);
  557. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
  558. (u32)adev->mc.vram_start);
  559. if (save->crtc_enabled[i]) {
  560. tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
  561. if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 3) {
  562. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 3);
  563. WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
  564. }
  565. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  566. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
  567. tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
  568. WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
  569. }
  570. tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
  571. if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
  572. tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
  573. WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
  574. }
  575. for (j = 0; j < adev->usec_timeout; j++) {
  576. tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
  577. if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
  578. break;
  579. udelay(1);
  580. }
  581. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  582. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  583. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  584. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  585. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  586. /* wait for the next frame */
  587. frame_count = amdgpu_display_vblank_get_counter(adev, i);
  588. for (j = 0; j < adev->usec_timeout; j++) {
  589. if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
  590. break;
  591. udelay(1);
  592. }
  593. }
  594. }
  595. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  596. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  597. /* Unlock vga access */
  598. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  599. mdelay(1);
  600. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  601. }
  602. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  603. bool render)
  604. {
  605. u32 tmp;
  606. /* Lockout access through VGA aperture*/
  607. tmp = RREG32(mmVGA_HDP_CONTROL);
  608. if (render)
  609. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  610. else
  611. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  612. WREG32(mmVGA_HDP_CONTROL, tmp);
  613. /* disable VGA render */
  614. tmp = RREG32(mmVGA_RENDER_CONTROL);
  615. if (render)
  616. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  617. else
  618. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  619. WREG32(mmVGA_RENDER_CONTROL, tmp);
  620. }
  621. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  622. {
  623. struct drm_device *dev = encoder->dev;
  624. struct amdgpu_device *adev = dev->dev_private;
  625. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  626. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  627. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  628. int bpc = 0;
  629. u32 tmp = 0;
  630. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  631. if (connector) {
  632. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  633. bpc = amdgpu_connector_get_monitor_bpc(connector);
  634. dither = amdgpu_connector->dither;
  635. }
  636. /* LVDS/eDP FMT is set up by atom */
  637. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  638. return;
  639. /* not needed for analog */
  640. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  641. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  642. return;
  643. if (bpc == 0)
  644. return;
  645. switch (bpc) {
  646. case 6:
  647. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  648. /* XXX sort out optimal dither settings */
  649. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  650. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  651. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  652. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  653. } else {
  654. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  655. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  656. }
  657. break;
  658. case 8:
  659. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  660. /* XXX sort out optimal dither settings */
  661. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  662. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  663. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  664. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  665. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  666. } else {
  667. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  668. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  669. }
  670. break;
  671. case 10:
  672. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  673. /* XXX sort out optimal dither settings */
  674. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  675. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  676. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  677. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  678. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  679. } else {
  680. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  681. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  682. }
  683. break;
  684. default:
  685. /* not needed */
  686. break;
  687. }
  688. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  689. }
  690. /* display watermark setup */
  691. /**
  692. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  693. *
  694. * @adev: amdgpu_device pointer
  695. * @amdgpu_crtc: the selected display controller
  696. * @mode: the current display mode on the selected display
  697. * controller
  698. *
  699. * Setup up the line buffer allocation for
  700. * the selected display controller (CIK).
  701. * Returns the line buffer size in pixels.
  702. */
  703. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  704. struct amdgpu_crtc *amdgpu_crtc,
  705. struct drm_display_mode *mode)
  706. {
  707. u32 tmp, buffer_alloc, i, mem_cfg;
  708. u32 pipe_offset = amdgpu_crtc->crtc_id;
  709. /*
  710. * Line Buffer Setup
  711. * There are 6 line buffers, one for each display controllers.
  712. * There are 3 partitions per LB. Select the number of partitions
  713. * to enable based on the display width. For display widths larger
  714. * than 4096, you need use to use 2 display controllers and combine
  715. * them using the stereo blender.
  716. */
  717. if (amdgpu_crtc->base.enabled && mode) {
  718. if (mode->crtc_hdisplay < 1920) {
  719. mem_cfg = 1;
  720. buffer_alloc = 2;
  721. } else if (mode->crtc_hdisplay < 2560) {
  722. mem_cfg = 2;
  723. buffer_alloc = 2;
  724. } else if (mode->crtc_hdisplay < 4096) {
  725. mem_cfg = 0;
  726. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  727. } else {
  728. DRM_DEBUG_KMS("Mode too big for LB!\n");
  729. mem_cfg = 0;
  730. buffer_alloc = (adev->flags & AMDGPU_IS_APU) ? 2 : 4;
  731. }
  732. } else {
  733. mem_cfg = 1;
  734. buffer_alloc = 0;
  735. }
  736. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  737. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  738. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  739. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  740. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  741. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  742. for (i = 0; i < adev->usec_timeout; i++) {
  743. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  744. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  745. break;
  746. udelay(1);
  747. }
  748. if (amdgpu_crtc->base.enabled && mode) {
  749. switch (mem_cfg) {
  750. case 0:
  751. default:
  752. return 4096 * 2;
  753. case 1:
  754. return 1920 * 2;
  755. case 2:
  756. return 2560 * 2;
  757. }
  758. }
  759. /* controller not enabled, so no lb used */
  760. return 0;
  761. }
  762. /**
  763. * cik_get_number_of_dram_channels - get the number of dram channels
  764. *
  765. * @adev: amdgpu_device pointer
  766. *
  767. * Look up the number of video ram channels (CIK).
  768. * Used for display watermark bandwidth calculations
  769. * Returns the number of dram channels
  770. */
  771. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  772. {
  773. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  774. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  775. case 0:
  776. default:
  777. return 1;
  778. case 1:
  779. return 2;
  780. case 2:
  781. return 4;
  782. case 3:
  783. return 8;
  784. case 4:
  785. return 3;
  786. case 5:
  787. return 6;
  788. case 6:
  789. return 10;
  790. case 7:
  791. return 12;
  792. case 8:
  793. return 16;
  794. }
  795. }
  796. struct dce10_wm_params {
  797. u32 dram_channels; /* number of dram channels */
  798. u32 yclk; /* bandwidth per dram data pin in kHz */
  799. u32 sclk; /* engine clock in kHz */
  800. u32 disp_clk; /* display clock in kHz */
  801. u32 src_width; /* viewport width */
  802. u32 active_time; /* active display time in ns */
  803. u32 blank_time; /* blank time in ns */
  804. bool interlaced; /* mode is interlaced */
  805. fixed20_12 vsc; /* vertical scale ratio */
  806. u32 num_heads; /* number of active crtcs */
  807. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  808. u32 lb_size; /* line buffer allocated to pipe */
  809. u32 vtaps; /* vertical scaler taps */
  810. };
  811. /**
  812. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  813. *
  814. * @wm: watermark calculation data
  815. *
  816. * Calculate the raw dram bandwidth (CIK).
  817. * Used for display watermark bandwidth calculations
  818. * Returns the dram bandwidth in MBytes/s
  819. */
  820. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  821. {
  822. /* Calculate raw DRAM Bandwidth */
  823. fixed20_12 dram_efficiency; /* 0.7 */
  824. fixed20_12 yclk, dram_channels, bandwidth;
  825. fixed20_12 a;
  826. a.full = dfixed_const(1000);
  827. yclk.full = dfixed_const(wm->yclk);
  828. yclk.full = dfixed_div(yclk, a);
  829. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  830. a.full = dfixed_const(10);
  831. dram_efficiency.full = dfixed_const(7);
  832. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  833. bandwidth.full = dfixed_mul(dram_channels, yclk);
  834. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  835. return dfixed_trunc(bandwidth);
  836. }
  837. /**
  838. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  839. *
  840. * @wm: watermark calculation data
  841. *
  842. * Calculate the dram bandwidth used for display (CIK).
  843. * Used for display watermark bandwidth calculations
  844. * Returns the dram bandwidth for display in MBytes/s
  845. */
  846. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  847. {
  848. /* Calculate DRAM Bandwidth and the part allocated to display. */
  849. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  850. fixed20_12 yclk, dram_channels, bandwidth;
  851. fixed20_12 a;
  852. a.full = dfixed_const(1000);
  853. yclk.full = dfixed_const(wm->yclk);
  854. yclk.full = dfixed_div(yclk, a);
  855. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  856. a.full = dfixed_const(10);
  857. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  858. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  859. bandwidth.full = dfixed_mul(dram_channels, yclk);
  860. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  861. return dfixed_trunc(bandwidth);
  862. }
  863. /**
  864. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  865. *
  866. * @wm: watermark calculation data
  867. *
  868. * Calculate the data return bandwidth used for display (CIK).
  869. * Used for display watermark bandwidth calculations
  870. * Returns the data return bandwidth in MBytes/s
  871. */
  872. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  873. {
  874. /* Calculate the display Data return Bandwidth */
  875. fixed20_12 return_efficiency; /* 0.8 */
  876. fixed20_12 sclk, bandwidth;
  877. fixed20_12 a;
  878. a.full = dfixed_const(1000);
  879. sclk.full = dfixed_const(wm->sclk);
  880. sclk.full = dfixed_div(sclk, a);
  881. a.full = dfixed_const(10);
  882. return_efficiency.full = dfixed_const(8);
  883. return_efficiency.full = dfixed_div(return_efficiency, a);
  884. a.full = dfixed_const(32);
  885. bandwidth.full = dfixed_mul(a, sclk);
  886. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  887. return dfixed_trunc(bandwidth);
  888. }
  889. /**
  890. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  891. *
  892. * @wm: watermark calculation data
  893. *
  894. * Calculate the dmif bandwidth used for display (CIK).
  895. * Used for display watermark bandwidth calculations
  896. * Returns the dmif bandwidth in MBytes/s
  897. */
  898. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  899. {
  900. /* Calculate the DMIF Request Bandwidth */
  901. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  902. fixed20_12 disp_clk, bandwidth;
  903. fixed20_12 a, b;
  904. a.full = dfixed_const(1000);
  905. disp_clk.full = dfixed_const(wm->disp_clk);
  906. disp_clk.full = dfixed_div(disp_clk, a);
  907. a.full = dfixed_const(32);
  908. b.full = dfixed_mul(a, disp_clk);
  909. a.full = dfixed_const(10);
  910. disp_clk_request_efficiency.full = dfixed_const(8);
  911. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  912. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  913. return dfixed_trunc(bandwidth);
  914. }
  915. /**
  916. * dce_v10_0_available_bandwidth - get the min available bandwidth
  917. *
  918. * @wm: watermark calculation data
  919. *
  920. * Calculate the min available bandwidth used for display (CIK).
  921. * Used for display watermark bandwidth calculations
  922. * Returns the min available bandwidth in MBytes/s
  923. */
  924. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  925. {
  926. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  927. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  928. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  929. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  930. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  931. }
  932. /**
  933. * dce_v10_0_average_bandwidth - get the average available bandwidth
  934. *
  935. * @wm: watermark calculation data
  936. *
  937. * Calculate the average available bandwidth used for display (CIK).
  938. * Used for display watermark bandwidth calculations
  939. * Returns the average available bandwidth in MBytes/s
  940. */
  941. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  942. {
  943. /* Calculate the display mode Average Bandwidth
  944. * DisplayMode should contain the source and destination dimensions,
  945. * timing, etc.
  946. */
  947. fixed20_12 bpp;
  948. fixed20_12 line_time;
  949. fixed20_12 src_width;
  950. fixed20_12 bandwidth;
  951. fixed20_12 a;
  952. a.full = dfixed_const(1000);
  953. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  954. line_time.full = dfixed_div(line_time, a);
  955. bpp.full = dfixed_const(wm->bytes_per_pixel);
  956. src_width.full = dfixed_const(wm->src_width);
  957. bandwidth.full = dfixed_mul(src_width, bpp);
  958. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  959. bandwidth.full = dfixed_div(bandwidth, line_time);
  960. return dfixed_trunc(bandwidth);
  961. }
  962. /**
  963. * dce_v10_0_latency_watermark - get the latency watermark
  964. *
  965. * @wm: watermark calculation data
  966. *
  967. * Calculate the latency watermark (CIK).
  968. * Used for display watermark bandwidth calculations
  969. * Returns the latency watermark in ns
  970. */
  971. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  972. {
  973. /* First calculate the latency in ns */
  974. u32 mc_latency = 2000; /* 2000 ns. */
  975. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  976. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  977. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  978. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  979. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  980. (wm->num_heads * cursor_line_pair_return_time);
  981. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  982. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  983. u32 tmp, dmif_size = 12288;
  984. fixed20_12 a, b, c;
  985. if (wm->num_heads == 0)
  986. return 0;
  987. a.full = dfixed_const(2);
  988. b.full = dfixed_const(1);
  989. if ((wm->vsc.full > a.full) ||
  990. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  991. (wm->vtaps >= 5) ||
  992. ((wm->vsc.full >= a.full) && wm->interlaced))
  993. max_src_lines_per_dst_line = 4;
  994. else
  995. max_src_lines_per_dst_line = 2;
  996. a.full = dfixed_const(available_bandwidth);
  997. b.full = dfixed_const(wm->num_heads);
  998. a.full = dfixed_div(a, b);
  999. b.full = dfixed_const(mc_latency + 512);
  1000. c.full = dfixed_const(wm->disp_clk);
  1001. b.full = dfixed_div(b, c);
  1002. c.full = dfixed_const(dmif_size);
  1003. b.full = dfixed_div(c, b);
  1004. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  1005. b.full = dfixed_const(1000);
  1006. c.full = dfixed_const(wm->disp_clk);
  1007. b.full = dfixed_div(c, b);
  1008. c.full = dfixed_const(wm->bytes_per_pixel);
  1009. b.full = dfixed_mul(b, c);
  1010. lb_fill_bw = min(tmp, dfixed_trunc(b));
  1011. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  1012. b.full = dfixed_const(1000);
  1013. c.full = dfixed_const(lb_fill_bw);
  1014. b.full = dfixed_div(c, b);
  1015. a.full = dfixed_div(a, b);
  1016. line_fill_time = dfixed_trunc(a);
  1017. if (line_fill_time < wm->active_time)
  1018. return latency;
  1019. else
  1020. return latency + (line_fill_time - wm->active_time);
  1021. }
  1022. /**
  1023. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  1024. * average and available dram bandwidth
  1025. *
  1026. * @wm: watermark calculation data
  1027. *
  1028. * Check if the display average bandwidth fits in the display
  1029. * dram bandwidth (CIK).
  1030. * Used for display watermark bandwidth calculations
  1031. * Returns true if the display fits, false if not.
  1032. */
  1033. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  1034. {
  1035. if (dce_v10_0_average_bandwidth(wm) <=
  1036. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  1037. return true;
  1038. else
  1039. return false;
  1040. }
  1041. /**
  1042. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  1043. * average and available bandwidth
  1044. *
  1045. * @wm: watermark calculation data
  1046. *
  1047. * Check if the display average bandwidth fits in the display
  1048. * available bandwidth (CIK).
  1049. * Used for display watermark bandwidth calculations
  1050. * Returns true if the display fits, false if not.
  1051. */
  1052. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  1053. {
  1054. if (dce_v10_0_average_bandwidth(wm) <=
  1055. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  1056. return true;
  1057. else
  1058. return false;
  1059. }
  1060. /**
  1061. * dce_v10_0_check_latency_hiding - check latency hiding
  1062. *
  1063. * @wm: watermark calculation data
  1064. *
  1065. * Check latency hiding (CIK).
  1066. * Used for display watermark bandwidth calculations
  1067. * Returns true if the display fits, false if not.
  1068. */
  1069. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  1070. {
  1071. u32 lb_partitions = wm->lb_size / wm->src_width;
  1072. u32 line_time = wm->active_time + wm->blank_time;
  1073. u32 latency_tolerant_lines;
  1074. u32 latency_hiding;
  1075. fixed20_12 a;
  1076. a.full = dfixed_const(1);
  1077. if (wm->vsc.full > a.full)
  1078. latency_tolerant_lines = 1;
  1079. else {
  1080. if (lb_partitions <= (wm->vtaps + 1))
  1081. latency_tolerant_lines = 1;
  1082. else
  1083. latency_tolerant_lines = 2;
  1084. }
  1085. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1086. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  1087. return true;
  1088. else
  1089. return false;
  1090. }
  1091. /**
  1092. * dce_v10_0_program_watermarks - program display watermarks
  1093. *
  1094. * @adev: amdgpu_device pointer
  1095. * @amdgpu_crtc: the selected display controller
  1096. * @lb_size: line buffer size
  1097. * @num_heads: number of display controllers in use
  1098. *
  1099. * Calculate and program the display watermarks for the
  1100. * selected display controller (CIK).
  1101. */
  1102. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  1103. struct amdgpu_crtc *amdgpu_crtc,
  1104. u32 lb_size, u32 num_heads)
  1105. {
  1106. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1107. struct dce10_wm_params wm_low, wm_high;
  1108. u32 pixel_period;
  1109. u32 line_time = 0;
  1110. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1111. u32 tmp, wm_mask;
  1112. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1113. pixel_period = 1000000 / (u32)mode->clock;
  1114. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1115. /* watermark for high clocks */
  1116. if (adev->pm.dpm_enabled) {
  1117. wm_high.yclk =
  1118. amdgpu_dpm_get_mclk(adev, false) * 10;
  1119. wm_high.sclk =
  1120. amdgpu_dpm_get_sclk(adev, false) * 10;
  1121. } else {
  1122. wm_high.yclk = adev->pm.current_mclk * 10;
  1123. wm_high.sclk = adev->pm.current_sclk * 10;
  1124. }
  1125. wm_high.disp_clk = mode->clock;
  1126. wm_high.src_width = mode->crtc_hdisplay;
  1127. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1128. wm_high.blank_time = line_time - wm_high.active_time;
  1129. wm_high.interlaced = false;
  1130. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1131. wm_high.interlaced = true;
  1132. wm_high.vsc = amdgpu_crtc->vsc;
  1133. wm_high.vtaps = 1;
  1134. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1135. wm_high.vtaps = 2;
  1136. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1137. wm_high.lb_size = lb_size;
  1138. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1139. wm_high.num_heads = num_heads;
  1140. /* set for high clocks */
  1141. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  1142. /* possibly force display priority to high */
  1143. /* should really do this at mode validation time... */
  1144. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1145. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1146. !dce_v10_0_check_latency_hiding(&wm_high) ||
  1147. (adev->mode_info.disp_priority == 2)) {
  1148. DRM_DEBUG_KMS("force priority to high\n");
  1149. }
  1150. /* watermark for low clocks */
  1151. if (adev->pm.dpm_enabled) {
  1152. wm_low.yclk =
  1153. amdgpu_dpm_get_mclk(adev, true) * 10;
  1154. wm_low.sclk =
  1155. amdgpu_dpm_get_sclk(adev, true) * 10;
  1156. } else {
  1157. wm_low.yclk = adev->pm.current_mclk * 10;
  1158. wm_low.sclk = adev->pm.current_sclk * 10;
  1159. }
  1160. wm_low.disp_clk = mode->clock;
  1161. wm_low.src_width = mode->crtc_hdisplay;
  1162. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1163. wm_low.blank_time = line_time - wm_low.active_time;
  1164. wm_low.interlaced = false;
  1165. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1166. wm_low.interlaced = true;
  1167. wm_low.vsc = amdgpu_crtc->vsc;
  1168. wm_low.vtaps = 1;
  1169. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1170. wm_low.vtaps = 2;
  1171. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1172. wm_low.lb_size = lb_size;
  1173. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1174. wm_low.num_heads = num_heads;
  1175. /* set for low clocks */
  1176. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  1177. /* possibly force display priority to high */
  1178. /* should really do this at mode validation time... */
  1179. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1180. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1181. !dce_v10_0_check_latency_hiding(&wm_low) ||
  1182. (adev->mode_info.disp_priority == 2)) {
  1183. DRM_DEBUG_KMS("force priority to high\n");
  1184. }
  1185. }
  1186. /* select wm A */
  1187. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1188. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1189. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1190. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1191. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1192. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1193. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1194. /* select wm B */
  1195. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1196. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1197. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1198. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1199. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1200. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1201. /* restore original selection */
  1202. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1203. /* save values for DPM */
  1204. amdgpu_crtc->line_time = line_time;
  1205. amdgpu_crtc->wm_high = latency_watermark_a;
  1206. amdgpu_crtc->wm_low = latency_watermark_b;
  1207. }
  1208. /**
  1209. * dce_v10_0_bandwidth_update - program display watermarks
  1210. *
  1211. * @adev: amdgpu_device pointer
  1212. *
  1213. * Calculate and program the display watermarks and line
  1214. * buffer allocation (CIK).
  1215. */
  1216. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1217. {
  1218. struct drm_display_mode *mode = NULL;
  1219. u32 num_heads = 0, lb_size;
  1220. int i;
  1221. amdgpu_update_display_priority(adev);
  1222. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1223. if (adev->mode_info.crtcs[i]->base.enabled)
  1224. num_heads++;
  1225. }
  1226. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1227. mode = &adev->mode_info.crtcs[i]->base.mode;
  1228. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1229. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1230. lb_size, num_heads);
  1231. }
  1232. }
  1233. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1234. {
  1235. int i;
  1236. u32 offset, tmp;
  1237. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1238. offset = adev->mode_info.audio.pin[i].offset;
  1239. tmp = RREG32_AUDIO_ENDPT(offset,
  1240. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1241. if (((tmp &
  1242. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1243. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1244. adev->mode_info.audio.pin[i].connected = false;
  1245. else
  1246. adev->mode_info.audio.pin[i].connected = true;
  1247. }
  1248. }
  1249. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1250. {
  1251. int i;
  1252. dce_v10_0_audio_get_connected_pins(adev);
  1253. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1254. if (adev->mode_info.audio.pin[i].connected)
  1255. return &adev->mode_info.audio.pin[i];
  1256. }
  1257. DRM_ERROR("No connected audio pins found!\n");
  1258. return NULL;
  1259. }
  1260. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1261. {
  1262. struct amdgpu_device *adev = encoder->dev->dev_private;
  1263. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1264. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1265. u32 tmp;
  1266. if (!dig || !dig->afmt || !dig->afmt->pin)
  1267. return;
  1268. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1269. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1270. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1271. }
  1272. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1273. struct drm_display_mode *mode)
  1274. {
  1275. struct amdgpu_device *adev = encoder->dev->dev_private;
  1276. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1277. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1278. struct drm_connector *connector;
  1279. struct amdgpu_connector *amdgpu_connector = NULL;
  1280. u32 tmp;
  1281. int interlace = 0;
  1282. if (!dig || !dig->afmt || !dig->afmt->pin)
  1283. return;
  1284. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1285. if (connector->encoder == encoder) {
  1286. amdgpu_connector = to_amdgpu_connector(connector);
  1287. break;
  1288. }
  1289. }
  1290. if (!amdgpu_connector) {
  1291. DRM_ERROR("Couldn't find encoder's connector\n");
  1292. return;
  1293. }
  1294. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1295. interlace = 1;
  1296. if (connector->latency_present[interlace]) {
  1297. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1298. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1299. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1300. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1301. } else {
  1302. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1303. VIDEO_LIPSYNC, 0);
  1304. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1305. AUDIO_LIPSYNC, 0);
  1306. }
  1307. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1308. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1309. }
  1310. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1311. {
  1312. struct amdgpu_device *adev = encoder->dev->dev_private;
  1313. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1314. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1315. struct drm_connector *connector;
  1316. struct amdgpu_connector *amdgpu_connector = NULL;
  1317. u32 tmp;
  1318. u8 *sadb = NULL;
  1319. int sad_count;
  1320. if (!dig || !dig->afmt || !dig->afmt->pin)
  1321. return;
  1322. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1323. if (connector->encoder == encoder) {
  1324. amdgpu_connector = to_amdgpu_connector(connector);
  1325. break;
  1326. }
  1327. }
  1328. if (!amdgpu_connector) {
  1329. DRM_ERROR("Couldn't find encoder's connector\n");
  1330. return;
  1331. }
  1332. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1333. if (sad_count < 0) {
  1334. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1335. sad_count = 0;
  1336. }
  1337. /* program the speaker allocation */
  1338. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1339. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1340. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1341. DP_CONNECTION, 0);
  1342. /* set HDMI mode */
  1343. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1344. HDMI_CONNECTION, 1);
  1345. if (sad_count)
  1346. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1347. SPEAKER_ALLOCATION, sadb[0]);
  1348. else
  1349. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1350. SPEAKER_ALLOCATION, 5); /* stereo */
  1351. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1352. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1353. kfree(sadb);
  1354. }
  1355. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1356. {
  1357. struct amdgpu_device *adev = encoder->dev->dev_private;
  1358. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1359. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1360. struct drm_connector *connector;
  1361. struct amdgpu_connector *amdgpu_connector = NULL;
  1362. struct cea_sad *sads;
  1363. int i, sad_count;
  1364. static const u16 eld_reg_to_type[][2] = {
  1365. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1366. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1367. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1368. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1369. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1370. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1371. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1372. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1373. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1374. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1375. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1376. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1377. };
  1378. if (!dig || !dig->afmt || !dig->afmt->pin)
  1379. return;
  1380. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1381. if (connector->encoder == encoder) {
  1382. amdgpu_connector = to_amdgpu_connector(connector);
  1383. break;
  1384. }
  1385. }
  1386. if (!amdgpu_connector) {
  1387. DRM_ERROR("Couldn't find encoder's connector\n");
  1388. return;
  1389. }
  1390. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1391. if (sad_count <= 0) {
  1392. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1393. return;
  1394. }
  1395. BUG_ON(!sads);
  1396. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1397. u32 tmp = 0;
  1398. u8 stereo_freqs = 0;
  1399. int max_channels = -1;
  1400. int j;
  1401. for (j = 0; j < sad_count; j++) {
  1402. struct cea_sad *sad = &sads[j];
  1403. if (sad->format == eld_reg_to_type[i][1]) {
  1404. if (sad->channels > max_channels) {
  1405. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1406. MAX_CHANNELS, sad->channels);
  1407. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1408. DESCRIPTOR_BYTE_2, sad->byte2);
  1409. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1410. SUPPORTED_FREQUENCIES, sad->freq);
  1411. max_channels = sad->channels;
  1412. }
  1413. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1414. stereo_freqs |= sad->freq;
  1415. else
  1416. break;
  1417. }
  1418. }
  1419. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1420. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1421. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1422. }
  1423. kfree(sads);
  1424. }
  1425. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1426. struct amdgpu_audio_pin *pin,
  1427. bool enable)
  1428. {
  1429. if (!pin)
  1430. return;
  1431. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1432. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1433. }
  1434. static const u32 pin_offsets[] =
  1435. {
  1436. AUD0_REGISTER_OFFSET,
  1437. AUD1_REGISTER_OFFSET,
  1438. AUD2_REGISTER_OFFSET,
  1439. AUD3_REGISTER_OFFSET,
  1440. AUD4_REGISTER_OFFSET,
  1441. AUD5_REGISTER_OFFSET,
  1442. AUD6_REGISTER_OFFSET,
  1443. };
  1444. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1445. {
  1446. int i;
  1447. if (!amdgpu_audio)
  1448. return 0;
  1449. adev->mode_info.audio.enabled = true;
  1450. adev->mode_info.audio.num_pins = 7;
  1451. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1452. adev->mode_info.audio.pin[i].channels = -1;
  1453. adev->mode_info.audio.pin[i].rate = -1;
  1454. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1455. adev->mode_info.audio.pin[i].status_bits = 0;
  1456. adev->mode_info.audio.pin[i].category_code = 0;
  1457. adev->mode_info.audio.pin[i].connected = false;
  1458. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1459. adev->mode_info.audio.pin[i].id = i;
  1460. /* disable audio. it will be set up later */
  1461. /* XXX remove once we switch to ip funcs */
  1462. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1463. }
  1464. return 0;
  1465. }
  1466. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1467. {
  1468. int i;
  1469. if (!adev->mode_info.audio.enabled)
  1470. return;
  1471. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1472. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1473. adev->mode_info.audio.enabled = false;
  1474. }
  1475. /*
  1476. * update the N and CTS parameters for a given pixel clock rate
  1477. */
  1478. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1479. {
  1480. struct drm_device *dev = encoder->dev;
  1481. struct amdgpu_device *adev = dev->dev_private;
  1482. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1483. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1484. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1485. u32 tmp;
  1486. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1487. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1488. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1489. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1490. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1491. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1492. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1493. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1494. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1495. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1496. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1497. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1498. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1499. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1500. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1501. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1502. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1503. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1504. }
  1505. /*
  1506. * build a HDMI Video Info Frame
  1507. */
  1508. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1509. void *buffer, size_t size)
  1510. {
  1511. struct drm_device *dev = encoder->dev;
  1512. struct amdgpu_device *adev = dev->dev_private;
  1513. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1514. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1515. uint8_t *frame = buffer + 3;
  1516. uint8_t *header = buffer;
  1517. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1518. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1519. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1520. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1521. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1522. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1523. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1524. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1525. }
  1526. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1527. {
  1528. struct drm_device *dev = encoder->dev;
  1529. struct amdgpu_device *adev = dev->dev_private;
  1530. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1531. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1532. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1533. u32 dto_phase = 24 * 1000;
  1534. u32 dto_modulo = clock;
  1535. u32 tmp;
  1536. if (!dig || !dig->afmt)
  1537. return;
  1538. /* XXX two dtos; generally use dto0 for hdmi */
  1539. /* Express [24MHz / target pixel clock] as an exact rational
  1540. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1541. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1542. */
  1543. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1544. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1545. amdgpu_crtc->crtc_id);
  1546. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1547. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1548. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1549. }
  1550. /*
  1551. * update the info frames with the data from the current display mode
  1552. */
  1553. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1554. struct drm_display_mode *mode)
  1555. {
  1556. struct drm_device *dev = encoder->dev;
  1557. struct amdgpu_device *adev = dev->dev_private;
  1558. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1559. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1560. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1561. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1562. struct hdmi_avi_infoframe frame;
  1563. ssize_t err;
  1564. u32 tmp;
  1565. int bpc = 8;
  1566. if (!dig || !dig->afmt)
  1567. return;
  1568. /* Silent, r600_hdmi_enable will raise WARN for us */
  1569. if (!dig->afmt->enabled)
  1570. return;
  1571. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1572. if (encoder->crtc) {
  1573. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1574. bpc = amdgpu_crtc->bpc;
  1575. }
  1576. /* disable audio prior to setting up hw */
  1577. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1578. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1579. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1580. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1581. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1582. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1583. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1584. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1585. switch (bpc) {
  1586. case 0:
  1587. case 6:
  1588. case 8:
  1589. case 16:
  1590. default:
  1591. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1592. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1593. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1594. connector->name, bpc);
  1595. break;
  1596. case 10:
  1597. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1598. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1599. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1600. connector->name);
  1601. break;
  1602. case 12:
  1603. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1604. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1605. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1606. connector->name);
  1607. break;
  1608. }
  1609. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1610. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1611. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1612. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1613. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1614. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1615. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1616. /* enable audio info frames (frames won't be set until audio is enabled) */
  1617. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1618. /* required for audio info values to be updated */
  1619. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1620. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1621. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1622. /* required for audio info values to be updated */
  1623. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1624. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1625. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1626. /* anything other than 0 */
  1627. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1628. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1629. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1630. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1631. /* set the default audio delay */
  1632. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1633. /* should be suffient for all audio modes and small enough for all hblanks */
  1634. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1635. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1636. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1637. /* allow 60958 channel status fields to be updated */
  1638. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1639. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1640. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1641. if (bpc > 8)
  1642. /* clear SW CTS value */
  1643. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1644. else
  1645. /* select SW CTS value */
  1646. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1647. /* allow hw to sent ACR packets when required */
  1648. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1649. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1650. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1651. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1652. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1653. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1654. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1655. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1656. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1657. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1658. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1659. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1660. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1661. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1662. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1663. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1664. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1665. dce_v10_0_audio_write_speaker_allocation(encoder);
  1666. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1667. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1668. dce_v10_0_afmt_audio_select_pin(encoder);
  1669. dce_v10_0_audio_write_sad_regs(encoder);
  1670. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1671. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1672. if (err < 0) {
  1673. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1674. return;
  1675. }
  1676. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1677. if (err < 0) {
  1678. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1679. return;
  1680. }
  1681. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1682. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1683. /* enable AVI info frames */
  1684. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1685. /* required for audio info values to be updated */
  1686. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1687. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1688. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1689. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1690. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1691. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1692. /* send audio packets */
  1693. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1694. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1695. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1696. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1697. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1698. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1699. /* enable audio after to setting up hw */
  1700. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1701. }
  1702. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1703. {
  1704. struct drm_device *dev = encoder->dev;
  1705. struct amdgpu_device *adev = dev->dev_private;
  1706. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1707. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1708. if (!dig || !dig->afmt)
  1709. return;
  1710. /* Silent, r600_hdmi_enable will raise WARN for us */
  1711. if (enable && dig->afmt->enabled)
  1712. return;
  1713. if (!enable && !dig->afmt->enabled)
  1714. return;
  1715. if (!enable && dig->afmt->pin) {
  1716. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1717. dig->afmt->pin = NULL;
  1718. }
  1719. dig->afmt->enabled = enable;
  1720. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1721. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1722. }
  1723. static void dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1724. {
  1725. int i;
  1726. for (i = 0; i < adev->mode_info.num_dig; i++)
  1727. adev->mode_info.afmt[i] = NULL;
  1728. /* DCE10 has audio blocks tied to DIG encoders */
  1729. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1730. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1731. if (adev->mode_info.afmt[i]) {
  1732. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1733. adev->mode_info.afmt[i]->id = i;
  1734. }
  1735. }
  1736. }
  1737. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1738. {
  1739. int i;
  1740. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1741. kfree(adev->mode_info.afmt[i]);
  1742. adev->mode_info.afmt[i] = NULL;
  1743. }
  1744. }
  1745. static const u32 vga_control_regs[6] =
  1746. {
  1747. mmD1VGA_CONTROL,
  1748. mmD2VGA_CONTROL,
  1749. mmD3VGA_CONTROL,
  1750. mmD4VGA_CONTROL,
  1751. mmD5VGA_CONTROL,
  1752. mmD6VGA_CONTROL,
  1753. };
  1754. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1755. {
  1756. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1757. struct drm_device *dev = crtc->dev;
  1758. struct amdgpu_device *adev = dev->dev_private;
  1759. u32 vga_control;
  1760. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1761. if (enable)
  1762. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1763. else
  1764. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1765. }
  1766. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1767. {
  1768. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1769. struct drm_device *dev = crtc->dev;
  1770. struct amdgpu_device *adev = dev->dev_private;
  1771. if (enable)
  1772. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1773. else
  1774. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1775. }
  1776. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1777. struct drm_framebuffer *fb,
  1778. int x, int y, int atomic)
  1779. {
  1780. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1781. struct drm_device *dev = crtc->dev;
  1782. struct amdgpu_device *adev = dev->dev_private;
  1783. struct amdgpu_framebuffer *amdgpu_fb;
  1784. struct drm_framebuffer *target_fb;
  1785. struct drm_gem_object *obj;
  1786. struct amdgpu_bo *rbo;
  1787. uint64_t fb_location, tiling_flags;
  1788. uint32_t fb_format, fb_pitch_pixels;
  1789. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1790. u32 pipe_config;
  1791. u32 tmp, viewport_w, viewport_h;
  1792. int r;
  1793. bool bypass_lut = false;
  1794. /* no fb bound */
  1795. if (!atomic && !crtc->primary->fb) {
  1796. DRM_DEBUG_KMS("No FB bound\n");
  1797. return 0;
  1798. }
  1799. if (atomic) {
  1800. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1801. target_fb = fb;
  1802. }
  1803. else {
  1804. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1805. target_fb = crtc->primary->fb;
  1806. }
  1807. /* If atomic, assume fb object is pinned & idle & fenced and
  1808. * just update base pointers
  1809. */
  1810. obj = amdgpu_fb->obj;
  1811. rbo = gem_to_amdgpu_bo(obj);
  1812. r = amdgpu_bo_reserve(rbo, false);
  1813. if (unlikely(r != 0))
  1814. return r;
  1815. if (atomic)
  1816. fb_location = amdgpu_bo_gpu_offset(rbo);
  1817. else {
  1818. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1819. if (unlikely(r != 0)) {
  1820. amdgpu_bo_unreserve(rbo);
  1821. return -EINVAL;
  1822. }
  1823. }
  1824. amdgpu_bo_get_tiling_flags(rbo, &tiling_flags);
  1825. amdgpu_bo_unreserve(rbo);
  1826. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1827. switch (target_fb->pixel_format) {
  1828. case DRM_FORMAT_C8:
  1829. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1830. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1831. break;
  1832. case DRM_FORMAT_XRGB4444:
  1833. case DRM_FORMAT_ARGB4444:
  1834. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1835. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1836. #ifdef __BIG_ENDIAN
  1837. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1838. ENDIAN_8IN16);
  1839. #endif
  1840. break;
  1841. case DRM_FORMAT_XRGB1555:
  1842. case DRM_FORMAT_ARGB1555:
  1843. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1844. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1845. #ifdef __BIG_ENDIAN
  1846. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1847. ENDIAN_8IN16);
  1848. #endif
  1849. break;
  1850. case DRM_FORMAT_BGRX5551:
  1851. case DRM_FORMAT_BGRA5551:
  1852. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1853. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1854. #ifdef __BIG_ENDIAN
  1855. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1856. ENDIAN_8IN16);
  1857. #endif
  1858. break;
  1859. case DRM_FORMAT_RGB565:
  1860. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1861. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1862. #ifdef __BIG_ENDIAN
  1863. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1864. ENDIAN_8IN16);
  1865. #endif
  1866. break;
  1867. case DRM_FORMAT_XRGB8888:
  1868. case DRM_FORMAT_ARGB8888:
  1869. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1870. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1871. #ifdef __BIG_ENDIAN
  1872. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1873. ENDIAN_8IN32);
  1874. #endif
  1875. break;
  1876. case DRM_FORMAT_XRGB2101010:
  1877. case DRM_FORMAT_ARGB2101010:
  1878. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1879. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1880. #ifdef __BIG_ENDIAN
  1881. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1882. ENDIAN_8IN32);
  1883. #endif
  1884. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1885. bypass_lut = true;
  1886. break;
  1887. case DRM_FORMAT_BGRX1010102:
  1888. case DRM_FORMAT_BGRA1010102:
  1889. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1890. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1891. #ifdef __BIG_ENDIAN
  1892. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1893. ENDIAN_8IN32);
  1894. #endif
  1895. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1896. bypass_lut = true;
  1897. break;
  1898. default:
  1899. DRM_ERROR("Unsupported screen format %s\n",
  1900. drm_get_format_name(target_fb->pixel_format));
  1901. return -EINVAL;
  1902. }
  1903. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1904. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1905. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1906. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1907. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1908. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1909. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1910. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1911. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1912. ARRAY_2D_TILED_THIN1);
  1913. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1914. tile_split);
  1915. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1916. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1917. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1918. mtaspect);
  1919. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1920. ADDR_SURF_MICRO_TILING_DISPLAY);
  1921. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1922. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1923. ARRAY_1D_TILED_THIN1);
  1924. }
  1925. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1926. pipe_config);
  1927. dce_v10_0_vga_enable(crtc, false);
  1928. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1929. upper_32_bits(fb_location));
  1930. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1931. upper_32_bits(fb_location));
  1932. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1933. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1934. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1935. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1936. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1937. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1938. /*
  1939. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1940. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1941. * retain the full precision throughout the pipeline.
  1942. */
  1943. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1944. if (bypass_lut)
  1945. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1946. else
  1947. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1948. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1949. if (bypass_lut)
  1950. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1951. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1952. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1953. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1954. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1955. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1956. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1957. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1958. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1959. dce_v10_0_grph_enable(crtc, true);
  1960. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1961. target_fb->height);
  1962. x &= ~3;
  1963. y &= ~1;
  1964. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1965. (x << 16) | y);
  1966. viewport_w = crtc->mode.hdisplay;
  1967. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1968. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1969. (viewport_w << 16) | viewport_h);
  1970. /* pageflip setup */
  1971. /* make sure flip is at vb rather than hb */
  1972. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1973. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1974. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1975. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1976. /* set pageflip to happen only at start of vblank interval (front porch) */
  1977. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 3);
  1978. if (!atomic && fb && fb != crtc->primary->fb) {
  1979. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1980. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1981. r = amdgpu_bo_reserve(rbo, false);
  1982. if (unlikely(r != 0))
  1983. return r;
  1984. amdgpu_bo_unpin(rbo);
  1985. amdgpu_bo_unreserve(rbo);
  1986. }
  1987. /* Bytes per pixel may have changed */
  1988. dce_v10_0_bandwidth_update(adev);
  1989. return 0;
  1990. }
  1991. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  1992. struct drm_display_mode *mode)
  1993. {
  1994. struct drm_device *dev = crtc->dev;
  1995. struct amdgpu_device *adev = dev->dev_private;
  1996. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1997. u32 tmp;
  1998. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1999. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  2000. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  2001. else
  2002. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  2003. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  2004. }
  2005. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  2006. {
  2007. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2008. struct drm_device *dev = crtc->dev;
  2009. struct amdgpu_device *adev = dev->dev_private;
  2010. int i;
  2011. u32 tmp;
  2012. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  2013. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2014. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  2015. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  2016. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2017. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  2018. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  2019. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2020. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  2021. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  2022. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2023. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2024. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  2025. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  2026. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2027. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2028. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  2029. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  2030. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  2031. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  2032. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  2033. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2034. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2035. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2036. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2037. for (i = 0; i < 256; i++) {
  2038. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2039. (amdgpu_crtc->lut_r[i] << 20) |
  2040. (amdgpu_crtc->lut_g[i] << 10) |
  2041. (amdgpu_crtc->lut_b[i] << 0));
  2042. }
  2043. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2044. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2045. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  2046. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2047. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2048. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2049. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2050. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  2051. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2052. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2053. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2054. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  2055. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2056. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2057. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2058. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  2059. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2060. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2061. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2062. /* XXX this only needs to be programmed once per crtc at startup,
  2063. * not sure where the best place for it is
  2064. */
  2065. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2066. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2067. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2068. }
  2069. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  2070. {
  2071. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2072. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2073. switch (amdgpu_encoder->encoder_id) {
  2074. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2075. if (dig->linkb)
  2076. return 1;
  2077. else
  2078. return 0;
  2079. break;
  2080. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2081. if (dig->linkb)
  2082. return 3;
  2083. else
  2084. return 2;
  2085. break;
  2086. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2087. if (dig->linkb)
  2088. return 5;
  2089. else
  2090. return 4;
  2091. break;
  2092. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2093. return 6;
  2094. break;
  2095. default:
  2096. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2097. return 0;
  2098. }
  2099. }
  2100. /**
  2101. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  2102. *
  2103. * @crtc: drm crtc
  2104. *
  2105. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2106. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2107. * monitors a dedicated PPLL must be used. If a particular board has
  2108. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2109. * as there is no need to program the PLL itself. If we are not able to
  2110. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2111. * avoid messing up an existing monitor.
  2112. *
  2113. * Asic specific PLL information
  2114. *
  2115. * DCE 10.x
  2116. * Tonga
  2117. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2118. * CI
  2119. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2120. *
  2121. */
  2122. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  2123. {
  2124. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2125. struct drm_device *dev = crtc->dev;
  2126. struct amdgpu_device *adev = dev->dev_private;
  2127. u32 pll_in_use;
  2128. int pll;
  2129. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2130. if (adev->clock.dp_extclk)
  2131. /* skip PPLL programming if using ext clock */
  2132. return ATOM_PPLL_INVALID;
  2133. else {
  2134. /* use the same PPLL for all DP monitors */
  2135. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2136. if (pll != ATOM_PPLL_INVALID)
  2137. return pll;
  2138. }
  2139. } else {
  2140. /* use the same PPLL for all monitors with the same clock */
  2141. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2142. if (pll != ATOM_PPLL_INVALID)
  2143. return pll;
  2144. }
  2145. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  2146. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2147. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2148. return ATOM_PPLL2;
  2149. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2150. return ATOM_PPLL1;
  2151. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2152. return ATOM_PPLL0;
  2153. DRM_ERROR("unable to allocate a PPLL\n");
  2154. return ATOM_PPLL_INVALID;
  2155. }
  2156. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2157. {
  2158. struct amdgpu_device *adev = crtc->dev->dev_private;
  2159. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2160. uint32_t cur_lock;
  2161. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2162. if (lock)
  2163. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2164. else
  2165. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2166. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2167. }
  2168. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  2169. {
  2170. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2171. struct amdgpu_device *adev = crtc->dev->dev_private;
  2172. u32 tmp;
  2173. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2174. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2175. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2176. }
  2177. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  2178. {
  2179. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2180. struct amdgpu_device *adev = crtc->dev->dev_private;
  2181. u32 tmp;
  2182. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2183. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2184. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2185. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2186. }
  2187. static void dce_v10_0_set_cursor(struct drm_crtc *crtc, struct drm_gem_object *obj,
  2188. uint64_t gpu_addr)
  2189. {
  2190. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2191. struct amdgpu_device *adev = crtc->dev->dev_private;
  2192. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2193. upper_32_bits(gpu_addr));
  2194. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2195. lower_32_bits(gpu_addr));
  2196. }
  2197. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2198. int x, int y)
  2199. {
  2200. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2201. struct amdgpu_device *adev = crtc->dev->dev_private;
  2202. int xorigin = 0, yorigin = 0;
  2203. /* avivo cursor are offset into the total surface */
  2204. x += crtc->x;
  2205. y += crtc->y;
  2206. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2207. if (x < 0) {
  2208. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2209. x = 0;
  2210. }
  2211. if (y < 0) {
  2212. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2213. y = 0;
  2214. }
  2215. dce_v10_0_lock_cursor(crtc, true);
  2216. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2217. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2218. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2219. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2220. dce_v10_0_lock_cursor(crtc, false);
  2221. return 0;
  2222. }
  2223. static int dce_v10_0_crtc_cursor_set(struct drm_crtc *crtc,
  2224. struct drm_file *file_priv,
  2225. uint32_t handle,
  2226. uint32_t width,
  2227. uint32_t height)
  2228. {
  2229. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2230. struct drm_gem_object *obj;
  2231. struct amdgpu_bo *robj;
  2232. uint64_t gpu_addr;
  2233. int ret;
  2234. if (!handle) {
  2235. /* turn off cursor */
  2236. dce_v10_0_hide_cursor(crtc);
  2237. obj = NULL;
  2238. goto unpin;
  2239. }
  2240. if ((width > amdgpu_crtc->max_cursor_width) ||
  2241. (height > amdgpu_crtc->max_cursor_height)) {
  2242. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2243. return -EINVAL;
  2244. }
  2245. obj = drm_gem_object_lookup(crtc->dev, file_priv, handle);
  2246. if (!obj) {
  2247. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2248. return -ENOENT;
  2249. }
  2250. robj = gem_to_amdgpu_bo(obj);
  2251. ret = amdgpu_bo_reserve(robj, false);
  2252. if (unlikely(ret != 0))
  2253. goto fail;
  2254. ret = amdgpu_bo_pin_restricted(robj, AMDGPU_GEM_DOMAIN_VRAM,
  2255. 0, 0, &gpu_addr);
  2256. amdgpu_bo_unreserve(robj);
  2257. if (ret)
  2258. goto fail;
  2259. amdgpu_crtc->cursor_width = width;
  2260. amdgpu_crtc->cursor_height = height;
  2261. dce_v10_0_lock_cursor(crtc, true);
  2262. dce_v10_0_set_cursor(crtc, obj, gpu_addr);
  2263. dce_v10_0_show_cursor(crtc);
  2264. dce_v10_0_lock_cursor(crtc, false);
  2265. unpin:
  2266. if (amdgpu_crtc->cursor_bo) {
  2267. robj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2268. ret = amdgpu_bo_reserve(robj, false);
  2269. if (likely(ret == 0)) {
  2270. amdgpu_bo_unpin(robj);
  2271. amdgpu_bo_unreserve(robj);
  2272. }
  2273. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2274. }
  2275. amdgpu_crtc->cursor_bo = obj;
  2276. return 0;
  2277. fail:
  2278. drm_gem_object_unreference_unlocked(obj);
  2279. return ret;
  2280. }
  2281. static void dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2282. u16 *blue, uint32_t start, uint32_t size)
  2283. {
  2284. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2285. int end = (start + size > 256) ? 256 : start + size, i;
  2286. /* userspace palettes are always correct as is */
  2287. for (i = start; i < end; i++) {
  2288. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2289. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2290. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2291. }
  2292. dce_v10_0_crtc_load_lut(crtc);
  2293. }
  2294. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2295. {
  2296. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2297. drm_crtc_cleanup(crtc);
  2298. destroy_workqueue(amdgpu_crtc->pflip_queue);
  2299. kfree(amdgpu_crtc);
  2300. }
  2301. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2302. .cursor_set = dce_v10_0_crtc_cursor_set,
  2303. .cursor_move = dce_v10_0_crtc_cursor_move,
  2304. .gamma_set = dce_v10_0_crtc_gamma_set,
  2305. .set_config = amdgpu_crtc_set_config,
  2306. .destroy = dce_v10_0_crtc_destroy,
  2307. .page_flip = amdgpu_crtc_page_flip,
  2308. };
  2309. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2310. {
  2311. struct drm_device *dev = crtc->dev;
  2312. struct amdgpu_device *adev = dev->dev_private;
  2313. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2314. switch (mode) {
  2315. case DRM_MODE_DPMS_ON:
  2316. amdgpu_crtc->enabled = true;
  2317. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2318. dce_v10_0_vga_enable(crtc, true);
  2319. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2320. dce_v10_0_vga_enable(crtc, false);
  2321. drm_vblank_post_modeset(dev, amdgpu_crtc->crtc_id);
  2322. dce_v10_0_crtc_load_lut(crtc);
  2323. break;
  2324. case DRM_MODE_DPMS_STANDBY:
  2325. case DRM_MODE_DPMS_SUSPEND:
  2326. case DRM_MODE_DPMS_OFF:
  2327. drm_vblank_pre_modeset(dev, amdgpu_crtc->crtc_id);
  2328. if (amdgpu_crtc->enabled) {
  2329. dce_v10_0_vga_enable(crtc, true);
  2330. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2331. dce_v10_0_vga_enable(crtc, false);
  2332. }
  2333. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2334. amdgpu_crtc->enabled = false;
  2335. break;
  2336. }
  2337. /* adjust pm to dpms */
  2338. amdgpu_pm_compute_clocks(adev);
  2339. }
  2340. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2341. {
  2342. /* disable crtc pair power gating before programming */
  2343. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2344. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2345. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2346. }
  2347. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2348. {
  2349. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2350. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2351. }
  2352. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2353. {
  2354. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2355. struct drm_device *dev = crtc->dev;
  2356. struct amdgpu_device *adev = dev->dev_private;
  2357. struct amdgpu_atom_ss ss;
  2358. int i;
  2359. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2360. if (crtc->primary->fb) {
  2361. int r;
  2362. struct amdgpu_framebuffer *amdgpu_fb;
  2363. struct amdgpu_bo *rbo;
  2364. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2365. rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2366. r = amdgpu_bo_reserve(rbo, false);
  2367. if (unlikely(r))
  2368. DRM_ERROR("failed to reserve rbo before unpin\n");
  2369. else {
  2370. amdgpu_bo_unpin(rbo);
  2371. amdgpu_bo_unreserve(rbo);
  2372. }
  2373. }
  2374. /* disable the GRPH */
  2375. dce_v10_0_grph_enable(crtc, false);
  2376. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2377. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2378. if (adev->mode_info.crtcs[i] &&
  2379. adev->mode_info.crtcs[i]->enabled &&
  2380. i != amdgpu_crtc->crtc_id &&
  2381. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2382. /* one other crtc is using this pll don't turn
  2383. * off the pll
  2384. */
  2385. goto done;
  2386. }
  2387. }
  2388. switch (amdgpu_crtc->pll_id) {
  2389. case ATOM_PPLL0:
  2390. case ATOM_PPLL1:
  2391. case ATOM_PPLL2:
  2392. /* disable the ppll */
  2393. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2394. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2395. break;
  2396. default:
  2397. break;
  2398. }
  2399. done:
  2400. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2401. amdgpu_crtc->adjusted_clock = 0;
  2402. amdgpu_crtc->encoder = NULL;
  2403. amdgpu_crtc->connector = NULL;
  2404. }
  2405. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2406. struct drm_display_mode *mode,
  2407. struct drm_display_mode *adjusted_mode,
  2408. int x, int y, struct drm_framebuffer *old_fb)
  2409. {
  2410. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2411. if (!amdgpu_crtc->adjusted_clock)
  2412. return -EINVAL;
  2413. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2414. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2415. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2416. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2417. amdgpu_atombios_crtc_scaler_setup(crtc);
  2418. /* update the hw version fpr dpm */
  2419. amdgpu_crtc->hw_mode = *adjusted_mode;
  2420. return 0;
  2421. }
  2422. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2423. const struct drm_display_mode *mode,
  2424. struct drm_display_mode *adjusted_mode)
  2425. {
  2426. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2427. struct drm_device *dev = crtc->dev;
  2428. struct drm_encoder *encoder;
  2429. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2430. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2431. if (encoder->crtc == crtc) {
  2432. amdgpu_crtc->encoder = encoder;
  2433. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2434. break;
  2435. }
  2436. }
  2437. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2438. amdgpu_crtc->encoder = NULL;
  2439. amdgpu_crtc->connector = NULL;
  2440. return false;
  2441. }
  2442. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2443. return false;
  2444. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2445. return false;
  2446. /* pick pll */
  2447. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2448. /* if we can't get a PPLL for a non-DP encoder, fail */
  2449. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2450. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2451. return false;
  2452. return true;
  2453. }
  2454. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2455. struct drm_framebuffer *old_fb)
  2456. {
  2457. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2458. }
  2459. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2460. struct drm_framebuffer *fb,
  2461. int x, int y, enum mode_set_atomic state)
  2462. {
  2463. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2464. }
  2465. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2466. .dpms = dce_v10_0_crtc_dpms,
  2467. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2468. .mode_set = dce_v10_0_crtc_mode_set,
  2469. .mode_set_base = dce_v10_0_crtc_set_base,
  2470. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2471. .prepare = dce_v10_0_crtc_prepare,
  2472. .commit = dce_v10_0_crtc_commit,
  2473. .load_lut = dce_v10_0_crtc_load_lut,
  2474. .disable = dce_v10_0_crtc_disable,
  2475. };
  2476. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2477. {
  2478. struct amdgpu_crtc *amdgpu_crtc;
  2479. int i;
  2480. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2481. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2482. if (amdgpu_crtc == NULL)
  2483. return -ENOMEM;
  2484. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2485. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2486. amdgpu_crtc->crtc_id = index;
  2487. amdgpu_crtc->pflip_queue = create_singlethread_workqueue("amdgpu-pageflip-queue");
  2488. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2489. amdgpu_crtc->max_cursor_width = 128;
  2490. amdgpu_crtc->max_cursor_height = 128;
  2491. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2492. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2493. for (i = 0; i < 256; i++) {
  2494. amdgpu_crtc->lut_r[i] = i << 2;
  2495. amdgpu_crtc->lut_g[i] = i << 2;
  2496. amdgpu_crtc->lut_b[i] = i << 2;
  2497. }
  2498. switch (amdgpu_crtc->crtc_id) {
  2499. case 0:
  2500. default:
  2501. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2502. break;
  2503. case 1:
  2504. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2505. break;
  2506. case 2:
  2507. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2508. break;
  2509. case 3:
  2510. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2511. break;
  2512. case 4:
  2513. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2514. break;
  2515. case 5:
  2516. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2517. break;
  2518. }
  2519. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2520. amdgpu_crtc->adjusted_clock = 0;
  2521. amdgpu_crtc->encoder = NULL;
  2522. amdgpu_crtc->connector = NULL;
  2523. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2524. return 0;
  2525. }
  2526. static int dce_v10_0_early_init(void *handle)
  2527. {
  2528. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2529. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2530. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2531. dce_v10_0_set_display_funcs(adev);
  2532. dce_v10_0_set_irq_funcs(adev);
  2533. switch (adev->asic_type) {
  2534. case CHIP_TONGA:
  2535. adev->mode_info.num_crtc = 6; /* XXX 7??? */
  2536. adev->mode_info.num_hpd = 6;
  2537. adev->mode_info.num_dig = 7;
  2538. break;
  2539. default:
  2540. /* FIXME: not supported yet */
  2541. return -EINVAL;
  2542. }
  2543. return 0;
  2544. }
  2545. static int dce_v10_0_sw_init(void *handle)
  2546. {
  2547. int r, i;
  2548. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2549. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2550. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2551. if (r)
  2552. return r;
  2553. }
  2554. for (i = 8; i < 20; i += 2) {
  2555. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2556. if (r)
  2557. return r;
  2558. }
  2559. /* HPD hotplug */
  2560. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2561. if (r)
  2562. return r;
  2563. adev->mode_info.mode_config_initialized = true;
  2564. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2565. adev->ddev->mode_config.max_width = 16384;
  2566. adev->ddev->mode_config.max_height = 16384;
  2567. adev->ddev->mode_config.preferred_depth = 24;
  2568. adev->ddev->mode_config.prefer_shadow = 1;
  2569. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2570. r = amdgpu_modeset_create_props(adev);
  2571. if (r)
  2572. return r;
  2573. adev->ddev->mode_config.max_width = 16384;
  2574. adev->ddev->mode_config.max_height = 16384;
  2575. /* allocate crtcs */
  2576. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2577. r = dce_v10_0_crtc_init(adev, i);
  2578. if (r)
  2579. return r;
  2580. }
  2581. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2582. amdgpu_print_display_setup(adev->ddev);
  2583. else
  2584. return -EINVAL;
  2585. /* setup afmt */
  2586. dce_v10_0_afmt_init(adev);
  2587. r = dce_v10_0_audio_init(adev);
  2588. if (r)
  2589. return r;
  2590. drm_kms_helper_poll_init(adev->ddev);
  2591. return r;
  2592. }
  2593. static int dce_v10_0_sw_fini(void *handle)
  2594. {
  2595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2596. kfree(adev->mode_info.bios_hardcoded_edid);
  2597. drm_kms_helper_poll_fini(adev->ddev);
  2598. dce_v10_0_audio_fini(adev);
  2599. dce_v10_0_afmt_fini(adev);
  2600. drm_mode_config_cleanup(adev->ddev);
  2601. adev->mode_info.mode_config_initialized = false;
  2602. return 0;
  2603. }
  2604. static int dce_v10_0_hw_init(void *handle)
  2605. {
  2606. int i;
  2607. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2608. dce_v10_0_init_golden_registers(adev);
  2609. /* init dig PHYs, disp eng pll */
  2610. amdgpu_atombios_encoder_init_dig(adev);
  2611. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2612. /* initialize hpd */
  2613. dce_v10_0_hpd_init(adev);
  2614. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2615. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2616. }
  2617. return 0;
  2618. }
  2619. static int dce_v10_0_hw_fini(void *handle)
  2620. {
  2621. int i;
  2622. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2623. dce_v10_0_hpd_fini(adev);
  2624. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2625. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2626. }
  2627. return 0;
  2628. }
  2629. static int dce_v10_0_suspend(void *handle)
  2630. {
  2631. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2632. amdgpu_atombios_scratch_regs_save(adev);
  2633. dce_v10_0_hpd_fini(adev);
  2634. return 0;
  2635. }
  2636. static int dce_v10_0_resume(void *handle)
  2637. {
  2638. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2639. dce_v10_0_init_golden_registers(adev);
  2640. amdgpu_atombios_scratch_regs_restore(adev);
  2641. /* init dig PHYs, disp eng pll */
  2642. amdgpu_atombios_encoder_init_dig(adev);
  2643. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2644. /* turn on the BL */
  2645. if (adev->mode_info.bl_encoder) {
  2646. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2647. adev->mode_info.bl_encoder);
  2648. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2649. bl_level);
  2650. }
  2651. /* initialize hpd */
  2652. dce_v10_0_hpd_init(adev);
  2653. return 0;
  2654. }
  2655. static bool dce_v10_0_is_idle(void *handle)
  2656. {
  2657. return true;
  2658. }
  2659. static int dce_v10_0_wait_for_idle(void *handle)
  2660. {
  2661. return 0;
  2662. }
  2663. static void dce_v10_0_print_status(void *handle)
  2664. {
  2665. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2666. dev_info(adev->dev, "DCE 10.x registers\n");
  2667. /* XXX todo */
  2668. }
  2669. static int dce_v10_0_soft_reset(void *handle)
  2670. {
  2671. u32 srbm_soft_reset = 0, tmp;
  2672. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2673. if (dce_v10_0_is_display_hung(adev))
  2674. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2675. if (srbm_soft_reset) {
  2676. dce_v10_0_print_status((void *)adev);
  2677. tmp = RREG32(mmSRBM_SOFT_RESET);
  2678. tmp |= srbm_soft_reset;
  2679. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2680. WREG32(mmSRBM_SOFT_RESET, tmp);
  2681. tmp = RREG32(mmSRBM_SOFT_RESET);
  2682. udelay(50);
  2683. tmp &= ~srbm_soft_reset;
  2684. WREG32(mmSRBM_SOFT_RESET, tmp);
  2685. tmp = RREG32(mmSRBM_SOFT_RESET);
  2686. /* Wait a little for things to settle down */
  2687. udelay(50);
  2688. dce_v10_0_print_status((void *)adev);
  2689. }
  2690. return 0;
  2691. }
  2692. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2693. int crtc,
  2694. enum amdgpu_interrupt_state state)
  2695. {
  2696. u32 lb_interrupt_mask;
  2697. if (crtc >= adev->mode_info.num_crtc) {
  2698. DRM_DEBUG("invalid crtc %d\n", crtc);
  2699. return;
  2700. }
  2701. switch (state) {
  2702. case AMDGPU_IRQ_STATE_DISABLE:
  2703. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2704. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2705. VBLANK_INTERRUPT_MASK, 0);
  2706. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2707. break;
  2708. case AMDGPU_IRQ_STATE_ENABLE:
  2709. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2710. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2711. VBLANK_INTERRUPT_MASK, 1);
  2712. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2713. break;
  2714. default:
  2715. break;
  2716. }
  2717. }
  2718. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2719. int crtc,
  2720. enum amdgpu_interrupt_state state)
  2721. {
  2722. u32 lb_interrupt_mask;
  2723. if (crtc >= adev->mode_info.num_crtc) {
  2724. DRM_DEBUG("invalid crtc %d\n", crtc);
  2725. return;
  2726. }
  2727. switch (state) {
  2728. case AMDGPU_IRQ_STATE_DISABLE:
  2729. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2730. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2731. VLINE_INTERRUPT_MASK, 0);
  2732. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2733. break;
  2734. case AMDGPU_IRQ_STATE_ENABLE:
  2735. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2736. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2737. VLINE_INTERRUPT_MASK, 1);
  2738. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2739. break;
  2740. default:
  2741. break;
  2742. }
  2743. }
  2744. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2745. struct amdgpu_irq_src *source,
  2746. unsigned hpd,
  2747. enum amdgpu_interrupt_state state)
  2748. {
  2749. u32 tmp;
  2750. if (hpd >= adev->mode_info.num_hpd) {
  2751. DRM_DEBUG("invalid hdp %d\n", hpd);
  2752. return 0;
  2753. }
  2754. switch (state) {
  2755. case AMDGPU_IRQ_STATE_DISABLE:
  2756. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2757. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2758. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2759. break;
  2760. case AMDGPU_IRQ_STATE_ENABLE:
  2761. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2762. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2763. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2764. break;
  2765. default:
  2766. break;
  2767. }
  2768. return 0;
  2769. }
  2770. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2771. struct amdgpu_irq_src *source,
  2772. unsigned type,
  2773. enum amdgpu_interrupt_state state)
  2774. {
  2775. switch (type) {
  2776. case AMDGPU_CRTC_IRQ_VBLANK1:
  2777. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2778. break;
  2779. case AMDGPU_CRTC_IRQ_VBLANK2:
  2780. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2781. break;
  2782. case AMDGPU_CRTC_IRQ_VBLANK3:
  2783. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2784. break;
  2785. case AMDGPU_CRTC_IRQ_VBLANK4:
  2786. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2787. break;
  2788. case AMDGPU_CRTC_IRQ_VBLANK5:
  2789. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2790. break;
  2791. case AMDGPU_CRTC_IRQ_VBLANK6:
  2792. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2793. break;
  2794. case AMDGPU_CRTC_IRQ_VLINE1:
  2795. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2796. break;
  2797. case AMDGPU_CRTC_IRQ_VLINE2:
  2798. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2799. break;
  2800. case AMDGPU_CRTC_IRQ_VLINE3:
  2801. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2802. break;
  2803. case AMDGPU_CRTC_IRQ_VLINE4:
  2804. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2805. break;
  2806. case AMDGPU_CRTC_IRQ_VLINE5:
  2807. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2808. break;
  2809. case AMDGPU_CRTC_IRQ_VLINE6:
  2810. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2811. break;
  2812. default:
  2813. break;
  2814. }
  2815. return 0;
  2816. }
  2817. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2818. struct amdgpu_irq_src *src,
  2819. unsigned type,
  2820. enum amdgpu_interrupt_state state)
  2821. {
  2822. u32 reg, reg_block;
  2823. /* now deal with page flip IRQ */
  2824. switch (type) {
  2825. case AMDGPU_PAGEFLIP_IRQ_D1:
  2826. reg_block = CRTC0_REGISTER_OFFSET;
  2827. break;
  2828. case AMDGPU_PAGEFLIP_IRQ_D2:
  2829. reg_block = CRTC1_REGISTER_OFFSET;
  2830. break;
  2831. case AMDGPU_PAGEFLIP_IRQ_D3:
  2832. reg_block = CRTC2_REGISTER_OFFSET;
  2833. break;
  2834. case AMDGPU_PAGEFLIP_IRQ_D4:
  2835. reg_block = CRTC3_REGISTER_OFFSET;
  2836. break;
  2837. case AMDGPU_PAGEFLIP_IRQ_D5:
  2838. reg_block = CRTC4_REGISTER_OFFSET;
  2839. break;
  2840. case AMDGPU_PAGEFLIP_IRQ_D6:
  2841. reg_block = CRTC5_REGISTER_OFFSET;
  2842. break;
  2843. default:
  2844. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2845. return -EINVAL;
  2846. }
  2847. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + reg_block);
  2848. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2849. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2850. else
  2851. WREG32(mmGRPH_INTERRUPT_CONTROL + reg_block, reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2852. return 0;
  2853. }
  2854. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2855. struct amdgpu_irq_src *source,
  2856. struct amdgpu_iv_entry *entry)
  2857. {
  2858. int reg_block;
  2859. unsigned long flags;
  2860. unsigned crtc_id;
  2861. struct amdgpu_crtc *amdgpu_crtc;
  2862. struct amdgpu_flip_work *works;
  2863. crtc_id = (entry->src_id - 8) >> 1;
  2864. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2865. /* ack the interrupt */
  2866. switch(crtc_id){
  2867. case AMDGPU_PAGEFLIP_IRQ_D1:
  2868. reg_block = CRTC0_REGISTER_OFFSET;
  2869. break;
  2870. case AMDGPU_PAGEFLIP_IRQ_D2:
  2871. reg_block = CRTC1_REGISTER_OFFSET;
  2872. break;
  2873. case AMDGPU_PAGEFLIP_IRQ_D3:
  2874. reg_block = CRTC2_REGISTER_OFFSET;
  2875. break;
  2876. case AMDGPU_PAGEFLIP_IRQ_D4:
  2877. reg_block = CRTC3_REGISTER_OFFSET;
  2878. break;
  2879. case AMDGPU_PAGEFLIP_IRQ_D5:
  2880. reg_block = CRTC4_REGISTER_OFFSET;
  2881. break;
  2882. case AMDGPU_PAGEFLIP_IRQ_D6:
  2883. reg_block = CRTC5_REGISTER_OFFSET;
  2884. break;
  2885. default:
  2886. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2887. return -EINVAL;
  2888. }
  2889. if (RREG32(mmGRPH_INTERRUPT_STATUS + reg_block) & GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2890. WREG32(mmGRPH_INTERRUPT_STATUS + reg_block, GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2891. /* IRQ could occur when in initial stage */
  2892. if (amdgpu_crtc == NULL)
  2893. return 0;
  2894. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2895. works = amdgpu_crtc->pflip_works;
  2896. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2897. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2898. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2899. amdgpu_crtc->pflip_status,
  2900. AMDGPU_FLIP_SUBMITTED);
  2901. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2902. return 0;
  2903. }
  2904. /* page flip completed. clean up */
  2905. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2906. amdgpu_crtc->pflip_works = NULL;
  2907. /* wakeup usersapce */
  2908. if (works->event)
  2909. drm_send_vblank_event(adev->ddev, crtc_id, works->event);
  2910. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2911. drm_vblank_put(adev->ddev, amdgpu_crtc->crtc_id);
  2912. amdgpu_irq_put(adev, &adev->pageflip_irq, crtc_id);
  2913. queue_work(amdgpu_crtc->pflip_queue, &works->unpin_work);
  2914. return 0;
  2915. }
  2916. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2917. int hpd)
  2918. {
  2919. u32 tmp;
  2920. if (hpd >= adev->mode_info.num_hpd) {
  2921. DRM_DEBUG("invalid hdp %d\n", hpd);
  2922. return;
  2923. }
  2924. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2925. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2926. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2927. }
  2928. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2929. int crtc)
  2930. {
  2931. u32 tmp;
  2932. if (crtc >= adev->mode_info.num_crtc) {
  2933. DRM_DEBUG("invalid crtc %d\n", crtc);
  2934. return;
  2935. }
  2936. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2937. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2938. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2939. }
  2940. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2941. int crtc)
  2942. {
  2943. u32 tmp;
  2944. if (crtc >= adev->mode_info.num_crtc) {
  2945. DRM_DEBUG("invalid crtc %d\n", crtc);
  2946. return;
  2947. }
  2948. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2949. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2950. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2951. }
  2952. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2953. struct amdgpu_irq_src *source,
  2954. struct amdgpu_iv_entry *entry)
  2955. {
  2956. unsigned crtc = entry->src_id - 1;
  2957. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2958. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2959. switch (entry->src_data) {
  2960. case 0: /* vblank */
  2961. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2962. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2963. else
  2964. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2965. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2966. drm_handle_vblank(adev->ddev, crtc);
  2967. }
  2968. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2969. break;
  2970. case 1: /* vline */
  2971. if (disp_int & interrupt_status_offsets[crtc].vline)
  2972. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2973. else
  2974. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2975. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2976. break;
  2977. default:
  2978. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2979. break;
  2980. }
  2981. return 0;
  2982. }
  2983. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  2984. struct amdgpu_irq_src *source,
  2985. struct amdgpu_iv_entry *entry)
  2986. {
  2987. uint32_t disp_int, mask;
  2988. unsigned hpd;
  2989. if (entry->src_data >= adev->mode_info.num_hpd) {
  2990. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  2991. return 0;
  2992. }
  2993. hpd = entry->src_data;
  2994. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2995. mask = interrupt_status_offsets[hpd].hpd;
  2996. if (disp_int & mask) {
  2997. dce_v10_0_hpd_int_ack(adev, hpd);
  2998. schedule_work(&adev->hotplug_work);
  2999. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3000. }
  3001. return 0;
  3002. }
  3003. static int dce_v10_0_set_clockgating_state(void *handle,
  3004. enum amd_clockgating_state state)
  3005. {
  3006. return 0;
  3007. }
  3008. static int dce_v10_0_set_powergating_state(void *handle,
  3009. enum amd_powergating_state state)
  3010. {
  3011. return 0;
  3012. }
  3013. const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  3014. .early_init = dce_v10_0_early_init,
  3015. .late_init = NULL,
  3016. .sw_init = dce_v10_0_sw_init,
  3017. .sw_fini = dce_v10_0_sw_fini,
  3018. .hw_init = dce_v10_0_hw_init,
  3019. .hw_fini = dce_v10_0_hw_fini,
  3020. .suspend = dce_v10_0_suspend,
  3021. .resume = dce_v10_0_resume,
  3022. .is_idle = dce_v10_0_is_idle,
  3023. .wait_for_idle = dce_v10_0_wait_for_idle,
  3024. .soft_reset = dce_v10_0_soft_reset,
  3025. .print_status = dce_v10_0_print_status,
  3026. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  3027. .set_powergating_state = dce_v10_0_set_powergating_state,
  3028. };
  3029. static void
  3030. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  3031. struct drm_display_mode *mode,
  3032. struct drm_display_mode *adjusted_mode)
  3033. {
  3034. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3035. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3036. /* need to call this here rather than in prepare() since we need some crtc info */
  3037. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3038. /* set scaler clears this on some chips */
  3039. dce_v10_0_set_interleave(encoder->crtc, mode);
  3040. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3041. dce_v10_0_afmt_enable(encoder, true);
  3042. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  3043. }
  3044. }
  3045. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  3046. {
  3047. struct amdgpu_device *adev = encoder->dev->dev_private;
  3048. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3049. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3050. if ((amdgpu_encoder->active_device &
  3051. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3052. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3053. ENCODER_OBJECT_ID_NONE)) {
  3054. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3055. if (dig) {
  3056. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  3057. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3058. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3059. }
  3060. }
  3061. amdgpu_atombios_scratch_regs_lock(adev, true);
  3062. if (connector) {
  3063. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3064. /* select the clock/data port if it uses a router */
  3065. if (amdgpu_connector->router.cd_valid)
  3066. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3067. /* turn eDP panel on for mode set */
  3068. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3069. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3070. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3071. }
  3072. /* this is needed for the pll/ss setup to work correctly in some cases */
  3073. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3074. /* set up the FMT blocks */
  3075. dce_v10_0_program_fmt(encoder);
  3076. }
  3077. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  3078. {
  3079. struct drm_device *dev = encoder->dev;
  3080. struct amdgpu_device *adev = dev->dev_private;
  3081. /* need to call this here as we need the crtc set up */
  3082. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3083. amdgpu_atombios_scratch_regs_lock(adev, false);
  3084. }
  3085. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  3086. {
  3087. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3088. struct amdgpu_encoder_atom_dig *dig;
  3089. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3090. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3091. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3092. dce_v10_0_afmt_enable(encoder, false);
  3093. dig = amdgpu_encoder->enc_priv;
  3094. dig->dig_encoder = -1;
  3095. }
  3096. amdgpu_encoder->active_device = 0;
  3097. }
  3098. /* these are handled by the primary encoders */
  3099. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  3100. {
  3101. }
  3102. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  3103. {
  3104. }
  3105. static void
  3106. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  3107. struct drm_display_mode *mode,
  3108. struct drm_display_mode *adjusted_mode)
  3109. {
  3110. }
  3111. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  3112. {
  3113. }
  3114. static void
  3115. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3116. {
  3117. }
  3118. static bool dce_v10_0_ext_mode_fixup(struct drm_encoder *encoder,
  3119. const struct drm_display_mode *mode,
  3120. struct drm_display_mode *adjusted_mode)
  3121. {
  3122. return true;
  3123. }
  3124. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  3125. .dpms = dce_v10_0_ext_dpms,
  3126. .mode_fixup = dce_v10_0_ext_mode_fixup,
  3127. .prepare = dce_v10_0_ext_prepare,
  3128. .mode_set = dce_v10_0_ext_mode_set,
  3129. .commit = dce_v10_0_ext_commit,
  3130. .disable = dce_v10_0_ext_disable,
  3131. /* no detect for TMDS/LVDS yet */
  3132. };
  3133. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  3134. .dpms = amdgpu_atombios_encoder_dpms,
  3135. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3136. .prepare = dce_v10_0_encoder_prepare,
  3137. .mode_set = dce_v10_0_encoder_mode_set,
  3138. .commit = dce_v10_0_encoder_commit,
  3139. .disable = dce_v10_0_encoder_disable,
  3140. .detect = amdgpu_atombios_encoder_dig_detect,
  3141. };
  3142. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  3143. .dpms = amdgpu_atombios_encoder_dpms,
  3144. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3145. .prepare = dce_v10_0_encoder_prepare,
  3146. .mode_set = dce_v10_0_encoder_mode_set,
  3147. .commit = dce_v10_0_encoder_commit,
  3148. .detect = amdgpu_atombios_encoder_dac_detect,
  3149. };
  3150. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  3151. {
  3152. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3153. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3154. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3155. kfree(amdgpu_encoder->enc_priv);
  3156. drm_encoder_cleanup(encoder);
  3157. kfree(amdgpu_encoder);
  3158. }
  3159. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  3160. .destroy = dce_v10_0_encoder_destroy,
  3161. };
  3162. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  3163. uint32_t encoder_enum,
  3164. uint32_t supported_device,
  3165. u16 caps)
  3166. {
  3167. struct drm_device *dev = adev->ddev;
  3168. struct drm_encoder *encoder;
  3169. struct amdgpu_encoder *amdgpu_encoder;
  3170. /* see if we already added it */
  3171. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3172. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3173. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3174. amdgpu_encoder->devices |= supported_device;
  3175. return;
  3176. }
  3177. }
  3178. /* add a new one */
  3179. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3180. if (!amdgpu_encoder)
  3181. return;
  3182. encoder = &amdgpu_encoder->base;
  3183. switch (adev->mode_info.num_crtc) {
  3184. case 1:
  3185. encoder->possible_crtcs = 0x1;
  3186. break;
  3187. case 2:
  3188. default:
  3189. encoder->possible_crtcs = 0x3;
  3190. break;
  3191. case 4:
  3192. encoder->possible_crtcs = 0xf;
  3193. break;
  3194. case 6:
  3195. encoder->possible_crtcs = 0x3f;
  3196. break;
  3197. }
  3198. amdgpu_encoder->enc_priv = NULL;
  3199. amdgpu_encoder->encoder_enum = encoder_enum;
  3200. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3201. amdgpu_encoder->devices = supported_device;
  3202. amdgpu_encoder->rmx_type = RMX_OFF;
  3203. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3204. amdgpu_encoder->is_ext_encoder = false;
  3205. amdgpu_encoder->caps = caps;
  3206. switch (amdgpu_encoder->encoder_id) {
  3207. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3208. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3209. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3210. DRM_MODE_ENCODER_DAC);
  3211. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3212. break;
  3213. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3214. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3215. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3216. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3217. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3218. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3219. amdgpu_encoder->rmx_type = RMX_FULL;
  3220. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3221. DRM_MODE_ENCODER_LVDS);
  3222. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3223. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3224. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3225. DRM_MODE_ENCODER_DAC);
  3226. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3227. } else {
  3228. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3229. DRM_MODE_ENCODER_TMDS);
  3230. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3231. }
  3232. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3233. break;
  3234. case ENCODER_OBJECT_ID_SI170B:
  3235. case ENCODER_OBJECT_ID_CH7303:
  3236. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3237. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3238. case ENCODER_OBJECT_ID_TITFP513:
  3239. case ENCODER_OBJECT_ID_VT1623:
  3240. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3241. case ENCODER_OBJECT_ID_TRAVIS:
  3242. case ENCODER_OBJECT_ID_NUTMEG:
  3243. /* these are handled by the primary encoders */
  3244. amdgpu_encoder->is_ext_encoder = true;
  3245. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3246. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3247. DRM_MODE_ENCODER_LVDS);
  3248. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3249. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3250. DRM_MODE_ENCODER_DAC);
  3251. else
  3252. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3253. DRM_MODE_ENCODER_TMDS);
  3254. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3255. break;
  3256. }
  3257. }
  3258. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3259. .set_vga_render_state = &dce_v10_0_set_vga_render_state,
  3260. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3261. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3262. .vblank_wait = &dce_v10_0_vblank_wait,
  3263. .is_display_hung = &dce_v10_0_is_display_hung,
  3264. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3265. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3266. .hpd_sense = &dce_v10_0_hpd_sense,
  3267. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3268. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3269. .page_flip = &dce_v10_0_page_flip,
  3270. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3271. .add_encoder = &dce_v10_0_encoder_add,
  3272. .add_connector = &amdgpu_connector_add,
  3273. .stop_mc_access = &dce_v10_0_stop_mc_access,
  3274. .resume_mc_access = &dce_v10_0_resume_mc_access,
  3275. };
  3276. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3277. {
  3278. if (adev->mode_info.funcs == NULL)
  3279. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3280. }
  3281. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3282. .set = dce_v10_0_set_crtc_irq_state,
  3283. .process = dce_v10_0_crtc_irq,
  3284. };
  3285. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3286. .set = dce_v10_0_set_pageflip_irq_state,
  3287. .process = dce_v10_0_pageflip_irq,
  3288. };
  3289. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3290. .set = dce_v10_0_set_hpd_irq_state,
  3291. .process = dce_v10_0_hpd_irq,
  3292. };
  3293. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3294. {
  3295. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3296. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3297. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3298. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3299. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3300. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3301. }