amdgpu_dm.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "vid.h"
  28. #include "amdgpu.h"
  29. #include "atom.h"
  30. #include "amdgpu_dm.h"
  31. #include "amdgpu_dm_types.h"
  32. #include "amd_shared.h"
  33. #include "amdgpu_dm_irq.h"
  34. #include "dm_helpers.h"
  35. #include "ivsrcid/ivsrcid_vislands30.h"
  36. #include <linux/module.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/version.h>
  39. #include <drm/drm_atomic.h>
  40. #include <drm/drm_atomic_helper.h>
  41. #include <drm/drm_dp_mst_helper.h>
  42. #include "modules/inc/mod_freesync.h"
  43. /*
  44. * dm_vblank_get_counter
  45. *
  46. * @brief
  47. * Get counter for number of vertical blanks
  48. *
  49. * @param
  50. * struct amdgpu_device *adev - [in] desired amdgpu device
  51. * int disp_idx - [in] which CRTC to get the counter from
  52. *
  53. * @return
  54. * Counter for vertical blanks
  55. */
  56. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  57. {
  58. if (crtc >= adev->mode_info.num_crtc)
  59. return 0;
  60. else {
  61. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  62. if (NULL == acrtc->target) {
  63. DRM_ERROR("dc_target is NULL for crtc '%d'!\n", crtc);
  64. return 0;
  65. }
  66. return dc_target_get_vblank_counter(acrtc->target);
  67. }
  68. }
  69. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  70. u32 *vbl, u32 *position)
  71. {
  72. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  73. return -EINVAL;
  74. else {
  75. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  76. if (NULL == acrtc->target) {
  77. DRM_ERROR("dc_target is NULL for crtc '%d'!\n", crtc);
  78. return 0;
  79. }
  80. return dc_target_get_scanoutpos(acrtc->target, vbl, position);
  81. }
  82. return 0;
  83. }
  84. static bool dm_is_idle(void *handle)
  85. {
  86. /* XXX todo */
  87. return true;
  88. }
  89. static int dm_wait_for_idle(void *handle)
  90. {
  91. /* XXX todo */
  92. return 0;
  93. }
  94. static bool dm_check_soft_reset(void *handle)
  95. {
  96. return false;
  97. }
  98. static int dm_soft_reset(void *handle)
  99. {
  100. /* XXX todo */
  101. return 0;
  102. }
  103. static struct amdgpu_crtc *get_crtc_by_otg_inst(
  104. struct amdgpu_device *adev,
  105. int otg_inst)
  106. {
  107. struct drm_device *dev = adev->ddev;
  108. struct drm_crtc *crtc;
  109. struct amdgpu_crtc *amdgpu_crtc;
  110. /*
  111. * following if is check inherited from both functions where this one is
  112. * used now. Need to be checked why it could happen.
  113. */
  114. if (otg_inst == -1) {
  115. WARN_ON(1);
  116. return adev->mode_info.crtcs[0];
  117. }
  118. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  119. amdgpu_crtc = to_amdgpu_crtc(crtc);
  120. if (amdgpu_crtc->otg_inst == otg_inst)
  121. return amdgpu_crtc;
  122. }
  123. return NULL;
  124. }
  125. static void dm_pflip_high_irq(void *interrupt_params)
  126. {
  127. struct amdgpu_flip_work *works;
  128. struct amdgpu_crtc *amdgpu_crtc;
  129. struct common_irq_params *irq_params = interrupt_params;
  130. struct amdgpu_device *adev = irq_params->adev;
  131. unsigned long flags;
  132. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  133. /* IRQ could occur when in initial stage */
  134. /*TODO work and BO cleanup */
  135. if (amdgpu_crtc == NULL) {
  136. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  137. return;
  138. }
  139. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  140. works = amdgpu_crtc->pflip_works;
  141. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  142. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  143. amdgpu_crtc->pflip_status,
  144. AMDGPU_FLIP_SUBMITTED,
  145. amdgpu_crtc->crtc_id,
  146. amdgpu_crtc);
  147. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  148. return;
  149. }
  150. /* page flip completed. clean up */
  151. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  152. amdgpu_crtc->pflip_works = NULL;
  153. /* wakeup usersapce */
  154. if (works->event)
  155. drm_crtc_send_vblank_event(&amdgpu_crtc->base,
  156. works->event);
  157. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  158. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE, work: %p,\n",
  159. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc, works);
  160. drm_crtc_vblank_put(&amdgpu_crtc->base);
  161. schedule_work(&works->unpin_work);
  162. }
  163. static void dm_crtc_high_irq(void *interrupt_params)
  164. {
  165. struct common_irq_params *irq_params = interrupt_params;
  166. struct amdgpu_device *adev = irq_params->adev;
  167. uint8_t crtc_index = 0;
  168. struct amdgpu_crtc *acrtc;
  169. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VUPDATE);
  170. if (acrtc)
  171. crtc_index = acrtc->crtc_id;
  172. drm_handle_vblank(adev->ddev, crtc_index);
  173. }
  174. static int dm_set_clockgating_state(void *handle,
  175. enum amd_clockgating_state state)
  176. {
  177. return 0;
  178. }
  179. static int dm_set_powergating_state(void *handle,
  180. enum amd_powergating_state state)
  181. {
  182. return 0;
  183. }
  184. /* Prototypes of private functions */
  185. static int dm_early_init(void* handle);
  186. static void hotplug_notify_work_func(struct work_struct *work)
  187. {
  188. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  189. struct drm_device *dev = dm->ddev;
  190. drm_kms_helper_hotplug_event(dev);
  191. }
  192. /* Init display KMS
  193. *
  194. * Returns 0 on success
  195. */
  196. int amdgpu_dm_init(struct amdgpu_device *adev)
  197. {
  198. struct dc_init_data init_data;
  199. adev->dm.ddev = adev->ddev;
  200. adev->dm.adev = adev;
  201. DRM_INFO("DAL is enabled\n");
  202. /* Zero all the fields */
  203. memset(&init_data, 0, sizeof(init_data));
  204. /* initialize DAL's lock (for SYNC context use) */
  205. spin_lock_init(&adev->dm.dal_lock);
  206. /* initialize DAL's mutex */
  207. mutex_init(&adev->dm.dal_mutex);
  208. if(amdgpu_dm_irq_init(adev)) {
  209. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  210. goto error;
  211. }
  212. init_data.asic_id.chip_family = adev->family;
  213. init_data.asic_id.pci_revision_id = adev->rev_id;
  214. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  215. init_data.asic_id.vram_width = adev->mc.vram_width;
  216. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  217. init_data.asic_id.atombios_base_address =
  218. adev->mode_info.atom_context->bios;
  219. init_data.driver = adev;
  220. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  221. if (!adev->dm.cgs_device) {
  222. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  223. goto error;
  224. }
  225. init_data.cgs_device = adev->dm.cgs_device;
  226. adev->dm.dal = NULL;
  227. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  228. /* Display Core create. */
  229. adev->dm.dc = dc_create(&init_data);
  230. if (!adev->dm.dc)
  231. DRM_INFO("Display Core failed to initialize!\n");
  232. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  233. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  234. if (!adev->dm.freesync_module) {
  235. DRM_ERROR(
  236. "amdgpu: failed to initialize freesync_module.\n");
  237. } else
  238. DRM_INFO("amdgpu: freesync_module init done %p.\n",
  239. adev->dm.freesync_module);
  240. if (amdgpu_dm_initialize_drm_device(adev)) {
  241. DRM_ERROR(
  242. "amdgpu: failed to initialize sw for display support.\n");
  243. goto error;
  244. }
  245. /* Update the actual used number of crtc */
  246. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  247. /* TODO: Add_display_info? */
  248. /* TODO use dynamic cursor width */
  249. adev->ddev->mode_config.cursor_width = 128;
  250. adev->ddev->mode_config.cursor_height = 128;
  251. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  252. DRM_ERROR(
  253. "amdgpu: failed to initialize sw for display support.\n");
  254. goto error;
  255. }
  256. DRM_INFO("KMS initialized.\n");
  257. return 0;
  258. error:
  259. amdgpu_dm_fini(adev);
  260. return -1;
  261. }
  262. void amdgpu_dm_fini(struct amdgpu_device *adev)
  263. {
  264. amdgpu_dm_destroy_drm_device(&adev->dm);
  265. /*
  266. * TODO: pageflip, vlank interrupt
  267. *
  268. * amdgpu_dm_irq_fini(adev);
  269. */
  270. if (adev->dm.cgs_device) {
  271. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  272. adev->dm.cgs_device = NULL;
  273. }
  274. if (adev->dm.freesync_module) {
  275. mod_freesync_destroy(adev->dm.freesync_module);
  276. adev->dm.freesync_module = NULL;
  277. }
  278. /* DC Destroy TODO: Replace destroy DAL */
  279. {
  280. dc_destroy(&adev->dm.dc);
  281. }
  282. return;
  283. }
  284. /* moved from amdgpu_dm_kms.c */
  285. void amdgpu_dm_destroy()
  286. {
  287. }
  288. static int dm_sw_init(void *handle)
  289. {
  290. return 0;
  291. }
  292. static int dm_sw_fini(void *handle)
  293. {
  294. return 0;
  295. }
  296. static void detect_link_for_all_connectors(struct drm_device *dev)
  297. {
  298. struct amdgpu_connector *aconnector;
  299. struct drm_connector *connector;
  300. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  301. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  302. aconnector = to_amdgpu_connector(connector);
  303. if (aconnector->dc_link->type == dc_connection_mst_branch) {
  304. DRM_INFO("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  305. aconnector, aconnector->base.base.id);
  306. if (drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true) < 0) {
  307. DRM_ERROR("DM_MST: Failed to start MST\n");
  308. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  309. }
  310. }
  311. }
  312. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  313. }
  314. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  315. {
  316. struct amdgpu_connector *aconnector;
  317. struct drm_connector *connector;
  318. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  319. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  320. aconnector = to_amdgpu_connector(connector);
  321. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  322. !aconnector->mst_port) {
  323. if (suspend)
  324. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  325. else
  326. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  327. }
  328. }
  329. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  330. }
  331. static int dm_hw_init(void *handle)
  332. {
  333. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  334. /* Create DAL display manager */
  335. amdgpu_dm_init(adev);
  336. amdgpu_dm_hpd_init(adev);
  337. detect_link_for_all_connectors(adev->ddev);
  338. return 0;
  339. }
  340. static int dm_hw_fini(void *handle)
  341. {
  342. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  343. amdgpu_dm_hpd_fini(adev);
  344. amdgpu_dm_irq_fini(adev);
  345. return 0;
  346. }
  347. static int dm_suspend(void *handle)
  348. {
  349. struct amdgpu_device *adev = handle;
  350. struct amdgpu_display_manager *dm = &adev->dm;
  351. int ret = 0;
  352. struct drm_crtc *crtc;
  353. s3_handle_mst(adev->ddev, true);
  354. /* flash all pending vblank events and turn interrupt off
  355. * before disabling CRTCs. They will be enabled back in
  356. * dm_display_resume
  357. */
  358. drm_modeset_lock_all(adev->ddev);
  359. list_for_each_entry(crtc, &adev->ddev->mode_config.crtc_list, head) {
  360. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  361. if (acrtc->target)
  362. drm_crtc_vblank_off(crtc);
  363. }
  364. drm_modeset_unlock_all(adev->ddev);
  365. amdgpu_dm_irq_suspend(adev);
  366. dc_set_power_state(
  367. dm->dc,
  368. DC_ACPI_CM_POWER_STATE_D3,
  369. DC_VIDEO_POWER_SUSPEND);
  370. return ret;
  371. }
  372. struct amdgpu_connector *amdgpu_dm_find_first_crct_matching_connector(
  373. struct drm_atomic_state *state,
  374. struct drm_crtc *crtc,
  375. bool from_state_var)
  376. {
  377. uint32_t i;
  378. struct drm_connector_state *conn_state;
  379. struct drm_connector *connector;
  380. struct drm_crtc *crtc_from_state;
  381. for_each_connector_in_state(
  382. state,
  383. connector,
  384. conn_state,
  385. i) {
  386. crtc_from_state =
  387. from_state_var ?
  388. conn_state->crtc :
  389. connector->state->crtc;
  390. if (crtc_from_state == crtc)
  391. return to_amdgpu_connector(connector);
  392. }
  393. return NULL;
  394. }
  395. static int dm_display_resume(struct drm_device *ddev)
  396. {
  397. int ret = 0;
  398. struct drm_connector *connector;
  399. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  400. struct drm_plane *plane;
  401. struct drm_crtc *crtc;
  402. struct amdgpu_connector *aconnector;
  403. struct drm_connector_state *conn_state;
  404. if (!state)
  405. return ENOMEM;
  406. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  407. /* Construct an atomic state to restore previous display setting */
  408. /*
  409. * Attach connectors to drm_atomic_state
  410. * Should be done in the first place in order to make connectors
  411. * available in state during crtc state processing. It is used for
  412. * making decision if crtc should be disabled in case sink got
  413. * disconnected.
  414. *
  415. * Connectors state crtc with NULL dc_sink should be cleared, because it
  416. * will fail validation during commit
  417. */
  418. list_for_each_entry(connector, &ddev->mode_config.connector_list, head) {
  419. aconnector = to_amdgpu_connector(connector);
  420. conn_state = drm_atomic_get_connector_state(state, connector);
  421. ret = PTR_ERR_OR_ZERO(conn_state);
  422. if (ret)
  423. goto err;
  424. }
  425. /* Attach crtcs to drm_atomic_state*/
  426. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  427. struct drm_crtc_state *crtc_state =
  428. drm_atomic_get_crtc_state(state, crtc);
  429. ret = PTR_ERR_OR_ZERO(crtc_state);
  430. if (ret)
  431. goto err;
  432. /* force a restore */
  433. crtc_state->mode_changed = true;
  434. }
  435. /* Attach planes to drm_atomic_state */
  436. list_for_each_entry(plane, &ddev->mode_config.plane_list, head) {
  437. struct drm_crtc *crtc;
  438. struct drm_gem_object *obj;
  439. struct drm_framebuffer *fb;
  440. struct amdgpu_framebuffer *afb;
  441. struct amdgpu_bo *rbo;
  442. int r;
  443. struct drm_plane_state *plane_state = drm_atomic_get_plane_state(state, plane);
  444. ret = PTR_ERR_OR_ZERO(plane_state);
  445. if (ret)
  446. goto err;
  447. crtc = plane_state->crtc;
  448. fb = plane_state->fb;
  449. if (!crtc || !crtc->state || !crtc->state->active)
  450. continue;
  451. if (!fb) {
  452. DRM_DEBUG_KMS("No FB bound\n");
  453. return 0;
  454. }
  455. /*
  456. * Pin back the front buffers, cursor buffer was already pinned
  457. * back in amdgpu_resume_kms
  458. */
  459. afb = to_amdgpu_framebuffer(fb);
  460. obj = afb->obj;
  461. rbo = gem_to_amdgpu_bo(obj);
  462. r = amdgpu_bo_reserve(rbo, false);
  463. if (unlikely(r != 0))
  464. return r;
  465. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  466. amdgpu_bo_unreserve(rbo);
  467. if (unlikely(r != 0)) {
  468. DRM_ERROR("Failed to pin framebuffer\n");
  469. return r;
  470. }
  471. }
  472. /* Call commit internally with the state we just constructed */
  473. ret = drm_atomic_commit(state);
  474. if (!ret)
  475. return 0;
  476. err:
  477. DRM_ERROR("Restoring old state failed with %i\n", ret);
  478. drm_atomic_state_put(state);
  479. return ret;
  480. }
  481. static int dm_resume(void *handle)
  482. {
  483. struct amdgpu_device *adev = handle;
  484. struct amdgpu_display_manager *dm = &adev->dm;
  485. /* power on hardware */
  486. dc_set_power_state(
  487. dm->dc,
  488. DC_ACPI_CM_POWER_STATE_D0,
  489. DC_VIDEO_POWER_ON);
  490. return 0;
  491. }
  492. int amdgpu_dm_display_resume(struct amdgpu_device *adev )
  493. {
  494. struct drm_device *ddev = adev->ddev;
  495. struct amdgpu_display_manager *dm = &adev->dm;
  496. struct amdgpu_connector *aconnector;
  497. struct drm_connector *connector;
  498. int ret = 0;
  499. struct drm_crtc *crtc;
  500. /* program HPD filter */
  501. dc_resume(dm->dc);
  502. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  503. s3_handle_mst(ddev, false);
  504. /*
  505. * early enable HPD Rx IRQ, should be done before set mode as short
  506. * pulse interrupts are used for MST
  507. */
  508. amdgpu_dm_irq_resume_early(adev);
  509. drm_modeset_lock_all(ddev);
  510. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  511. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  512. if (acrtc->target)
  513. drm_crtc_vblank_on(crtc);
  514. }
  515. drm_modeset_unlock_all(ddev);
  516. /* Do detection*/
  517. list_for_each_entry(connector,
  518. &ddev->mode_config.connector_list, head) {
  519. aconnector = to_amdgpu_connector(connector);
  520. /*
  521. * this is the case when traversing through already created
  522. * MST connectors, should be skipped
  523. */
  524. if (aconnector->mst_port)
  525. continue;
  526. dc_link_detect(aconnector->dc_link, false);
  527. aconnector->dc_sink = NULL;
  528. amdgpu_dm_update_connector_after_detect(aconnector);
  529. }
  530. drm_modeset_lock_all(ddev);
  531. ret = dm_display_resume(ddev);
  532. drm_modeset_unlock_all(ddev);
  533. amdgpu_dm_irq_resume(adev);
  534. return ret;
  535. }
  536. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  537. .name = "dm",
  538. .early_init = dm_early_init,
  539. .late_init = NULL,
  540. .sw_init = dm_sw_init,
  541. .sw_fini = dm_sw_fini,
  542. .hw_init = dm_hw_init,
  543. .hw_fini = dm_hw_fini,
  544. .suspend = dm_suspend,
  545. .resume = dm_resume,
  546. .is_idle = dm_is_idle,
  547. .wait_for_idle = dm_wait_for_idle,
  548. .check_soft_reset = dm_check_soft_reset,
  549. .soft_reset = dm_soft_reset,
  550. .set_clockgating_state = dm_set_clockgating_state,
  551. .set_powergating_state = dm_set_powergating_state,
  552. };
  553. const struct amdgpu_ip_block_version dm_ip_block =
  554. {
  555. .type = AMD_IP_BLOCK_TYPE_DCE,
  556. .major = 1,
  557. .minor = 0,
  558. .rev = 0,
  559. .funcs = &amdgpu_dm_funcs,
  560. };
  561. /* TODO: it is temporary non-const, should fixed later */
  562. static struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  563. .atomic_check = amdgpu_dm_atomic_check,
  564. .atomic_commit = amdgpu_dm_atomic_commit
  565. };
  566. void amdgpu_dm_update_connector_after_detect(
  567. struct amdgpu_connector *aconnector)
  568. {
  569. struct drm_connector *connector = &aconnector->base;
  570. struct drm_device *dev = connector->dev;
  571. const struct dc_sink *sink;
  572. /* MST handled by drm_mst framework */
  573. if (aconnector->mst_mgr.mst_state == true)
  574. return;
  575. sink = aconnector->dc_link->local_sink;
  576. /* Edid mgmt connector gets first update only in mode_valid hook and then
  577. * the connector sink is set to either fake or physical sink depends on link status.
  578. * don't do it here if u are during boot
  579. */
  580. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  581. && aconnector->dc_em_sink) {
  582. /* For S3 resume with headless use eml_sink to fake target
  583. * because on resume connecotr->sink is set ti NULL
  584. */
  585. mutex_lock(&dev->mode_config.mutex);
  586. if (sink) {
  587. if (aconnector->dc_sink) {
  588. amdgpu_dm_remove_sink_from_freesync_module(
  589. connector);
  590. /* retain and release bellow are used for
  591. * bump up refcount for sink because the link don't point
  592. * to it anymore after disconnect so on next crtc to connector
  593. * reshuffle by UMD we will get into unwanted dc_sink release
  594. */
  595. if (aconnector->dc_sink != aconnector->dc_em_sink)
  596. dc_sink_release(aconnector->dc_sink);
  597. }
  598. aconnector->dc_sink = sink;
  599. amdgpu_dm_add_sink_to_freesync_module(
  600. connector, aconnector->edid);
  601. } else {
  602. amdgpu_dm_remove_sink_from_freesync_module(connector);
  603. if (!aconnector->dc_sink)
  604. aconnector->dc_sink = aconnector->dc_em_sink;
  605. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  606. dc_sink_retain(aconnector->dc_sink);
  607. }
  608. mutex_unlock(&dev->mode_config.mutex);
  609. return;
  610. }
  611. /*
  612. * TODO: temporary guard to look for proper fix
  613. * if this sink is MST sink, we should not do anything
  614. */
  615. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  616. return;
  617. if (aconnector->dc_sink == sink) {
  618. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  619. * Do nothing!! */
  620. DRM_INFO("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  621. aconnector->connector_id);
  622. return;
  623. }
  624. DRM_INFO("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  625. aconnector->connector_id, aconnector->dc_sink, sink);
  626. mutex_lock(&dev->mode_config.mutex);
  627. /* 1. Update status of the drm connector
  628. * 2. Send an event and let userspace tell us what to do */
  629. if (sink) {
  630. /* TODO: check if we still need the S3 mode update workaround.
  631. * If yes, put it here. */
  632. if (aconnector->dc_sink)
  633. amdgpu_dm_remove_sink_from_freesync_module(
  634. connector);
  635. aconnector->dc_sink = sink;
  636. if (sink->dc_edid.length == 0)
  637. aconnector->edid = NULL;
  638. else {
  639. aconnector->edid =
  640. (struct edid *) sink->dc_edid.raw_edid;
  641. drm_mode_connector_update_edid_property(connector,
  642. aconnector->edid);
  643. }
  644. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  645. } else {
  646. amdgpu_dm_remove_sink_from_freesync_module(connector);
  647. drm_mode_connector_update_edid_property(connector, NULL);
  648. aconnector->num_modes = 0;
  649. aconnector->dc_sink = NULL;
  650. }
  651. mutex_unlock(&dev->mode_config.mutex);
  652. }
  653. static void handle_hpd_irq(void *param)
  654. {
  655. struct amdgpu_connector *aconnector = (struct amdgpu_connector *)param;
  656. struct drm_connector *connector = &aconnector->base;
  657. struct drm_device *dev = connector->dev;
  658. /* In case of failure or MST no need to update connector status or notify the OS
  659. * since (for MST case) MST does this in it's own context.
  660. */
  661. mutex_lock(&aconnector->hpd_lock);
  662. if (dc_link_detect(aconnector->dc_link, false)) {
  663. amdgpu_dm_update_connector_after_detect(aconnector);
  664. drm_modeset_lock_all(dev);
  665. dm_restore_drm_connector_state(dev, connector);
  666. drm_modeset_unlock_all(dev);
  667. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  668. drm_kms_helper_hotplug_event(dev);
  669. }
  670. mutex_unlock(&aconnector->hpd_lock);
  671. }
  672. static void dm_handle_hpd_rx_irq(struct amdgpu_connector *aconnector)
  673. {
  674. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  675. uint8_t dret;
  676. bool new_irq_handled = false;
  677. int dpcd_addr;
  678. int dpcd_bytes_to_read;
  679. const int max_process_count = 30;
  680. int process_count = 0;
  681. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  682. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  683. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  684. /* DPCD 0x200 - 0x201 for downstream IRQ */
  685. dpcd_addr = DP_SINK_COUNT;
  686. } else {
  687. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  688. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  689. dpcd_addr = DP_SINK_COUNT_ESI;
  690. }
  691. dret = drm_dp_dpcd_read(
  692. &aconnector->dm_dp_aux.aux,
  693. dpcd_addr,
  694. esi,
  695. dpcd_bytes_to_read);
  696. while (dret == dpcd_bytes_to_read &&
  697. process_count < max_process_count) {
  698. uint8_t retry;
  699. dret = 0;
  700. process_count++;
  701. DRM_DEBUG_KMS("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  702. #if LINUX_VERSION_CODE >= KERNEL_VERSION(4, 3, 0)
  703. /* handle HPD short pulse irq */
  704. if (aconnector->mst_mgr.mst_state)
  705. drm_dp_mst_hpd_irq(
  706. &aconnector->mst_mgr,
  707. esi,
  708. &new_irq_handled);
  709. #endif
  710. if (new_irq_handled) {
  711. /* ACK at DPCD to notify down stream */
  712. const int ack_dpcd_bytes_to_write =
  713. dpcd_bytes_to_read - 1;
  714. for (retry = 0; retry < 3; retry++) {
  715. uint8_t wret;
  716. wret = drm_dp_dpcd_write(
  717. &aconnector->dm_dp_aux.aux,
  718. dpcd_addr + 1,
  719. &esi[1],
  720. ack_dpcd_bytes_to_write);
  721. if (wret == ack_dpcd_bytes_to_write)
  722. break;
  723. }
  724. /* check if there is new irq to be handle */
  725. dret = drm_dp_dpcd_read(
  726. &aconnector->dm_dp_aux.aux,
  727. dpcd_addr,
  728. esi,
  729. dpcd_bytes_to_read);
  730. new_irq_handled = false;
  731. } else
  732. break;
  733. }
  734. if (process_count == max_process_count)
  735. DRM_DEBUG_KMS("Loop exceeded max iterations\n");
  736. }
  737. static void handle_hpd_rx_irq(void *param)
  738. {
  739. struct amdgpu_connector *aconnector = (struct amdgpu_connector *)param;
  740. struct drm_connector *connector = &aconnector->base;
  741. struct drm_device *dev = connector->dev;
  742. const struct dc_link *dc_link = aconnector->dc_link;
  743. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  744. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  745. * conflict, after implement i2c helper, this mutex should be
  746. * retired.
  747. */
  748. if (aconnector->dc_link->type != dc_connection_mst_branch)
  749. mutex_lock(&aconnector->hpd_lock);
  750. if (dc_link_handle_hpd_rx_irq(aconnector->dc_link) &&
  751. !is_mst_root_connector) {
  752. /* Downstream Port status changed. */
  753. if (dc_link_detect(aconnector->dc_link, false)) {
  754. amdgpu_dm_update_connector_after_detect(aconnector);
  755. drm_modeset_lock_all(dev);
  756. dm_restore_drm_connector_state(dev, connector);
  757. drm_modeset_unlock_all(dev);
  758. drm_kms_helper_hotplug_event(dev);
  759. }
  760. }
  761. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  762. (dc_link->type == dc_connection_mst_branch))
  763. dm_handle_hpd_rx_irq(aconnector);
  764. if (aconnector->dc_link->type != dc_connection_mst_branch)
  765. mutex_unlock(&aconnector->hpd_lock);
  766. }
  767. static void register_hpd_handlers(struct amdgpu_device *adev)
  768. {
  769. struct drm_device *dev = adev->ddev;
  770. struct drm_connector *connector;
  771. struct amdgpu_connector *aconnector;
  772. const struct dc_link *dc_link;
  773. struct dc_interrupt_params int_params = {0};
  774. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  775. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  776. list_for_each_entry(connector,
  777. &dev->mode_config.connector_list, head) {
  778. aconnector = to_amdgpu_connector(connector);
  779. dc_link = aconnector->dc_link;
  780. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  781. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  782. int_params.irq_source = dc_link->irq_source_hpd;
  783. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  784. handle_hpd_irq,
  785. (void *) aconnector);
  786. }
  787. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  788. /* Also register for DP short pulse (hpd_rx). */
  789. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  790. int_params.irq_source = dc_link->irq_source_hpd_rx;
  791. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  792. handle_hpd_rx_irq,
  793. (void *) aconnector);
  794. }
  795. }
  796. }
  797. /* Register IRQ sources and initialize IRQ callbacks */
  798. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  799. {
  800. struct dc *dc = adev->dm.dc;
  801. struct common_irq_params *c_irq_params;
  802. struct dc_interrupt_params int_params = {0};
  803. int r;
  804. int i;
  805. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  806. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  807. /* Actions of amdgpu_irq_add_id():
  808. * 1. Register a set() function with base driver.
  809. * Base driver will call set() function to enable/disable an
  810. * interrupt in DC hardware.
  811. * 2. Register amdgpu_dm_irq_handler().
  812. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  813. * coming from DC hardware.
  814. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  815. * for acknowledging and handling. */
  816. for (i = VISLANDS30_IV_SRCID_D1_V_UPDATE_INT;
  817. i <= VISLANDS30_IV_SRCID_D6_V_UPDATE_INT; i += 2) {
  818. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->crtc_irq);
  819. if (r) {
  820. DRM_ERROR("Failed to add crtc irq id!\n");
  821. return r;
  822. }
  823. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  824. int_params.irq_source =
  825. dc_interrupt_to_irq_source(dc, i, 0);
  826. c_irq_params = &adev->dm.vupdate_params[int_params.irq_source - DC_IRQ_SOURCE_VUPDATE1];
  827. c_irq_params->adev = adev;
  828. c_irq_params->irq_src = int_params.irq_source;
  829. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  830. dm_crtc_high_irq, c_irq_params);
  831. }
  832. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  833. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  834. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  835. if (r) {
  836. DRM_ERROR("Failed to add page flip irq id!\n");
  837. return r;
  838. }
  839. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  840. int_params.irq_source =
  841. dc_interrupt_to_irq_source(dc, i, 0);
  842. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  843. c_irq_params->adev = adev;
  844. c_irq_params->irq_src = int_params.irq_source;
  845. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  846. dm_pflip_high_irq, c_irq_params);
  847. }
  848. /* HPD */
  849. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A,
  850. &adev->hpd_irq);
  851. if (r) {
  852. DRM_ERROR("Failed to add hpd irq id!\n");
  853. return r;
  854. }
  855. register_hpd_handlers(adev);
  856. return 0;
  857. }
  858. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  859. {
  860. int r;
  861. adev->mode_info.mode_config_initialized = true;
  862. amdgpu_dm_mode_funcs.fb_create =
  863. amdgpu_mode_funcs.fb_create;
  864. amdgpu_dm_mode_funcs.output_poll_changed =
  865. amdgpu_mode_funcs.output_poll_changed;
  866. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  867. adev->ddev->mode_config.max_width = 16384;
  868. adev->ddev->mode_config.max_height = 16384;
  869. adev->ddev->mode_config.preferred_depth = 24;
  870. adev->ddev->mode_config.prefer_shadow = 1;
  871. /* indicate support of immediate flip */
  872. adev->ddev->mode_config.async_page_flip = true;
  873. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  874. r = amdgpu_modeset_create_props(adev);
  875. if (r)
  876. return r;
  877. return 0;
  878. }
  879. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  880. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  881. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  882. {
  883. struct amdgpu_display_manager *dm = bl_get_data(bd);
  884. if (dc_link_set_backlight_level(dm->backlight_link,
  885. bd->props.brightness, 0, 0))
  886. return 0;
  887. else
  888. return 1;
  889. }
  890. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  891. {
  892. return bd->props.brightness;
  893. }
  894. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  895. .get_brightness = amdgpu_dm_backlight_get_brightness,
  896. .update_status = amdgpu_dm_backlight_update_status,
  897. };
  898. void amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  899. {
  900. char bl_name[16];
  901. struct backlight_properties props = { 0 };
  902. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  903. props.type = BACKLIGHT_RAW;
  904. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  905. dm->adev->ddev->primary->index);
  906. dm->backlight_dev = backlight_device_register(bl_name,
  907. dm->adev->ddev->dev,
  908. dm,
  909. &amdgpu_dm_backlight_ops,
  910. &props);
  911. if (NULL == dm->backlight_dev)
  912. DRM_ERROR("DM: Backlight registration failed!\n");
  913. else
  914. DRM_INFO("DM: Registered Backlight device: %s\n", bl_name);
  915. }
  916. #endif
  917. /* In this architecture, the association
  918. * connector -> encoder -> crtc
  919. * id not really requried. The crtc and connector will hold the
  920. * display_index as an abstraction to use with DAL component
  921. *
  922. * Returns 0 on success
  923. */
  924. int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  925. {
  926. struct amdgpu_display_manager *dm = &adev->dm;
  927. uint32_t i;
  928. struct amdgpu_connector *aconnector;
  929. struct amdgpu_encoder *aencoder;
  930. struct amdgpu_crtc *acrtc;
  931. uint32_t link_cnt;
  932. link_cnt = dm->dc->caps.max_links;
  933. if (amdgpu_dm_mode_config_init(dm->adev)) {
  934. DRM_ERROR("DM: Failed to initialize mode config\n");
  935. return -1;
  936. }
  937. for (i = 0; i < dm->dc->caps.max_targets; i++) {
  938. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  939. if (!acrtc)
  940. goto fail;
  941. if (amdgpu_dm_crtc_init(
  942. dm,
  943. acrtc,
  944. i)) {
  945. DRM_ERROR("KMS: Failed to initialize crtc\n");
  946. kfree(acrtc);
  947. goto fail;
  948. }
  949. }
  950. dm->display_indexes_num = dm->dc->caps.max_targets;
  951. /* loops over all connectors on the board */
  952. for (i = 0; i < link_cnt; i++) {
  953. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  954. DRM_ERROR(
  955. "KMS: Cannot support more than %d display indexes\n",
  956. AMDGPU_DM_MAX_DISPLAY_INDEX);
  957. continue;
  958. }
  959. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  960. if (!aconnector)
  961. goto fail;
  962. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  963. if (!aencoder) {
  964. goto fail_free_connector;
  965. }
  966. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  967. DRM_ERROR("KMS: Failed to initialize encoder\n");
  968. goto fail_free_encoder;
  969. }
  970. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  971. DRM_ERROR("KMS: Failed to initialize connector\n");
  972. goto fail_free_connector;
  973. }
  974. if (dc_link_detect(dc_get_link_at_index(dm->dc, i), true))
  975. amdgpu_dm_update_connector_after_detect(aconnector);
  976. }
  977. /* Software is initialized. Now we can register interrupt handlers. */
  978. switch (adev->asic_type) {
  979. case CHIP_BONAIRE:
  980. case CHIP_HAWAII:
  981. case CHIP_TONGA:
  982. case CHIP_FIJI:
  983. case CHIP_CARRIZO:
  984. case CHIP_STONEY:
  985. case CHIP_POLARIS11:
  986. case CHIP_POLARIS10:
  987. case CHIP_POLARIS12:
  988. if (dce110_register_irq_handlers(dm->adev)) {
  989. DRM_ERROR("DM: Failed to initialize IRQ\n");
  990. return -1;
  991. }
  992. break;
  993. default:
  994. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  995. return -1;
  996. }
  997. drm_mode_config_reset(dm->ddev);
  998. return 0;
  999. fail_free_encoder:
  1000. kfree(aencoder);
  1001. fail_free_connector:
  1002. kfree(aconnector);
  1003. fail:
  1004. return -1;
  1005. }
  1006. void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1007. {
  1008. drm_mode_config_cleanup(dm->ddev);
  1009. return;
  1010. }
  1011. /******************************************************************************
  1012. * amdgpu_display_funcs functions
  1013. *****************************************************************************/
  1014. /**
  1015. * dm_bandwidth_update - program display watermarks
  1016. *
  1017. * @adev: amdgpu_device pointer
  1018. *
  1019. * Calculate and program the display watermarks and line buffer allocation.
  1020. */
  1021. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1022. {
  1023. /* TODO: implement later */
  1024. }
  1025. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1026. u8 level)
  1027. {
  1028. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1029. }
  1030. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1031. {
  1032. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1033. return 0;
  1034. }
  1035. /******************************************************************************
  1036. * Page Flip functions
  1037. ******************************************************************************/
  1038. /**
  1039. * dm_page_flip - called by amdgpu_flip_work_func(), which is triggered
  1040. * via DRM IOCTL, by user mode.
  1041. *
  1042. * @adev: amdgpu_device pointer
  1043. * @crtc_id: crtc to cleanup pageflip on
  1044. * @crtc_base: new address of the crtc (GPU MC address)
  1045. *
  1046. * Does the actual pageflip (surface address update).
  1047. */
  1048. static void dm_page_flip(struct amdgpu_device *adev,
  1049. int crtc_id, u64 crtc_base, bool async)
  1050. {
  1051. struct amdgpu_crtc *acrtc;
  1052. struct dc_target *target;
  1053. struct dc_flip_addrs addr = { {0} };
  1054. /*
  1055. * TODO risk of concurrency issues
  1056. *
  1057. * This should guarded by the dal_mutex but we can't do this since the
  1058. * caller uses a spin_lock on event_lock.
  1059. *
  1060. * If we wait on the dal_mutex a second page flip interrupt might come,
  1061. * spin on the event_lock, disabling interrupts while it does so. At
  1062. * this point the core can no longer be pre-empted and return to the
  1063. * thread that waited on the dal_mutex and we're deadlocked.
  1064. *
  1065. * With multiple cores the same essentially happens but might just take
  1066. * a little longer to lock up all cores.
  1067. *
  1068. * The reason we should lock on dal_mutex is so that we can be sure
  1069. * nobody messes with acrtc->target after we read and check its value.
  1070. *
  1071. * We might be able to fix our concurrency issues with a work queue
  1072. * where we schedule all work items (mode_set, page_flip, etc.) and
  1073. * execute them one by one. Care needs to be taken to still deal with
  1074. * any potential concurrency issues arising from interrupt calls.
  1075. */
  1076. acrtc = adev->mode_info.crtcs[crtc_id];
  1077. target = acrtc->target;
  1078. /*
  1079. * Received a page flip call after the display has been reset.
  1080. * Just return in this case. Everything should be clean-up on reset.
  1081. */
  1082. if (!target) {
  1083. WARN_ON(1);
  1084. return;
  1085. }
  1086. addr.address.grph.addr.low_part = lower_32_bits(crtc_base);
  1087. addr.address.grph.addr.high_part = upper_32_bits(crtc_base);
  1088. addr.flip_immediate = async;
  1089. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  1090. __func__,
  1091. addr.address.grph.addr.high_part,
  1092. addr.address.grph.addr.low_part);
  1093. dc_flip_surface_addrs(
  1094. adev->dm.dc,
  1095. dc_target_get_status(target)->surfaces,
  1096. &addr, 1);
  1097. }
  1098. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1099. struct drm_file *filp)
  1100. {
  1101. struct mod_freesync_params freesync_params;
  1102. uint8_t num_targets;
  1103. uint8_t i;
  1104. struct dc_target *target;
  1105. struct amdgpu_device *adev = dev->dev_private;
  1106. int r = 0;
  1107. /* Get freesync enable flag from DRM */
  1108. num_targets = dc_get_current_target_count(adev->dm.dc);
  1109. for (i = 0; i < num_targets; i++) {
  1110. target = dc_get_target_at_index(adev->dm.dc, i);
  1111. mod_freesync_update_state(adev->dm.freesync_module,
  1112. target->streams,
  1113. target->stream_count,
  1114. &freesync_params);
  1115. }
  1116. return r;
  1117. }
  1118. static const struct amdgpu_display_funcs dm_display_funcs = {
  1119. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1120. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1121. .vblank_wait = NULL,
  1122. .backlight_set_level =
  1123. dm_set_backlight_level,/* called unconditionally */
  1124. .backlight_get_level =
  1125. dm_get_backlight_level,/* called unconditionally */
  1126. .hpd_sense = NULL,/* called unconditionally */
  1127. .hpd_set_polarity = NULL, /* called unconditionally */
  1128. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1129. .page_flip = dm_page_flip, /* called unconditionally */
  1130. .page_flip_get_scanoutpos =
  1131. dm_crtc_get_scanoutpos,/* called unconditionally */
  1132. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1133. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1134. .notify_freesync = amdgpu_notify_freesync,
  1135. };
  1136. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1137. static ssize_t s3_debug_store(
  1138. struct device *device,
  1139. struct device_attribute *attr,
  1140. const char *buf,
  1141. size_t count)
  1142. {
  1143. int ret;
  1144. int s3_state;
  1145. struct pci_dev *pdev = to_pci_dev(device);
  1146. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1147. struct amdgpu_device *adev = drm_dev->dev_private;
  1148. ret = kstrtoint(buf, 0, &s3_state);
  1149. if (ret == 0) {
  1150. if (s3_state) {
  1151. dm_resume(adev);
  1152. amdgpu_dm_display_resume(adev);
  1153. drm_kms_helper_hotplug_event(adev->ddev);
  1154. } else
  1155. dm_suspend(adev);
  1156. }
  1157. return ret == 0 ? count : 0;
  1158. }
  1159. DEVICE_ATTR_WO(s3_debug);
  1160. #endif
  1161. static int dm_early_init(void *handle)
  1162. {
  1163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1164. amdgpu_dm_set_irq_funcs(adev);
  1165. switch (adev->asic_type) {
  1166. case CHIP_BONAIRE:
  1167. case CHIP_HAWAII:
  1168. adev->mode_info.num_crtc = 6;
  1169. adev->mode_info.num_hpd = 6;
  1170. adev->mode_info.num_dig = 6;
  1171. break;
  1172. case CHIP_FIJI:
  1173. case CHIP_TONGA:
  1174. adev->mode_info.num_crtc = 6;
  1175. adev->mode_info.num_hpd = 6;
  1176. adev->mode_info.num_dig = 7;
  1177. break;
  1178. case CHIP_CARRIZO:
  1179. adev->mode_info.num_crtc = 3;
  1180. adev->mode_info.num_hpd = 6;
  1181. adev->mode_info.num_dig = 9;
  1182. break;
  1183. case CHIP_STONEY:
  1184. adev->mode_info.num_crtc = 2;
  1185. adev->mode_info.num_hpd = 6;
  1186. adev->mode_info.num_dig = 9;
  1187. break;
  1188. case CHIP_POLARIS11:
  1189. case CHIP_POLARIS12:
  1190. adev->mode_info.num_crtc = 5;
  1191. adev->mode_info.num_hpd = 5;
  1192. adev->mode_info.num_dig = 5;
  1193. break;
  1194. case CHIP_POLARIS10:
  1195. adev->mode_info.num_crtc = 6;
  1196. adev->mode_info.num_hpd = 6;
  1197. adev->mode_info.num_dig = 6;
  1198. break;
  1199. default:
  1200. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1201. return -EINVAL;
  1202. }
  1203. if (adev->mode_info.funcs == NULL)
  1204. adev->mode_info.funcs = &dm_display_funcs;
  1205. /* Note: Do NOT change adev->audio_endpt_rreg and
  1206. * adev->audio_endpt_wreg because they are initialised in
  1207. * amdgpu_device_init() */
  1208. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1209. device_create_file(
  1210. adev->ddev->dev,
  1211. &dev_attr_s3_debug);
  1212. #endif
  1213. return 0;
  1214. }
  1215. bool amdgpu_dm_acquire_dal_lock(struct amdgpu_display_manager *dm)
  1216. {
  1217. /* TODO */
  1218. return true;
  1219. }
  1220. bool amdgpu_dm_release_dal_lock(struct amdgpu_display_manager *dm)
  1221. {
  1222. /* TODO */
  1223. return true;
  1224. }