smp-mt.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * This program is free software; you can distribute it and/or modify it
  3. * under the terms of the GNU General Public License (Version 2) as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope it will be useful, but WITHOUT
  7. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  8. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  9. * for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License along
  12. * with this program; if not, write to the Free Software Foundation, Inc.,
  13. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  14. *
  15. * Copyright (C) 2004, 05, 06 MIPS Technologies, Inc.
  16. * Elizabeth Clarke (beth@mips.com)
  17. * Ralf Baechle (ralf@linux-mips.org)
  18. * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/sched.h>
  22. #include <linux/cpumask.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irqchip/mips-gic.h>
  25. #include <linux/compiler.h>
  26. #include <linux/sched/task_stack.h>
  27. #include <linux/smp.h>
  28. #include <linux/atomic.h>
  29. #include <asm/cacheflush.h>
  30. #include <asm/cpu.h>
  31. #include <asm/processor.h>
  32. #include <asm/hardirq.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/time.h>
  35. #include <asm/mipsregs.h>
  36. #include <asm/mipsmtregs.h>
  37. #include <asm/mips_mt.h>
  38. static void __init smvp_copy_vpe_config(void)
  39. {
  40. write_vpe_c0_status(
  41. (read_c0_status() & ~(ST0_IM | ST0_IE | ST0_KSU)) | ST0_CU0);
  42. /* set config to be the same as vpe0, particularly kseg0 coherency alg */
  43. write_vpe_c0_config( read_c0_config());
  44. /* make sure there are no software interrupts pending */
  45. write_vpe_c0_cause(0);
  46. /* Propagate Config7 */
  47. write_vpe_c0_config7(read_c0_config7());
  48. write_vpe_c0_count(read_c0_count());
  49. }
  50. static unsigned int __init smvp_vpe_init(unsigned int tc, unsigned int mvpconf0,
  51. unsigned int ncpu)
  52. {
  53. if (tc > ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT))
  54. return ncpu;
  55. /* Deactivate all but VPE 0 */
  56. if (tc != 0) {
  57. unsigned long tmp = read_vpe_c0_vpeconf0();
  58. tmp &= ~VPECONF0_VPA;
  59. /* master VPE */
  60. tmp |= VPECONF0_MVP;
  61. write_vpe_c0_vpeconf0(tmp);
  62. /* Record this as available CPU */
  63. set_cpu_possible(tc, true);
  64. set_cpu_present(tc, true);
  65. __cpu_number_map[tc] = ++ncpu;
  66. __cpu_logical_map[ncpu] = tc;
  67. }
  68. /* Disable multi-threading with TC's */
  69. write_vpe_c0_vpecontrol(read_vpe_c0_vpecontrol() & ~VPECONTROL_TE);
  70. if (tc != 0)
  71. smvp_copy_vpe_config();
  72. return ncpu;
  73. }
  74. static void __init smvp_tc_init(unsigned int tc, unsigned int mvpconf0)
  75. {
  76. unsigned long tmp;
  77. if (!tc)
  78. return;
  79. /* bind a TC to each VPE, May as well put all excess TC's
  80. on the last VPE */
  81. if (tc >= (((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT)+1))
  82. write_tc_c0_tcbind(read_tc_c0_tcbind() | ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT));
  83. else {
  84. write_tc_c0_tcbind(read_tc_c0_tcbind() | tc);
  85. /* and set XTC */
  86. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | (tc << VPECONF0_XTC_SHIFT));
  87. }
  88. tmp = read_tc_c0_tcstatus();
  89. /* mark not allocated and not dynamically allocatable */
  90. tmp &= ~(TCSTATUS_A | TCSTATUS_DA);
  91. tmp |= TCSTATUS_IXMT; /* interrupt exempt */
  92. write_tc_c0_tcstatus(tmp);
  93. write_tc_c0_tchalt(TCHALT_H);
  94. }
  95. static void vsmp_send_ipi_single(int cpu, unsigned int action)
  96. {
  97. int i;
  98. unsigned long flags;
  99. int vpflags;
  100. #ifdef CONFIG_MIPS_GIC
  101. if (gic_present) {
  102. mips_smp_send_ipi_single(cpu, action);
  103. return;
  104. }
  105. #endif
  106. local_irq_save(flags);
  107. vpflags = dvpe(); /* can't access the other CPU's registers whilst MVPE enabled */
  108. switch (action) {
  109. case SMP_CALL_FUNCTION:
  110. i = C_SW1;
  111. break;
  112. case SMP_RESCHEDULE_YOURSELF:
  113. default:
  114. i = C_SW0;
  115. break;
  116. }
  117. /* 1:1 mapping of vpe and tc... */
  118. settc(cpu);
  119. write_vpe_c0_cause(read_vpe_c0_cause() | i);
  120. evpe(vpflags);
  121. local_irq_restore(flags);
  122. }
  123. static void vsmp_send_ipi_mask(const struct cpumask *mask, unsigned int action)
  124. {
  125. unsigned int i;
  126. for_each_cpu(i, mask)
  127. vsmp_send_ipi_single(i, action);
  128. }
  129. static void vsmp_init_secondary(void)
  130. {
  131. #ifdef CONFIG_MIPS_GIC
  132. /* This is Malta specific: IPI,performance and timer interrupts */
  133. if (gic_present)
  134. change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 |
  135. STATUSF_IP4 | STATUSF_IP5 |
  136. STATUSF_IP6 | STATUSF_IP7);
  137. else
  138. #endif
  139. change_c0_status(ST0_IM, STATUSF_IP0 | STATUSF_IP1 |
  140. STATUSF_IP6 | STATUSF_IP7);
  141. }
  142. static void vsmp_smp_finish(void)
  143. {
  144. /* CDFIXME: remove this? */
  145. write_c0_compare(read_c0_count() + (8* mips_hpt_frequency/HZ));
  146. #ifdef CONFIG_MIPS_MT_FPAFF
  147. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  148. if (cpu_has_fpu)
  149. cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask);
  150. #endif /* CONFIG_MIPS_MT_FPAFF */
  151. local_irq_enable();
  152. }
  153. /*
  154. * Setup the PC, SP, and GP of a secondary processor and start it
  155. * running!
  156. * smp_bootstrap is the place to resume from
  157. * __KSTK_TOS(idle) is apparently the stack pointer
  158. * (unsigned long)idle->thread_info the gp
  159. * assumes a 1:1 mapping of TC => VPE
  160. */
  161. static void vsmp_boot_secondary(int cpu, struct task_struct *idle)
  162. {
  163. struct thread_info *gp = task_thread_info(idle);
  164. dvpe();
  165. set_c0_mvpcontrol(MVPCONTROL_VPC);
  166. settc(cpu);
  167. /* restart */
  168. write_tc_c0_tcrestart((unsigned long)&smp_bootstrap);
  169. /* enable the tc this vpe/cpu will be running */
  170. write_tc_c0_tcstatus((read_tc_c0_tcstatus() & ~TCSTATUS_IXMT) | TCSTATUS_A);
  171. write_tc_c0_tchalt(0);
  172. /* enable the VPE */
  173. write_vpe_c0_vpeconf0(read_vpe_c0_vpeconf0() | VPECONF0_VPA);
  174. /* stack pointer */
  175. write_tc_gpr_sp( __KSTK_TOS(idle));
  176. /* global pointer */
  177. write_tc_gpr_gp((unsigned long)gp);
  178. flush_icache_range((unsigned long)gp,
  179. (unsigned long)(gp + sizeof(struct thread_info)));
  180. /* finally out of configuration and into chaos */
  181. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  182. evpe(EVPE_ENABLE);
  183. }
  184. /*
  185. * Common setup before any secondaries are started
  186. * Make sure all CPU's are in a sensible state before we boot any of the
  187. * secondaries
  188. */
  189. static void __init vsmp_smp_setup(void)
  190. {
  191. unsigned int mvpconf0, ntc, tc, ncpu = 0;
  192. unsigned int nvpe;
  193. #ifdef CONFIG_MIPS_MT_FPAFF
  194. /* If we have an FPU, enroll ourselves in the FPU-full mask */
  195. if (cpu_has_fpu)
  196. cpumask_set_cpu(0, &mt_fpu_cpumask);
  197. #endif /* CONFIG_MIPS_MT_FPAFF */
  198. if (!cpu_has_mipsmt)
  199. return;
  200. /* disable MT so we can configure */
  201. dvpe();
  202. dmt();
  203. /* Put MVPE's into 'configuration state' */
  204. set_c0_mvpcontrol(MVPCONTROL_VPC);
  205. mvpconf0 = read_c0_mvpconf0();
  206. ntc = (mvpconf0 & MVPCONF0_PTC) >> MVPCONF0_PTC_SHIFT;
  207. nvpe = ((mvpconf0 & MVPCONF0_PVPE) >> MVPCONF0_PVPE_SHIFT) + 1;
  208. smp_num_siblings = nvpe;
  209. /* we'll always have more TC's than VPE's, so loop setting everything
  210. to a sensible state */
  211. for (tc = 0; tc <= ntc; tc++) {
  212. settc(tc);
  213. smvp_tc_init(tc, mvpconf0);
  214. ncpu = smvp_vpe_init(tc, mvpconf0, ncpu);
  215. }
  216. /* Release config state */
  217. clear_c0_mvpcontrol(MVPCONTROL_VPC);
  218. /* We'll wait until starting the secondaries before starting MVPE */
  219. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", ncpu);
  220. }
  221. static void __init vsmp_prepare_cpus(unsigned int max_cpus)
  222. {
  223. mips_mt_set_cpuoptions();
  224. }
  225. struct plat_smp_ops vsmp_smp_ops = {
  226. .send_ipi_single = vsmp_send_ipi_single,
  227. .send_ipi_mask = vsmp_send_ipi_mask,
  228. .init_secondary = vsmp_init_secondary,
  229. .smp_finish = vsmp_smp_finish,
  230. .boot_secondary = vsmp_boot_secondary,
  231. .smp_setup = vsmp_smp_setup,
  232. .prepare_cpus = vsmp_prepare_cpus,
  233. };