process.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000 by Ralf Baechle and others.
  7. * Copyright (C) 2005, 2006 by Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
  9. * Copyright (C) 2004 Thiemo Seufer
  10. * Copyright (C) 2013 Imagination Technologies Ltd.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/sched.h>
  14. #include <linux/sched/debug.h>
  15. #include <linux/sched/task.h>
  16. #include <linux/sched/task_stack.h>
  17. #include <linux/tick.h>
  18. #include <linux/kernel.h>
  19. #include <linux/mm.h>
  20. #include <linux/stddef.h>
  21. #include <linux/unistd.h>
  22. #include <linux/export.h>
  23. #include <linux/ptrace.h>
  24. #include <linux/mman.h>
  25. #include <linux/personality.h>
  26. #include <linux/sys.h>
  27. #include <linux/init.h>
  28. #include <linux/completion.h>
  29. #include <linux/kallsyms.h>
  30. #include <linux/random.h>
  31. #include <linux/prctl.h>
  32. #include <asm/asm.h>
  33. #include <asm/bootinfo.h>
  34. #include <asm/cpu.h>
  35. #include <asm/dsemul.h>
  36. #include <asm/dsp.h>
  37. #include <asm/fpu.h>
  38. #include <asm/irq.h>
  39. #include <asm/msa.h>
  40. #include <asm/pgtable.h>
  41. #include <asm/mipsregs.h>
  42. #include <asm/processor.h>
  43. #include <asm/reg.h>
  44. #include <linux/uaccess.h>
  45. #include <asm/io.h>
  46. #include <asm/elf.h>
  47. #include <asm/isadep.h>
  48. #include <asm/inst.h>
  49. #include <asm/stacktrace.h>
  50. #include <asm/irq_regs.h>
  51. #ifdef CONFIG_HOTPLUG_CPU
  52. void arch_cpu_idle_dead(void)
  53. {
  54. play_dead();
  55. }
  56. #endif
  57. asmlinkage void ret_from_fork(void);
  58. asmlinkage void ret_from_kernel_thread(void);
  59. void start_thread(struct pt_regs * regs, unsigned long pc, unsigned long sp)
  60. {
  61. unsigned long status;
  62. /* New thread loses kernel privileges. */
  63. status = regs->cp0_status & ~(ST0_CU0|ST0_CU1|ST0_FR|KU_MASK);
  64. status |= KU_USER;
  65. regs->cp0_status = status;
  66. lose_fpu(0);
  67. clear_thread_flag(TIF_MSA_CTX_LIVE);
  68. clear_used_math();
  69. atomic_set(&current->thread.bd_emu_frame, BD_EMUFRAME_NONE);
  70. init_dsp();
  71. regs->cp0_epc = pc;
  72. regs->regs[29] = sp;
  73. }
  74. void exit_thread(struct task_struct *tsk)
  75. {
  76. /*
  77. * User threads may have allocated a delay slot emulation frame.
  78. * If so, clean up that allocation.
  79. */
  80. if (!(current->flags & PF_KTHREAD))
  81. dsemul_thread_cleanup(tsk);
  82. }
  83. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  84. {
  85. /*
  86. * Save any process state which is live in hardware registers to the
  87. * parent context prior to duplication. This prevents the new child
  88. * state becoming stale if the parent is preempted before copy_thread()
  89. * gets a chance to save the parent's live hardware registers to the
  90. * child context.
  91. */
  92. preempt_disable();
  93. if (is_msa_enabled())
  94. save_msa(current);
  95. else if (is_fpu_owner())
  96. _save_fp(current);
  97. save_dsp(current);
  98. preempt_enable();
  99. *dst = *src;
  100. return 0;
  101. }
  102. /*
  103. * Copy architecture-specific thread state
  104. */
  105. int copy_thread(unsigned long clone_flags, unsigned long usp,
  106. unsigned long kthread_arg, struct task_struct *p)
  107. {
  108. struct thread_info *ti = task_thread_info(p);
  109. struct pt_regs *childregs, *regs = current_pt_regs();
  110. unsigned long childksp;
  111. p->set_child_tid = p->clear_child_tid = NULL;
  112. childksp = (unsigned long)task_stack_page(p) + THREAD_SIZE - 32;
  113. /* set up new TSS. */
  114. childregs = (struct pt_regs *) childksp - 1;
  115. /* Put the stack after the struct pt_regs. */
  116. childksp = (unsigned long) childregs;
  117. p->thread.cp0_status = read_c0_status() & ~(ST0_CU2|ST0_CU1);
  118. if (unlikely(p->flags & PF_KTHREAD)) {
  119. /* kernel thread */
  120. unsigned long status = p->thread.cp0_status;
  121. memset(childregs, 0, sizeof(struct pt_regs));
  122. ti->addr_limit = KERNEL_DS;
  123. p->thread.reg16 = usp; /* fn */
  124. p->thread.reg17 = kthread_arg;
  125. p->thread.reg29 = childksp;
  126. p->thread.reg31 = (unsigned long) ret_from_kernel_thread;
  127. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  128. status = (status & ~(ST0_KUP | ST0_IEP | ST0_IEC)) |
  129. ((status & (ST0_KUC | ST0_IEC)) << 2);
  130. #else
  131. status |= ST0_EXL;
  132. #endif
  133. childregs->cp0_status = status;
  134. return 0;
  135. }
  136. /* user thread */
  137. *childregs = *regs;
  138. childregs->regs[7] = 0; /* Clear error flag */
  139. childregs->regs[2] = 0; /* Child gets zero as return value */
  140. if (usp)
  141. childregs->regs[29] = usp;
  142. ti->addr_limit = USER_DS;
  143. p->thread.reg29 = (unsigned long) childregs;
  144. p->thread.reg31 = (unsigned long) ret_from_fork;
  145. /*
  146. * New tasks lose permission to use the fpu. This accelerates context
  147. * switching for most programs since they don't use the fpu.
  148. */
  149. childregs->cp0_status &= ~(ST0_CU2|ST0_CU1);
  150. clear_tsk_thread_flag(p, TIF_USEDFPU);
  151. clear_tsk_thread_flag(p, TIF_USEDMSA);
  152. clear_tsk_thread_flag(p, TIF_MSA_CTX_LIVE);
  153. #ifdef CONFIG_MIPS_MT_FPAFF
  154. clear_tsk_thread_flag(p, TIF_FPUBOUND);
  155. #endif /* CONFIG_MIPS_MT_FPAFF */
  156. atomic_set(&p->thread.bd_emu_frame, BD_EMUFRAME_NONE);
  157. if (clone_flags & CLONE_SETTLS)
  158. ti->tp_value = regs->regs[7];
  159. return 0;
  160. }
  161. #ifdef CONFIG_CC_STACKPROTECTOR
  162. #include <linux/stackprotector.h>
  163. unsigned long __stack_chk_guard __read_mostly;
  164. EXPORT_SYMBOL(__stack_chk_guard);
  165. #endif
  166. struct mips_frame_info {
  167. void *func;
  168. unsigned long func_size;
  169. int frame_size;
  170. int pc_offset;
  171. };
  172. #define J_TARGET(pc,target) \
  173. (((unsigned long)(pc) & 0xf0000000) | ((target) << 2))
  174. static inline int is_ra_save_ins(union mips_instruction *ip, int *poff)
  175. {
  176. #ifdef CONFIG_CPU_MICROMIPS
  177. /*
  178. * swsp ra,offset
  179. * swm16 reglist,offset(sp)
  180. * swm32 reglist,offset(sp)
  181. * sw32 ra,offset(sp)
  182. * jradiussp - NOT SUPPORTED
  183. *
  184. * microMIPS is way more fun...
  185. */
  186. if (mm_insn_16bit(ip->halfword[1])) {
  187. switch (ip->mm16_r5_format.opcode) {
  188. case mm_swsp16_op:
  189. if (ip->mm16_r5_format.rt != 31)
  190. return 0;
  191. *poff = ip->mm16_r5_format.simmediate;
  192. *poff = (*poff << 2) / sizeof(ulong);
  193. return 1;
  194. case mm_pool16c_op:
  195. switch (ip->mm16_m_format.func) {
  196. case mm_swm16_op:
  197. *poff = ip->mm16_m_format.imm;
  198. *poff += 1 + ip->mm16_m_format.rlist;
  199. *poff = (*poff << 2) / sizeof(ulong);
  200. return 1;
  201. default:
  202. return 0;
  203. }
  204. default:
  205. return 0;
  206. }
  207. }
  208. switch (ip->i_format.opcode) {
  209. case mm_sw32_op:
  210. if (ip->i_format.rs != 29)
  211. return 0;
  212. if (ip->i_format.rt != 31)
  213. return 0;
  214. *poff = ip->i_format.simmediate / sizeof(ulong);
  215. return 1;
  216. case mm_pool32b_op:
  217. switch (ip->mm_m_format.func) {
  218. case mm_swm32_func:
  219. if (ip->mm_m_format.rd < 0x10)
  220. return 0;
  221. if (ip->mm_m_format.base != 29)
  222. return 0;
  223. *poff = ip->mm_m_format.simmediate;
  224. *poff += (ip->mm_m_format.rd & 0xf) * sizeof(u32);
  225. *poff /= sizeof(ulong);
  226. return 1;
  227. default:
  228. return 0;
  229. }
  230. default:
  231. return 0;
  232. }
  233. #else
  234. /* sw / sd $ra, offset($sp) */
  235. if ((ip->i_format.opcode == sw_op || ip->i_format.opcode == sd_op) &&
  236. ip->i_format.rs == 29 && ip->i_format.rt == 31) {
  237. *poff = ip->i_format.simmediate / sizeof(ulong);
  238. return 1;
  239. }
  240. return 0;
  241. #endif
  242. }
  243. static inline int is_jump_ins(union mips_instruction *ip)
  244. {
  245. #ifdef CONFIG_CPU_MICROMIPS
  246. /*
  247. * jr16,jrc,jalr16,jalr16
  248. * jal
  249. * jalr/jr,jalr.hb/jr.hb,jalrs,jalrs.hb
  250. * jraddiusp - NOT SUPPORTED
  251. *
  252. * microMIPS is kind of more fun...
  253. */
  254. if (mm_insn_16bit(ip->halfword[1])) {
  255. if ((ip->mm16_r5_format.opcode == mm_pool16c_op &&
  256. (ip->mm16_r5_format.rt & mm_jr16_op) == mm_jr16_op))
  257. return 1;
  258. return 0;
  259. }
  260. if (ip->j_format.opcode == mm_j32_op)
  261. return 1;
  262. if (ip->j_format.opcode == mm_jal32_op)
  263. return 1;
  264. if (ip->r_format.opcode != mm_pool32a_op ||
  265. ip->r_format.func != mm_pool32axf_op)
  266. return 0;
  267. return ((ip->u_format.uimmediate >> 6) & mm_jalr_op) == mm_jalr_op;
  268. #else
  269. if (ip->j_format.opcode == j_op)
  270. return 1;
  271. if (ip->j_format.opcode == jal_op)
  272. return 1;
  273. if (ip->r_format.opcode != spec_op)
  274. return 0;
  275. return ip->r_format.func == jalr_op || ip->r_format.func == jr_op;
  276. #endif
  277. }
  278. static inline int is_sp_move_ins(union mips_instruction *ip)
  279. {
  280. #ifdef CONFIG_CPU_MICROMIPS
  281. /*
  282. * addiusp -imm
  283. * addius5 sp,-imm
  284. * addiu32 sp,sp,-imm
  285. * jradiussp - NOT SUPPORTED
  286. *
  287. * microMIPS is not more fun...
  288. */
  289. if (mm_insn_16bit(ip->halfword[1])) {
  290. return (ip->mm16_r3_format.opcode == mm_pool16d_op &&
  291. ip->mm16_r3_format.simmediate && mm_addiusp_func) ||
  292. (ip->mm16_r5_format.opcode == mm_pool16d_op &&
  293. ip->mm16_r5_format.rt == 29);
  294. }
  295. return ip->mm_i_format.opcode == mm_addiu32_op &&
  296. ip->mm_i_format.rt == 29 && ip->mm_i_format.rs == 29;
  297. #else
  298. /* addiu/daddiu sp,sp,-imm */
  299. if (ip->i_format.rs != 29 || ip->i_format.rt != 29)
  300. return 0;
  301. if (ip->i_format.opcode == addiu_op || ip->i_format.opcode == daddiu_op)
  302. return 1;
  303. #endif
  304. return 0;
  305. }
  306. static int get_frame_info(struct mips_frame_info *info)
  307. {
  308. bool is_mmips = IS_ENABLED(CONFIG_CPU_MICROMIPS);
  309. union mips_instruction insn, *ip, *ip_end;
  310. const unsigned int max_insns = 128;
  311. unsigned int i;
  312. info->pc_offset = -1;
  313. info->frame_size = 0;
  314. ip = (void *)msk_isa16_mode((ulong)info->func);
  315. if (!ip)
  316. goto err;
  317. ip_end = (void *)ip + info->func_size;
  318. for (i = 0; i < max_insns && ip < ip_end; i++, ip++) {
  319. if (is_mmips && mm_insn_16bit(ip->halfword[0])) {
  320. insn.halfword[0] = 0;
  321. insn.halfword[1] = ip->halfword[0];
  322. } else if (is_mmips) {
  323. insn.halfword[0] = ip->halfword[1];
  324. insn.halfword[1] = ip->halfword[0];
  325. } else {
  326. insn.word = ip->word;
  327. }
  328. if (is_jump_ins(&insn))
  329. break;
  330. if (!info->frame_size) {
  331. if (is_sp_move_ins(&insn))
  332. {
  333. #ifdef CONFIG_CPU_MICROMIPS
  334. if (mm_insn_16bit(ip->halfword[0]))
  335. {
  336. unsigned short tmp;
  337. if (ip->halfword[0] & mm_addiusp_func)
  338. {
  339. tmp = (((ip->halfword[0] >> 1) & 0x1ff) << 2);
  340. info->frame_size = -(signed short)(tmp | ((tmp & 0x100) ? 0xfe00 : 0));
  341. } else {
  342. tmp = (ip->halfword[0] >> 1);
  343. info->frame_size = -(signed short)(tmp & 0xf);
  344. }
  345. ip = (void *) &ip->halfword[1];
  346. ip--;
  347. } else
  348. #endif
  349. info->frame_size = - ip->i_format.simmediate;
  350. }
  351. continue;
  352. }
  353. if (info->pc_offset == -1 &&
  354. is_ra_save_ins(&insn, &info->pc_offset))
  355. break;
  356. }
  357. if (info->frame_size && info->pc_offset >= 0) /* nested */
  358. return 0;
  359. if (info->pc_offset < 0) /* leaf */
  360. return 1;
  361. /* prologue seems bogus... */
  362. err:
  363. return -1;
  364. }
  365. static struct mips_frame_info schedule_mfi __read_mostly;
  366. #ifdef CONFIG_KALLSYMS
  367. static unsigned long get___schedule_addr(void)
  368. {
  369. return kallsyms_lookup_name("__schedule");
  370. }
  371. #else
  372. static unsigned long get___schedule_addr(void)
  373. {
  374. union mips_instruction *ip = (void *)schedule;
  375. int max_insns = 8;
  376. int i;
  377. for (i = 0; i < max_insns; i++, ip++) {
  378. if (ip->j_format.opcode == j_op)
  379. return J_TARGET(ip, ip->j_format.target);
  380. }
  381. return 0;
  382. }
  383. #endif
  384. static int __init frame_info_init(void)
  385. {
  386. unsigned long size = 0;
  387. #ifdef CONFIG_KALLSYMS
  388. unsigned long ofs;
  389. #endif
  390. unsigned long addr;
  391. addr = get___schedule_addr();
  392. if (!addr)
  393. addr = (unsigned long)schedule;
  394. #ifdef CONFIG_KALLSYMS
  395. kallsyms_lookup_size_offset(addr, &size, &ofs);
  396. #endif
  397. schedule_mfi.func = (void *)addr;
  398. schedule_mfi.func_size = size;
  399. get_frame_info(&schedule_mfi);
  400. /*
  401. * Without schedule() frame info, result given by
  402. * thread_saved_pc() and get_wchan() are not reliable.
  403. */
  404. if (schedule_mfi.pc_offset < 0)
  405. printk("Can't analyze schedule() prologue at %p\n", schedule);
  406. return 0;
  407. }
  408. arch_initcall(frame_info_init);
  409. /*
  410. * Return saved PC of a blocked thread.
  411. */
  412. unsigned long thread_saved_pc(struct task_struct *tsk)
  413. {
  414. struct thread_struct *t = &tsk->thread;
  415. /* New born processes are a special case */
  416. if (t->reg31 == (unsigned long) ret_from_fork)
  417. return t->reg31;
  418. if (schedule_mfi.pc_offset < 0)
  419. return 0;
  420. return ((unsigned long *)t->reg29)[schedule_mfi.pc_offset];
  421. }
  422. #ifdef CONFIG_KALLSYMS
  423. /* generic stack unwinding function */
  424. unsigned long notrace unwind_stack_by_address(unsigned long stack_page,
  425. unsigned long *sp,
  426. unsigned long pc,
  427. unsigned long *ra)
  428. {
  429. struct mips_frame_info info;
  430. unsigned long size, ofs;
  431. int leaf;
  432. extern void ret_from_irq(void);
  433. extern void ret_from_exception(void);
  434. if (!stack_page)
  435. return 0;
  436. /*
  437. * If we reached the bottom of interrupt context,
  438. * return saved pc in pt_regs.
  439. */
  440. if (pc == (unsigned long)ret_from_irq ||
  441. pc == (unsigned long)ret_from_exception) {
  442. struct pt_regs *regs;
  443. if (*sp >= stack_page &&
  444. *sp + sizeof(*regs) <= stack_page + THREAD_SIZE - 32) {
  445. regs = (struct pt_regs *)*sp;
  446. pc = regs->cp0_epc;
  447. if (!user_mode(regs) && __kernel_text_address(pc)) {
  448. *sp = regs->regs[29];
  449. *ra = regs->regs[31];
  450. return pc;
  451. }
  452. }
  453. return 0;
  454. }
  455. if (!kallsyms_lookup_size_offset(pc, &size, &ofs))
  456. return 0;
  457. /*
  458. * Return ra if an exception occurred at the first instruction
  459. */
  460. if (unlikely(ofs == 0)) {
  461. pc = *ra;
  462. *ra = 0;
  463. return pc;
  464. }
  465. info.func = (void *)(pc - ofs);
  466. info.func_size = ofs; /* analyze from start to ofs */
  467. leaf = get_frame_info(&info);
  468. if (leaf < 0)
  469. return 0;
  470. if (*sp < stack_page ||
  471. *sp + info.frame_size > stack_page + THREAD_SIZE - 32)
  472. return 0;
  473. if (leaf)
  474. /*
  475. * For some extreme cases, get_frame_info() can
  476. * consider wrongly a nested function as a leaf
  477. * one. In that cases avoid to return always the
  478. * same value.
  479. */
  480. pc = pc != *ra ? *ra : 0;
  481. else
  482. pc = ((unsigned long *)(*sp))[info.pc_offset];
  483. *sp += info.frame_size;
  484. *ra = 0;
  485. return __kernel_text_address(pc) ? pc : 0;
  486. }
  487. EXPORT_SYMBOL(unwind_stack_by_address);
  488. /* used by show_backtrace() */
  489. unsigned long unwind_stack(struct task_struct *task, unsigned long *sp,
  490. unsigned long pc, unsigned long *ra)
  491. {
  492. unsigned long stack_page = 0;
  493. int cpu;
  494. for_each_possible_cpu(cpu) {
  495. if (on_irq_stack(cpu, *sp)) {
  496. stack_page = (unsigned long)irq_stack[cpu];
  497. break;
  498. }
  499. }
  500. if (!stack_page)
  501. stack_page = (unsigned long)task_stack_page(task);
  502. return unwind_stack_by_address(stack_page, sp, pc, ra);
  503. }
  504. #endif
  505. /*
  506. * get_wchan - a maintenance nightmare^W^Wpain in the ass ...
  507. */
  508. unsigned long get_wchan(struct task_struct *task)
  509. {
  510. unsigned long pc = 0;
  511. #ifdef CONFIG_KALLSYMS
  512. unsigned long sp;
  513. unsigned long ra = 0;
  514. #endif
  515. if (!task || task == current || task->state == TASK_RUNNING)
  516. goto out;
  517. if (!task_stack_page(task))
  518. goto out;
  519. pc = thread_saved_pc(task);
  520. #ifdef CONFIG_KALLSYMS
  521. sp = task->thread.reg29 + schedule_mfi.frame_size;
  522. while (in_sched_functions(pc))
  523. pc = unwind_stack(task, &sp, pc, &ra);
  524. #endif
  525. out:
  526. return pc;
  527. }
  528. /*
  529. * Don't forget that the stack pointer must be aligned on a 8 bytes
  530. * boundary for 32-bits ABI and 16 bytes for 64-bits ABI.
  531. */
  532. unsigned long arch_align_stack(unsigned long sp)
  533. {
  534. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  535. sp -= get_random_int() & ~PAGE_MASK;
  536. return sp & ALMASK;
  537. }
  538. static void arch_dump_stack(void *info)
  539. {
  540. struct pt_regs *regs;
  541. regs = get_irq_regs();
  542. if (regs)
  543. show_regs(regs);
  544. dump_stack();
  545. }
  546. void arch_trigger_cpumask_backtrace(const cpumask_t *mask, bool exclude_self)
  547. {
  548. long this_cpu = get_cpu();
  549. if (cpumask_test_cpu(this_cpu, mask) && !exclude_self)
  550. dump_stack();
  551. smp_call_function_many(mask, arch_dump_stack, NULL, 1);
  552. put_cpu();
  553. }
  554. int mips_get_process_fp_mode(struct task_struct *task)
  555. {
  556. int value = 0;
  557. if (!test_tsk_thread_flag(task, TIF_32BIT_FPREGS))
  558. value |= PR_FP_MODE_FR;
  559. if (test_tsk_thread_flag(task, TIF_HYBRID_FPREGS))
  560. value |= PR_FP_MODE_FRE;
  561. return value;
  562. }
  563. static void prepare_for_fp_mode_switch(void *info)
  564. {
  565. struct mm_struct *mm = info;
  566. if (current->mm == mm)
  567. lose_fpu(1);
  568. }
  569. int mips_set_process_fp_mode(struct task_struct *task, unsigned int value)
  570. {
  571. const unsigned int known_bits = PR_FP_MODE_FR | PR_FP_MODE_FRE;
  572. struct task_struct *t;
  573. int max_users;
  574. /* Check the value is valid */
  575. if (value & ~known_bits)
  576. return -EOPNOTSUPP;
  577. /* Avoid inadvertently triggering emulation */
  578. if ((value & PR_FP_MODE_FR) && raw_cpu_has_fpu &&
  579. !(raw_current_cpu_data.fpu_id & MIPS_FPIR_F64))
  580. return -EOPNOTSUPP;
  581. if ((value & PR_FP_MODE_FRE) && raw_cpu_has_fpu && !cpu_has_fre)
  582. return -EOPNOTSUPP;
  583. /* FR = 0 not supported in MIPS R6 */
  584. if (!(value & PR_FP_MODE_FR) && raw_cpu_has_fpu && cpu_has_mips_r6)
  585. return -EOPNOTSUPP;
  586. /* Proceed with the mode switch */
  587. preempt_disable();
  588. /* Save FP & vector context, then disable FPU & MSA */
  589. if (task->signal == current->signal)
  590. lose_fpu(1);
  591. /* Prevent any threads from obtaining live FP context */
  592. atomic_set(&task->mm->context.fp_mode_switching, 1);
  593. smp_mb__after_atomic();
  594. /*
  595. * If there are multiple online CPUs then force any which are running
  596. * threads in this process to lose their FPU context, which they can't
  597. * regain until fp_mode_switching is cleared later.
  598. */
  599. if (num_online_cpus() > 1) {
  600. /* No need to send an IPI for the local CPU */
  601. max_users = (task->mm == current->mm) ? 1 : 0;
  602. if (atomic_read(&current->mm->mm_users) > max_users)
  603. smp_call_function(prepare_for_fp_mode_switch,
  604. (void *)current->mm, 1);
  605. }
  606. /*
  607. * There are now no threads of the process with live FP context, so it
  608. * is safe to proceed with the FP mode switch.
  609. */
  610. for_each_thread(task, t) {
  611. /* Update desired FP register width */
  612. if (value & PR_FP_MODE_FR) {
  613. clear_tsk_thread_flag(t, TIF_32BIT_FPREGS);
  614. } else {
  615. set_tsk_thread_flag(t, TIF_32BIT_FPREGS);
  616. clear_tsk_thread_flag(t, TIF_MSA_CTX_LIVE);
  617. }
  618. /* Update desired FP single layout */
  619. if (value & PR_FP_MODE_FRE)
  620. set_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
  621. else
  622. clear_tsk_thread_flag(t, TIF_HYBRID_FPREGS);
  623. }
  624. /* Allow threads to use FP again */
  625. atomic_set(&task->mm->context.fp_mode_switching, 0);
  626. preempt_enable();
  627. return 0;
  628. }
  629. #if defined(CONFIG_32BIT) || defined(CONFIG_MIPS32_O32)
  630. void mips_dump_regs32(u32 *uregs, const struct pt_regs *regs)
  631. {
  632. unsigned int i;
  633. for (i = MIPS32_EF_R1; i <= MIPS32_EF_R31; i++) {
  634. /* k0/k1 are copied as zero. */
  635. if (i == MIPS32_EF_R26 || i == MIPS32_EF_R27)
  636. uregs[i] = 0;
  637. else
  638. uregs[i] = regs->regs[i - MIPS32_EF_R0];
  639. }
  640. uregs[MIPS32_EF_LO] = regs->lo;
  641. uregs[MIPS32_EF_HI] = regs->hi;
  642. uregs[MIPS32_EF_CP0_EPC] = regs->cp0_epc;
  643. uregs[MIPS32_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
  644. uregs[MIPS32_EF_CP0_STATUS] = regs->cp0_status;
  645. uregs[MIPS32_EF_CP0_CAUSE] = regs->cp0_cause;
  646. }
  647. #endif /* CONFIG_32BIT || CONFIG_MIPS32_O32 */
  648. #ifdef CONFIG_64BIT
  649. void mips_dump_regs64(u64 *uregs, const struct pt_regs *regs)
  650. {
  651. unsigned int i;
  652. for (i = MIPS64_EF_R1; i <= MIPS64_EF_R31; i++) {
  653. /* k0/k1 are copied as zero. */
  654. if (i == MIPS64_EF_R26 || i == MIPS64_EF_R27)
  655. uregs[i] = 0;
  656. else
  657. uregs[i] = regs->regs[i - MIPS64_EF_R0];
  658. }
  659. uregs[MIPS64_EF_LO] = regs->lo;
  660. uregs[MIPS64_EF_HI] = regs->hi;
  661. uregs[MIPS64_EF_CP0_EPC] = regs->cp0_epc;
  662. uregs[MIPS64_EF_CP0_BADVADDR] = regs->cp0_badvaddr;
  663. uregs[MIPS64_EF_CP0_STATUS] = regs->cp0_status;
  664. uregs[MIPS64_EF_CP0_CAUSE] = regs->cp0_cause;
  665. }
  666. #endif /* CONFIG_64BIT */