pci-layerscape.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * PCIe host controller driver for Freescale Layerscape SoCs
  3. *
  4. * Copyright (C) 2014 Freescale Semiconductor.
  5. *
  6. * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/of_platform.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_address.h>
  19. #include <linux/pci.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/resource.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include "pcie-designware.h"
  25. /* PEX1/2 Misc Ports Status Register */
  26. #define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
  27. #define LTSSM_STATE_SHIFT 20
  28. #define LTSSM_STATE_MASK 0x3f
  29. #define LTSSM_PCIE_L0 0x11 /* L0 state */
  30. /* PEX Internal Configuration Registers */
  31. #define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
  32. #define PCIE_DBI_RO_WR_EN 0x8bc /* DBI Read-Only Write Enable Register */
  33. struct ls_pcie_drvdata {
  34. u32 lut_offset;
  35. u32 ltssm_shift;
  36. u32 lut_dbg;
  37. const struct dw_pcie_host_ops *ops;
  38. const struct dw_pcie_ops *dw_pcie_ops;
  39. };
  40. struct ls_pcie {
  41. struct dw_pcie *pci;
  42. void __iomem *lut;
  43. struct regmap *scfg;
  44. const struct ls_pcie_drvdata *drvdata;
  45. int index;
  46. };
  47. #define to_ls_pcie(x) dev_get_drvdata((x)->dev)
  48. static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
  49. {
  50. struct dw_pcie *pci = pcie->pci;
  51. u32 header_type;
  52. header_type = ioread8(pci->dbi_base + PCI_HEADER_TYPE);
  53. header_type &= 0x7f;
  54. return header_type == PCI_HEADER_TYPE_BRIDGE;
  55. }
  56. /* Clear multi-function bit */
  57. static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
  58. {
  59. struct dw_pcie *pci = pcie->pci;
  60. iowrite8(PCI_HEADER_TYPE_BRIDGE, pci->dbi_base + PCI_HEADER_TYPE);
  61. }
  62. /* Fix class value */
  63. static void ls_pcie_fix_class(struct ls_pcie *pcie)
  64. {
  65. struct dw_pcie *pci = pcie->pci;
  66. iowrite16(PCI_CLASS_BRIDGE_PCI, pci->dbi_base + PCI_CLASS_DEVICE);
  67. }
  68. /* Drop MSG TLP except for Vendor MSG */
  69. static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
  70. {
  71. u32 val;
  72. struct dw_pcie *pci = pcie->pci;
  73. val = ioread32(pci->dbi_base + PCIE_STRFMR1);
  74. val &= 0xDFFFFFFF;
  75. iowrite32(val, pci->dbi_base + PCIE_STRFMR1);
  76. }
  77. static int ls1021_pcie_link_up(struct dw_pcie *pci)
  78. {
  79. u32 state;
  80. struct ls_pcie *pcie = to_ls_pcie(pci);
  81. if (!pcie->scfg)
  82. return 0;
  83. regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
  84. state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
  85. if (state < LTSSM_PCIE_L0)
  86. return 0;
  87. return 1;
  88. }
  89. static int ls_pcie_link_up(struct dw_pcie *pci)
  90. {
  91. struct ls_pcie *pcie = to_ls_pcie(pci);
  92. u32 state;
  93. state = (ioread32(pcie->lut + pcie->drvdata->lut_dbg) >>
  94. pcie->drvdata->ltssm_shift) &
  95. LTSSM_STATE_MASK;
  96. if (state < LTSSM_PCIE_L0)
  97. return 0;
  98. return 1;
  99. }
  100. static int ls_pcie_host_init(struct pcie_port *pp)
  101. {
  102. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  103. struct ls_pcie *pcie = to_ls_pcie(pci);
  104. iowrite32(1, pci->dbi_base + PCIE_DBI_RO_WR_EN);
  105. ls_pcie_fix_class(pcie);
  106. ls_pcie_clear_multifunction(pcie);
  107. iowrite32(0, pci->dbi_base + PCIE_DBI_RO_WR_EN);
  108. ls_pcie_drop_msg_tlp(pcie);
  109. dw_pcie_setup_rc(pp);
  110. return 0;
  111. }
  112. static int ls1021_pcie_host_init(struct pcie_port *pp)
  113. {
  114. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  115. struct ls_pcie *pcie = to_ls_pcie(pci);
  116. struct device *dev = pci->dev;
  117. u32 index[2];
  118. int ret;
  119. pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
  120. "fsl,pcie-scfg");
  121. if (IS_ERR(pcie->scfg)) {
  122. ret = PTR_ERR(pcie->scfg);
  123. dev_err(dev, "No syscfg phandle specified\n");
  124. pcie->scfg = NULL;
  125. return ret;
  126. }
  127. if (of_property_read_u32_array(dev->of_node,
  128. "fsl,pcie-scfg", index, 2)) {
  129. pcie->scfg = NULL;
  130. return -EINVAL;
  131. }
  132. pcie->index = index[1];
  133. return ls_pcie_host_init(pp);
  134. }
  135. static int ls_pcie_msi_host_init(struct pcie_port *pp,
  136. struct msi_controller *chip)
  137. {
  138. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  139. struct device *dev = pci->dev;
  140. struct device_node *np = dev->of_node;
  141. struct device_node *msi_node;
  142. /*
  143. * The MSI domain is set by the generic of_msi_configure(). This
  144. * .msi_host_init() function keeps us from doing the default MSI
  145. * domain setup in dw_pcie_host_init() and also enforces the
  146. * requirement that "msi-parent" exists.
  147. */
  148. msi_node = of_parse_phandle(np, "msi-parent", 0);
  149. if (!msi_node) {
  150. dev_err(dev, "failed to find msi-parent\n");
  151. return -EINVAL;
  152. }
  153. return 0;
  154. }
  155. static const struct dw_pcie_host_ops ls1021_pcie_host_ops = {
  156. .host_init = ls1021_pcie_host_init,
  157. .msi_host_init = ls_pcie_msi_host_init,
  158. };
  159. static const struct dw_pcie_host_ops ls_pcie_host_ops = {
  160. .host_init = ls_pcie_host_init,
  161. .msi_host_init = ls_pcie_msi_host_init,
  162. };
  163. static const struct dw_pcie_ops dw_ls1021_pcie_ops = {
  164. .link_up = ls1021_pcie_link_up,
  165. };
  166. static const struct dw_pcie_ops dw_ls_pcie_ops = {
  167. .link_up = ls_pcie_link_up,
  168. };
  169. static struct ls_pcie_drvdata ls1021_drvdata = {
  170. .ops = &ls1021_pcie_host_ops,
  171. .dw_pcie_ops = &dw_ls1021_pcie_ops,
  172. };
  173. static struct ls_pcie_drvdata ls1043_drvdata = {
  174. .lut_offset = 0x10000,
  175. .ltssm_shift = 24,
  176. .lut_dbg = 0x7fc,
  177. .ops = &ls_pcie_host_ops,
  178. .dw_pcie_ops = &dw_ls_pcie_ops,
  179. };
  180. static struct ls_pcie_drvdata ls1046_drvdata = {
  181. .lut_offset = 0x80000,
  182. .ltssm_shift = 24,
  183. .lut_dbg = 0x407fc,
  184. .ops = &ls_pcie_host_ops,
  185. .dw_pcie_ops = &dw_ls_pcie_ops,
  186. };
  187. static struct ls_pcie_drvdata ls2080_drvdata = {
  188. .lut_offset = 0x80000,
  189. .ltssm_shift = 0,
  190. .lut_dbg = 0x7fc,
  191. .ops = &ls_pcie_host_ops,
  192. .dw_pcie_ops = &dw_ls_pcie_ops,
  193. };
  194. static const struct of_device_id ls_pcie_of_match[] = {
  195. { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
  196. { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
  197. { .compatible = "fsl,ls1046a-pcie", .data = &ls1046_drvdata },
  198. { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
  199. { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
  200. { },
  201. };
  202. static int __init ls_add_pcie_port(struct ls_pcie *pcie)
  203. {
  204. struct dw_pcie *pci = pcie->pci;
  205. struct pcie_port *pp = &pci->pp;
  206. struct device *dev = pci->dev;
  207. int ret;
  208. pp->ops = pcie->drvdata->ops;
  209. ret = dw_pcie_host_init(pp);
  210. if (ret) {
  211. dev_err(dev, "failed to initialize host\n");
  212. return ret;
  213. }
  214. return 0;
  215. }
  216. static int __init ls_pcie_probe(struct platform_device *pdev)
  217. {
  218. struct device *dev = &pdev->dev;
  219. struct dw_pcie *pci;
  220. struct ls_pcie *pcie;
  221. struct resource *dbi_base;
  222. int ret;
  223. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  224. if (!pcie)
  225. return -ENOMEM;
  226. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  227. if (!pci)
  228. return -ENOMEM;
  229. pcie->drvdata = of_device_get_match_data(dev);
  230. pci->dev = dev;
  231. pci->ops = pcie->drvdata->dw_pcie_ops;
  232. pcie->pci = pci;
  233. dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
  234. pci->dbi_base = devm_pci_remap_cfg_resource(dev, dbi_base);
  235. if (IS_ERR(pci->dbi_base))
  236. return PTR_ERR(pci->dbi_base);
  237. pcie->lut = pci->dbi_base + pcie->drvdata->lut_offset;
  238. if (!ls_pcie_is_bridge(pcie))
  239. return -ENODEV;
  240. platform_set_drvdata(pdev, pcie);
  241. ret = ls_add_pcie_port(pcie);
  242. if (ret < 0)
  243. return ret;
  244. return 0;
  245. }
  246. static struct platform_driver ls_pcie_driver = {
  247. .driver = {
  248. .name = "layerscape-pcie",
  249. .of_match_table = ls_pcie_of_match,
  250. .suppress_bind_attrs = true,
  251. },
  252. };
  253. builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);