amd_shared.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef __AMD_SHARED_H__
  23. #define __AMD_SHARED_H__
  24. #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */
  25. struct seq_file;
  26. /*
  27. * Supported ASIC types
  28. */
  29. enum amd_asic_type {
  30. CHIP_TAHITI = 0,
  31. CHIP_PITCAIRN,
  32. CHIP_VERDE,
  33. CHIP_OLAND,
  34. CHIP_HAINAN,
  35. CHIP_BONAIRE,
  36. CHIP_KAVERI,
  37. CHIP_KABINI,
  38. CHIP_HAWAII,
  39. CHIP_MULLINS,
  40. CHIP_TOPAZ,
  41. CHIP_TONGA,
  42. CHIP_FIJI,
  43. CHIP_CARRIZO,
  44. CHIP_STONEY,
  45. CHIP_POLARIS10,
  46. CHIP_POLARIS11,
  47. CHIP_POLARIS12,
  48. CHIP_VEGA10,
  49. CHIP_RAVEN,
  50. CHIP_LAST,
  51. };
  52. /*
  53. * Chip flags
  54. */
  55. enum amd_chip_flags {
  56. AMD_ASIC_MASK = 0x0000ffffUL,
  57. AMD_FLAGS_MASK = 0xffff0000UL,
  58. AMD_IS_MOBILITY = 0x00010000UL,
  59. AMD_IS_APU = 0x00020000UL,
  60. AMD_IS_PX = 0x00040000UL,
  61. AMD_EXP_HW_SUPPORT = 0x00080000UL,
  62. };
  63. enum amd_ip_block_type {
  64. AMD_IP_BLOCK_TYPE_COMMON,
  65. AMD_IP_BLOCK_TYPE_GMC,
  66. AMD_IP_BLOCK_TYPE_IH,
  67. AMD_IP_BLOCK_TYPE_SMC,
  68. AMD_IP_BLOCK_TYPE_PSP,
  69. AMD_IP_BLOCK_TYPE_DCE,
  70. AMD_IP_BLOCK_TYPE_GFX,
  71. AMD_IP_BLOCK_TYPE_SDMA,
  72. AMD_IP_BLOCK_TYPE_UVD,
  73. AMD_IP_BLOCK_TYPE_VCE,
  74. AMD_IP_BLOCK_TYPE_ACP,
  75. AMD_IP_BLOCK_TYPE_VCN
  76. };
  77. enum amd_clockgating_state {
  78. AMD_CG_STATE_GATE = 0,
  79. AMD_CG_STATE_UNGATE,
  80. };
  81. enum amd_dpm_forced_level {
  82. AMD_DPM_FORCED_LEVEL_AUTO = 0x1,
  83. AMD_DPM_FORCED_LEVEL_MANUAL = 0x2,
  84. AMD_DPM_FORCED_LEVEL_LOW = 0x4,
  85. AMD_DPM_FORCED_LEVEL_HIGH = 0x8,
  86. AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD = 0x10,
  87. AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK = 0x20,
  88. AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK = 0x40,
  89. AMD_DPM_FORCED_LEVEL_PROFILE_PEAK = 0x80,
  90. AMD_DPM_FORCED_LEVEL_PROFILE_EXIT = 0x100,
  91. };
  92. enum amd_powergating_state {
  93. AMD_PG_STATE_GATE = 0,
  94. AMD_PG_STATE_UNGATE,
  95. };
  96. struct amd_vce_state {
  97. /* vce clocks */
  98. u32 evclk;
  99. u32 ecclk;
  100. /* gpu clocks */
  101. u32 sclk;
  102. u32 mclk;
  103. u8 clk_idx;
  104. u8 pstate;
  105. };
  106. #define AMD_MAX_VCE_LEVELS 6
  107. enum amd_vce_level {
  108. AMD_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  109. AMD_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  110. AMD_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  111. AMD_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  112. AMD_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  113. AMD_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  114. };
  115. enum amd_pp_profile_type {
  116. AMD_PP_GFX_PROFILE,
  117. AMD_PP_COMPUTE_PROFILE,
  118. };
  119. struct amd_pp_profile {
  120. enum amd_pp_profile_type type;
  121. uint32_t min_sclk;
  122. uint32_t min_mclk;
  123. uint16_t activity_threshold;
  124. uint8_t up_hyst;
  125. uint8_t down_hyst;
  126. };
  127. enum amd_fan_ctrl_mode {
  128. AMD_FAN_CTRL_NONE = 0,
  129. AMD_FAN_CTRL_MANUAL = 1,
  130. AMD_FAN_CTRL_AUTO = 2,
  131. };
  132. enum pp_clock_type {
  133. PP_SCLK,
  134. PP_MCLK,
  135. PP_PCIE,
  136. };
  137. /* CG flags */
  138. #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0)
  139. #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1)
  140. #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2)
  141. #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3)
  142. #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4)
  143. #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  144. #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6)
  145. #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  146. #define AMD_CG_SUPPORT_MC_LS (1 << 8)
  147. #define AMD_CG_SUPPORT_MC_MGCG (1 << 9)
  148. #define AMD_CG_SUPPORT_SDMA_LS (1 << 10)
  149. #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11)
  150. #define AMD_CG_SUPPORT_BIF_LS (1 << 12)
  151. #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13)
  152. #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14)
  153. #define AMD_CG_SUPPORT_HDP_LS (1 << 15)
  154. #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16)
  155. #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17)
  156. #define AMD_CG_SUPPORT_DRM_LS (1 << 18)
  157. #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19)
  158. #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20)
  159. #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21)
  160. #define AMD_CG_SUPPORT_DRM_MGCG (1 << 22)
  161. #define AMD_CG_SUPPORT_DF_MGCG (1 << 23)
  162. /* PG flags */
  163. #define AMD_PG_SUPPORT_GFX_PG (1 << 0)
  164. #define AMD_PG_SUPPORT_GFX_SMG (1 << 1)
  165. #define AMD_PG_SUPPORT_GFX_DMG (1 << 2)
  166. #define AMD_PG_SUPPORT_UVD (1 << 3)
  167. #define AMD_PG_SUPPORT_VCE (1 << 4)
  168. #define AMD_PG_SUPPORT_CP (1 << 5)
  169. #define AMD_PG_SUPPORT_GDS (1 << 6)
  170. #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  171. #define AMD_PG_SUPPORT_SDMA (1 << 8)
  172. #define AMD_PG_SUPPORT_ACP (1 << 9)
  173. #define AMD_PG_SUPPORT_SAMU (1 << 10)
  174. #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11)
  175. #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12)
  176. #define AMD_PG_SUPPORT_MMHUB (1 << 13)
  177. enum amd_pm_state_type {
  178. /* not used for dpm */
  179. POWER_STATE_TYPE_DEFAULT,
  180. POWER_STATE_TYPE_POWERSAVE,
  181. /* user selectable states */
  182. POWER_STATE_TYPE_BATTERY,
  183. POWER_STATE_TYPE_BALANCED,
  184. POWER_STATE_TYPE_PERFORMANCE,
  185. /* internal states */
  186. POWER_STATE_TYPE_INTERNAL_UVD,
  187. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  188. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  189. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  190. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  191. POWER_STATE_TYPE_INTERNAL_BOOT,
  192. POWER_STATE_TYPE_INTERNAL_THERMAL,
  193. POWER_STATE_TYPE_INTERNAL_ACPI,
  194. POWER_STATE_TYPE_INTERNAL_ULV,
  195. POWER_STATE_TYPE_INTERNAL_3DPERF,
  196. };
  197. struct amd_ip_funcs {
  198. /* Name of IP block */
  199. char *name;
  200. /* sets up early driver state (pre sw_init), does not configure hw - Optional */
  201. int (*early_init)(void *handle);
  202. /* sets up late driver/hw state (post hw_init) - Optional */
  203. int (*late_init)(void *handle);
  204. /* sets up driver state, does not configure hw */
  205. int (*sw_init)(void *handle);
  206. /* tears down driver state, does not configure hw */
  207. int (*sw_fini)(void *handle);
  208. /* sets up the hw state */
  209. int (*hw_init)(void *handle);
  210. /* tears down the hw state */
  211. int (*hw_fini)(void *handle);
  212. void (*late_fini)(void *handle);
  213. /* handles IP specific hw/sw changes for suspend */
  214. int (*suspend)(void *handle);
  215. /* handles IP specific hw/sw changes for resume */
  216. int (*resume)(void *handle);
  217. /* returns current IP block idle status */
  218. bool (*is_idle)(void *handle);
  219. /* poll for idle */
  220. int (*wait_for_idle)(void *handle);
  221. /* check soft reset the IP block */
  222. bool (*check_soft_reset)(void *handle);
  223. /* pre soft reset the IP block */
  224. int (*pre_soft_reset)(void *handle);
  225. /* soft reset the IP block */
  226. int (*soft_reset)(void *handle);
  227. /* post soft reset the IP block */
  228. int (*post_soft_reset)(void *handle);
  229. /* enable/disable cg for the IP block */
  230. int (*set_clockgating_state)(void *handle,
  231. enum amd_clockgating_state state);
  232. /* enable/disable pg for the IP block */
  233. int (*set_powergating_state)(void *handle,
  234. enum amd_powergating_state state);
  235. /* get current clockgating status */
  236. void (*get_clockgating_state)(void *handle, u32 *flags);
  237. };
  238. enum amd_pp_task;
  239. struct pp_states_info;
  240. struct amd_pm_funcs {
  241. int (*get_temperature)(void *handle);
  242. int (*pre_set_power_state)(void *handle);
  243. int (*set_power_state)(void *handle);
  244. void (*post_set_power_state)(void *handle);
  245. void (*display_configuration_changed)(void *handle);
  246. u32 (*get_sclk)(void *handle, bool low);
  247. u32 (*get_mclk)(void *handle, bool low);
  248. void (*print_power_state)(void *handle, void *ps);
  249. void (*debugfs_print_current_performance_level)(void *handle, struct seq_file *m);
  250. int (*force_performance_level)(void *handle, enum amd_dpm_forced_level level);
  251. bool (*vblank_too_short)(void *handle);
  252. void (*powergate_uvd)(void *handle, bool gate);
  253. void (*powergate_vce)(void *handle, bool gate);
  254. void (*enable_bapm)(void *handle, bool enable);
  255. void (*set_fan_control_mode)(void *handle, u32 mode);
  256. u32 (*get_fan_control_mode)(void *handle);
  257. int (*set_fan_speed_percent)(void *handle, u32 speed);
  258. int (*get_fan_speed_percent)(void *handle, u32 *speed);
  259. int (*force_clock_level)(void *handle, enum pp_clock_type type, uint32_t mask);
  260. int (*print_clock_levels)(void *handle, enum pp_clock_type type, char *buf);
  261. int (*get_sclk_od)(void *handle);
  262. int (*set_sclk_od)(void *handle, uint32_t value);
  263. int (*get_mclk_od)(void *handle);
  264. int (*set_mclk_od)(void *handle, uint32_t value);
  265. int (*check_state_equal)(void *handle,
  266. void *cps,
  267. void *rps,
  268. bool *equal);
  269. int (*read_sensor)(void *handle, int idx, void *value,
  270. int *size);
  271. struct amd_vce_state* (*get_vce_clock_state)(void *handle, u32 idx);
  272. int (*reset_power_profile_state)(void *handle,
  273. struct amd_pp_profile *request);
  274. int (*get_power_profile_state)(void *handle,
  275. struct amd_pp_profile *query);
  276. int (*set_power_profile_state)(void *handle,
  277. struct amd_pp_profile *request);
  278. int (*switch_power_profile)(void *handle,
  279. enum amd_pp_profile_type type);
  280. int (*load_firmware)(void *handle);
  281. int (*wait_for_fw_loading_complete)(void *handle);
  282. enum amd_dpm_forced_level (*get_performance_level)(void *handle);
  283. enum amd_pm_state_type (*get_current_power_state)(void *handle);
  284. int (*dispatch_tasks)(void *handle, enum amd_pp_task task_id,
  285. void *input, void *output);
  286. int (*get_fan_speed_rpm)(void *handle, uint32_t *rpm);
  287. int (*get_pp_num_states)(void *handle, struct pp_states_info *data);
  288. int (*get_pp_table)(void *handle, char **table);
  289. int (*set_pp_table)(void *handle, const char *buf, size_t size);
  290. };
  291. #endif /* __AMD_SHARED_H__ */