amdgpu_vm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König
  23. */
  24. #ifndef __AMDGPU_VM_H__
  25. #define __AMDGPU_VM_H__
  26. #include <linux/idr.h>
  27. #include <linux/kfifo.h>
  28. #include <linux/rbtree.h>
  29. #include <drm/gpu_scheduler.h>
  30. #include <drm/drm_file.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include "amdgpu_sync.h"
  33. #include "amdgpu_ring.h"
  34. #include "amdgpu_ids.h"
  35. struct amdgpu_bo_va;
  36. struct amdgpu_job;
  37. struct amdgpu_bo_list_entry;
  38. /*
  39. * GPUVM handling
  40. */
  41. /* Maximum number of PTEs the hardware can write with one command */
  42. #define AMDGPU_VM_MAX_UPDATE_SIZE 0x3FFFF
  43. /* number of entries in page table */
  44. #define AMDGPU_VM_PTE_COUNT(adev) (1 << (adev)->vm_manager.block_size)
  45. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  46. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  47. #define AMDGPU_PTE_VALID (1ULL << 0)
  48. #define AMDGPU_PTE_SYSTEM (1ULL << 1)
  49. #define AMDGPU_PTE_SNOOPED (1ULL << 2)
  50. /* VI only */
  51. #define AMDGPU_PTE_EXECUTABLE (1ULL << 4)
  52. #define AMDGPU_PTE_READABLE (1ULL << 5)
  53. #define AMDGPU_PTE_WRITEABLE (1ULL << 6)
  54. #define AMDGPU_PTE_FRAG(x) ((x & 0x1fULL) << 7)
  55. /* TILED for VEGA10, reserved for older ASICs */
  56. #define AMDGPU_PTE_PRT (1ULL << 51)
  57. /* PDE is handled as PTE for VEGA10 */
  58. #define AMDGPU_PDE_PTE (1ULL << 54)
  59. /* PTE is handled as PDE for VEGA10 (Translate Further) */
  60. #define AMDGPU_PTE_TF (1ULL << 56)
  61. /* PDE Block Fragment Size for VEGA10 */
  62. #define AMDGPU_PDE_BFS(a) ((uint64_t)a << 59)
  63. /* For GFX9 */
  64. #define AMDGPU_PTE_MTYPE(a) ((uint64_t)a << 57)
  65. #define AMDGPU_PTE_MTYPE_MASK AMDGPU_PTE_MTYPE(3ULL)
  66. #define AMDGPU_MTYPE_NC 0
  67. #define AMDGPU_MTYPE_CC 2
  68. #define AMDGPU_PTE_DEFAULT_ATC (AMDGPU_PTE_SYSTEM \
  69. | AMDGPU_PTE_SNOOPED \
  70. | AMDGPU_PTE_EXECUTABLE \
  71. | AMDGPU_PTE_READABLE \
  72. | AMDGPU_PTE_WRITEABLE \
  73. | AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_CC))
  74. /* How to programm VM fault handling */
  75. #define AMDGPU_VM_FAULT_STOP_NEVER 0
  76. #define AMDGPU_VM_FAULT_STOP_FIRST 1
  77. #define AMDGPU_VM_FAULT_STOP_ALWAYS 2
  78. /* max number of VMHUB */
  79. #define AMDGPU_MAX_VMHUBS 2
  80. #define AMDGPU_GFXHUB 0
  81. #define AMDGPU_MMHUB 1
  82. /* hardcode that limit for now */
  83. #define AMDGPU_VA_RESERVED_SIZE (1ULL << 20)
  84. /* VA hole for 48bit addresses on Vega10 */
  85. #define AMDGPU_VA_HOLE_START 0x0000800000000000ULL
  86. #define AMDGPU_VA_HOLE_END 0xffff800000000000ULL
  87. /*
  88. * Hardware is programmed as if the hole doesn't exists with start and end
  89. * address values.
  90. *
  91. * This mask is used to remove the upper 16bits of the VA and so come up with
  92. * the linear addr value.
  93. */
  94. #define AMDGPU_VA_HOLE_MASK 0x0000ffffffffffffULL
  95. /* max vmids dedicated for process */
  96. #define AMDGPU_VM_MAX_RESERVED_VMID 1
  97. #define AMDGPU_VM_CONTEXT_GFX 0
  98. #define AMDGPU_VM_CONTEXT_COMPUTE 1
  99. /* See vm_update_mode */
  100. #define AMDGPU_VM_USE_CPU_FOR_GFX (1 << 0)
  101. #define AMDGPU_VM_USE_CPU_FOR_COMPUTE (1 << 1)
  102. /* VMPT level enumerate, and the hiberachy is:
  103. * PDB2->PDB1->PDB0->PTB
  104. */
  105. enum amdgpu_vm_level {
  106. AMDGPU_VM_PDB2,
  107. AMDGPU_VM_PDB1,
  108. AMDGPU_VM_PDB0,
  109. AMDGPU_VM_PTB
  110. };
  111. /* base structure for tracking BO usage in a VM */
  112. struct amdgpu_vm_bo_base {
  113. /* constant after initialization */
  114. struct amdgpu_vm *vm;
  115. struct amdgpu_bo *bo;
  116. /* protected by bo being reserved */
  117. struct list_head bo_list;
  118. /* protected by spinlock */
  119. struct list_head vm_status;
  120. /* protected by the BO being reserved */
  121. bool moved;
  122. };
  123. struct amdgpu_vm_pt {
  124. struct amdgpu_vm_bo_base base;
  125. bool huge;
  126. /* array of page tables, one for each directory entry */
  127. struct amdgpu_vm_pt *entries;
  128. };
  129. /* provided by hw blocks that can write ptes, e.g., sdma */
  130. struct amdgpu_vm_pte_funcs {
  131. /* number of dw to reserve per operation */
  132. unsigned copy_pte_num_dw;
  133. /* copy pte entries from GART */
  134. void (*copy_pte)(struct amdgpu_ib *ib,
  135. uint64_t pe, uint64_t src,
  136. unsigned count);
  137. /* write pte one entry at a time with addr mapping */
  138. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  139. uint64_t value, unsigned count,
  140. uint32_t incr);
  141. /* for linear pte/pde updates without addr mapping */
  142. void (*set_pte_pde)(struct amdgpu_ib *ib,
  143. uint64_t pe,
  144. uint64_t addr, unsigned count,
  145. uint32_t incr, uint64_t flags);
  146. };
  147. #define AMDGPU_VM_FAULT(pasid, addr) (((u64)(pasid) << 48) | (addr))
  148. #define AMDGPU_VM_FAULT_PASID(fault) ((u64)(fault) >> 48)
  149. #define AMDGPU_VM_FAULT_ADDR(fault) ((u64)(fault) & 0xfffffffff000ULL)
  150. struct amdgpu_task_info {
  151. char process_name[TASK_COMM_LEN];
  152. char task_name[TASK_COMM_LEN];
  153. pid_t pid;
  154. pid_t tgid;
  155. };
  156. struct amdgpu_vm {
  157. /* tree of virtual addresses mapped */
  158. struct rb_root_cached va;
  159. /* BOs who needs a validation */
  160. struct list_head evicted;
  161. /* PT BOs which relocated and their parent need an update */
  162. struct list_head relocated;
  163. /* BOs moved, but not yet updated in the PT */
  164. struct list_head moved;
  165. spinlock_t moved_lock;
  166. /* All BOs of this VM not currently in the state machine */
  167. struct list_head idle;
  168. /* BO mappings freed, but not yet updated in the PT */
  169. struct list_head freed;
  170. /* contains the page directory */
  171. struct amdgpu_vm_pt root;
  172. struct dma_fence *last_update;
  173. /* Scheduler entity for page table updates */
  174. struct drm_sched_entity entity;
  175. unsigned int pasid;
  176. /* dedicated to vm */
  177. struct amdgpu_vmid *reserved_vmid[AMDGPU_MAX_VMHUBS];
  178. /* Flag to indicate if VM tables are updated by CPU or GPU (SDMA) */
  179. bool use_cpu_for_update;
  180. /* Flag to indicate ATS support from PTE for GFX9 */
  181. bool pte_support_ats;
  182. /* Up to 128 pending retry page faults */
  183. DECLARE_KFIFO(faults, u64, 128);
  184. /* Limit non-retry fault storms */
  185. unsigned int fault_credit;
  186. /* Points to the KFD process VM info */
  187. struct amdkfd_process_info *process_info;
  188. /* List node in amdkfd_process_info.vm_list_head */
  189. struct list_head vm_list_node;
  190. /* Valid while the PD is reserved or fenced */
  191. uint64_t pd_phys_addr;
  192. /* Some basic info about the task */
  193. struct amdgpu_task_info task_info;
  194. /* Store positions of group of BOs */
  195. struct ttm_lru_bulk_move lru_bulk_move;
  196. /* mark whether can do the bulk move */
  197. bool bulk_moveable;
  198. };
  199. struct amdgpu_vm_manager {
  200. /* Handling of VMIDs */
  201. struct amdgpu_vmid_mgr id_mgr[AMDGPU_MAX_VMHUBS];
  202. /* Handling of VM fences */
  203. u64 fence_context;
  204. unsigned seqno[AMDGPU_MAX_RINGS];
  205. uint64_t max_pfn;
  206. uint32_t num_level;
  207. uint32_t block_size;
  208. uint32_t fragment_size;
  209. enum amdgpu_vm_level root_level;
  210. /* vram base address for page table entry */
  211. u64 vram_base_offset;
  212. /* vm pte handling */
  213. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  214. struct drm_sched_rq *vm_pte_rqs[AMDGPU_MAX_RINGS];
  215. unsigned vm_pte_num_rqs;
  216. /* partial resident texture handling */
  217. spinlock_t prt_lock;
  218. atomic_t num_prt_users;
  219. /* controls how VM page tables are updated for Graphics and Compute.
  220. * BIT0[= 0] Graphics updated by SDMA [= 1] by CPU
  221. * BIT1[= 0] Compute updated by SDMA [= 1] by CPU
  222. */
  223. int vm_update_mode;
  224. /* PASID to VM mapping, will be used in interrupt context to
  225. * look up VM of a page fault
  226. */
  227. struct idr pasid_idr;
  228. spinlock_t pasid_lock;
  229. };
  230. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  231. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  232. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  233. void amdgpu_vm_manager_init(struct amdgpu_device *adev);
  234. void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
  235. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  236. int vm_context, unsigned int pasid);
  237. int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  238. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  239. bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
  240. unsigned int pasid);
  241. void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
  242. struct list_head *validated,
  243. struct amdgpu_bo_list_entry *entry);
  244. bool amdgpu_vm_ready(struct amdgpu_vm *vm);
  245. int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  246. int (*callback)(void *p, struct amdgpu_bo *bo),
  247. void *param);
  248. int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
  249. struct amdgpu_vm *vm,
  250. uint64_t saddr, uint64_t size);
  251. int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync);
  252. int amdgpu_vm_update_directories(struct amdgpu_device *adev,
  253. struct amdgpu_vm *vm);
  254. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  255. struct amdgpu_vm *vm,
  256. struct dma_fence **fence);
  257. int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
  258. struct amdgpu_vm *vm);
  259. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  260. struct amdgpu_bo_va *bo_va,
  261. bool clear);
  262. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  263. struct amdgpu_bo *bo, bool evicted);
  264. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  265. struct amdgpu_bo *bo);
  266. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  267. struct amdgpu_vm *vm,
  268. struct amdgpu_bo *bo);
  269. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  270. struct amdgpu_bo_va *bo_va,
  271. uint64_t addr, uint64_t offset,
  272. uint64_t size, uint64_t flags);
  273. int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
  274. struct amdgpu_bo_va *bo_va,
  275. uint64_t addr, uint64_t offset,
  276. uint64_t size, uint64_t flags);
  277. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  278. struct amdgpu_bo_va *bo_va,
  279. uint64_t addr);
  280. int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
  281. struct amdgpu_vm *vm,
  282. uint64_t saddr, uint64_t size);
  283. struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
  284. uint64_t addr);
  285. void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket);
  286. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  287. struct amdgpu_bo_va *bo_va);
  288. void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
  289. uint32_t fragment_size_default, unsigned max_level,
  290. unsigned max_bits);
  291. int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  292. bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
  293. struct amdgpu_job *job);
  294. void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev);
  295. void amdgpu_vm_get_task_info(struct amdgpu_device *adev, unsigned int pasid,
  296. struct amdgpu_task_info *task_info);
  297. void amdgpu_vm_set_task_info(struct amdgpu_vm *vm);
  298. void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
  299. struct amdgpu_vm *vm);
  300. #endif