uvd_v4_2.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "cikd.h"
  29. #include "uvd/uvd_4_2_d.h"
  30. #include "uvd/uvd_4_2_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_4_1_d.h"
  34. #include "smu/smu_7_0_1_d.h"
  35. #include "smu/smu_7_0_1_sh_mask.h"
  36. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev);
  37. static void uvd_v4_2_init_cg(struct amdgpu_device *adev);
  38. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v4_2_start(struct amdgpu_device *adev);
  41. static void uvd_v4_2_stop(struct amdgpu_device *adev);
  42. static int uvd_v4_2_set_clockgating_state(void *handle,
  43. enum amd_clockgating_state state);
  44. /**
  45. * uvd_v4_2_ring_get_rptr - get read pointer
  46. *
  47. * @ring: amdgpu_ring pointer
  48. *
  49. * Returns the current hardware read pointer
  50. */
  51. static uint32_t uvd_v4_2_ring_get_rptr(struct amdgpu_ring *ring)
  52. {
  53. struct amdgpu_device *adev = ring->adev;
  54. return RREG32(mmUVD_RBC_RB_RPTR);
  55. }
  56. /**
  57. * uvd_v4_2_ring_get_wptr - get write pointer
  58. *
  59. * @ring: amdgpu_ring pointer
  60. *
  61. * Returns the current hardware write pointer
  62. */
  63. static uint32_t uvd_v4_2_ring_get_wptr(struct amdgpu_ring *ring)
  64. {
  65. struct amdgpu_device *adev = ring->adev;
  66. return RREG32(mmUVD_RBC_RB_WPTR);
  67. }
  68. /**
  69. * uvd_v4_2_ring_set_wptr - set write pointer
  70. *
  71. * @ring: amdgpu_ring pointer
  72. *
  73. * Commits the write pointer to the hardware
  74. */
  75. static void uvd_v4_2_ring_set_wptr(struct amdgpu_ring *ring)
  76. {
  77. struct amdgpu_device *adev = ring->adev;
  78. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  79. }
  80. static int uvd_v4_2_early_init(void *handle)
  81. {
  82. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  83. uvd_v4_2_set_ring_funcs(adev);
  84. uvd_v4_2_set_irq_funcs(adev);
  85. return 0;
  86. }
  87. static int uvd_v4_2_sw_init(void *handle)
  88. {
  89. struct amdgpu_ring *ring;
  90. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  91. int r;
  92. /* UVD TRAP */
  93. r = amdgpu_irq_add_id(adev, 124, &adev->uvd.irq);
  94. if (r)
  95. return r;
  96. r = amdgpu_uvd_sw_init(adev);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_resume(adev);
  100. if (r)
  101. return r;
  102. ring = &adev->uvd.ring;
  103. sprintf(ring->name, "uvd");
  104. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  105. return r;
  106. }
  107. static int uvd_v4_2_sw_fini(void *handle)
  108. {
  109. int r;
  110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  111. r = amdgpu_uvd_suspend(adev);
  112. if (r)
  113. return r;
  114. r = amdgpu_uvd_sw_fini(adev);
  115. if (r)
  116. return r;
  117. return r;
  118. }
  119. /**
  120. * uvd_v4_2_hw_init - start and test UVD block
  121. *
  122. * @adev: amdgpu_device pointer
  123. *
  124. * Initialize the hardware, boot up the VCPU and do some testing
  125. */
  126. static int uvd_v4_2_hw_init(void *handle)
  127. {
  128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  129. struct amdgpu_ring *ring = &adev->uvd.ring;
  130. uint32_t tmp;
  131. int r;
  132. uvd_v4_2_init_cg(adev);
  133. uvd_v4_2_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  134. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  135. r = uvd_v4_2_start(adev);
  136. if (r)
  137. goto done;
  138. ring->ready = true;
  139. r = amdgpu_ring_test_ring(ring);
  140. if (r) {
  141. ring->ready = false;
  142. goto done;
  143. }
  144. r = amdgpu_ring_alloc(ring, 10);
  145. if (r) {
  146. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  147. goto done;
  148. }
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  156. amdgpu_ring_write(ring, tmp);
  157. amdgpu_ring_write(ring, 0xFFFFF);
  158. /* Clear timeout status bits */
  159. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  160. amdgpu_ring_write(ring, 0x8);
  161. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  162. amdgpu_ring_write(ring, 3);
  163. amdgpu_ring_commit(ring);
  164. done:
  165. if (!r)
  166. DRM_INFO("UVD initialized successfully.\n");
  167. return r;
  168. }
  169. /**
  170. * uvd_v4_2_hw_fini - stop the hardware block
  171. *
  172. * @adev: amdgpu_device pointer
  173. *
  174. * Stop the UVD block, mark ring as not ready any more
  175. */
  176. static int uvd_v4_2_hw_fini(void *handle)
  177. {
  178. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  179. struct amdgpu_ring *ring = &adev->uvd.ring;
  180. uvd_v4_2_stop(adev);
  181. ring->ready = false;
  182. return 0;
  183. }
  184. static int uvd_v4_2_suspend(void *handle)
  185. {
  186. int r;
  187. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  188. r = uvd_v4_2_hw_fini(adev);
  189. if (r)
  190. return r;
  191. r = amdgpu_uvd_suspend(adev);
  192. if (r)
  193. return r;
  194. return r;
  195. }
  196. static int uvd_v4_2_resume(void *handle)
  197. {
  198. int r;
  199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  200. r = amdgpu_uvd_resume(adev);
  201. if (r)
  202. return r;
  203. r = uvd_v4_2_hw_init(adev);
  204. if (r)
  205. return r;
  206. return r;
  207. }
  208. /**
  209. * uvd_v4_2_start - start UVD block
  210. *
  211. * @adev: amdgpu_device pointer
  212. *
  213. * Setup and start the UVD block
  214. */
  215. static int uvd_v4_2_start(struct amdgpu_device *adev)
  216. {
  217. struct amdgpu_ring *ring = &adev->uvd.ring;
  218. uint32_t rb_bufsz;
  219. int i, j, r;
  220. /* disable byte swapping */
  221. u32 lmi_swap_cntl = 0;
  222. u32 mp_swap_cntl = 0;
  223. uvd_v4_2_mc_resume(adev);
  224. /* disable interupt */
  225. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  226. /* Stall UMC and register bus before resetting VCPU */
  227. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  228. mdelay(1);
  229. /* put LMI, VCPU, RBC etc... into reset */
  230. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  231. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  232. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  233. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  234. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  235. mdelay(5);
  236. /* take UVD block out of reset */
  237. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  238. mdelay(5);
  239. /* initialize UVD memory controller */
  240. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  241. (1 << 21) | (1 << 9) | (1 << 20));
  242. #ifdef __BIG_ENDIAN
  243. /* swap (8 in 32) RB and IB */
  244. lmi_swap_cntl = 0xa;
  245. mp_swap_cntl = 0;
  246. #endif
  247. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  248. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  249. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  250. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  251. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  252. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  253. WREG32(mmUVD_MPC_SET_ALU, 0);
  254. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  255. /* take all subblocks out of reset, except VCPU */
  256. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  257. mdelay(5);
  258. /* enable VCPU clock */
  259. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  260. /* enable UMC */
  261. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  262. /* boot up the VCPU */
  263. WREG32(mmUVD_SOFT_RESET, 0);
  264. mdelay(10);
  265. for (i = 0; i < 10; ++i) {
  266. uint32_t status;
  267. for (j = 0; j < 100; ++j) {
  268. status = RREG32(mmUVD_STATUS);
  269. if (status & 2)
  270. break;
  271. mdelay(10);
  272. }
  273. r = 0;
  274. if (status & 2)
  275. break;
  276. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  277. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  278. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  279. mdelay(10);
  280. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  281. mdelay(10);
  282. r = -1;
  283. }
  284. if (r) {
  285. DRM_ERROR("UVD not responding, giving up!!!\n");
  286. return r;
  287. }
  288. /* enable interupt */
  289. WREG32_P(mmUVD_MASTINT_EN, 3<<1, ~(3 << 1));
  290. /* force RBC into idle state */
  291. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  292. /* Set the write pointer delay */
  293. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  294. /* programm the 4GB memory segment for rptr and ring buffer */
  295. WREG32(mmUVD_LMI_EXT40_ADDR, upper_32_bits(ring->gpu_addr) |
  296. (0x7 << 16) | (0x1 << 31));
  297. /* Initialize the ring buffer's read and write pointers */
  298. WREG32(mmUVD_RBC_RB_RPTR, 0x0);
  299. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  300. WREG32(mmUVD_RBC_RB_WPTR, ring->wptr);
  301. /* set the ring address */
  302. WREG32(mmUVD_RBC_RB_BASE, ring->gpu_addr);
  303. /* Set ring buffer size */
  304. rb_bufsz = order_base_2(ring->ring_size);
  305. rb_bufsz = (0x1 << 8) | rb_bufsz;
  306. WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
  307. return 0;
  308. }
  309. /**
  310. * uvd_v4_2_stop - stop UVD block
  311. *
  312. * @adev: amdgpu_device pointer
  313. *
  314. * stop the UVD block
  315. */
  316. static void uvd_v4_2_stop(struct amdgpu_device *adev)
  317. {
  318. /* force RBC into idle state */
  319. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  320. /* Stall UMC and register bus before resetting VCPU */
  321. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  322. mdelay(1);
  323. /* put VCPU into reset */
  324. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  325. mdelay(5);
  326. /* disable VCPU clock */
  327. WREG32(mmUVD_VCPU_CNTL, 0x0);
  328. /* Unstall UMC and register bus */
  329. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  330. }
  331. /**
  332. * uvd_v4_2_ring_emit_fence - emit an fence & trap command
  333. *
  334. * @ring: amdgpu_ring pointer
  335. * @fence: fence to emit
  336. *
  337. * Write a fence and a trap command to the ring.
  338. */
  339. static void uvd_v4_2_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  340. unsigned flags)
  341. {
  342. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  343. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  344. amdgpu_ring_write(ring, seq);
  345. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  346. amdgpu_ring_write(ring, addr & 0xffffffff);
  347. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  348. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  349. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  350. amdgpu_ring_write(ring, 0);
  351. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  352. amdgpu_ring_write(ring, 0);
  353. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  354. amdgpu_ring_write(ring, 0);
  355. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  356. amdgpu_ring_write(ring, 2);
  357. }
  358. /**
  359. * uvd_v4_2_ring_emit_hdp_flush - emit an hdp flush
  360. *
  361. * @ring: amdgpu_ring pointer
  362. *
  363. * Emits an hdp flush.
  364. */
  365. static void uvd_v4_2_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  366. {
  367. amdgpu_ring_write(ring, PACKET0(mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  368. amdgpu_ring_write(ring, 0);
  369. }
  370. /**
  371. * uvd_v4_2_ring_hdp_invalidate - emit an hdp invalidate
  372. *
  373. * @ring: amdgpu_ring pointer
  374. *
  375. * Emits an hdp invalidate.
  376. */
  377. static void uvd_v4_2_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  378. {
  379. amdgpu_ring_write(ring, PACKET0(mmHDP_DEBUG0, 0));
  380. amdgpu_ring_write(ring, 1);
  381. }
  382. /**
  383. * uvd_v4_2_ring_test_ring - register write test
  384. *
  385. * @ring: amdgpu_ring pointer
  386. *
  387. * Test if we can successfully write to the context register
  388. */
  389. static int uvd_v4_2_ring_test_ring(struct amdgpu_ring *ring)
  390. {
  391. struct amdgpu_device *adev = ring->adev;
  392. uint32_t tmp = 0;
  393. unsigned i;
  394. int r;
  395. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  396. r = amdgpu_ring_alloc(ring, 3);
  397. if (r) {
  398. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  399. ring->idx, r);
  400. return r;
  401. }
  402. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  403. amdgpu_ring_write(ring, 0xDEADBEEF);
  404. amdgpu_ring_commit(ring);
  405. for (i = 0; i < adev->usec_timeout; i++) {
  406. tmp = RREG32(mmUVD_CONTEXT_ID);
  407. if (tmp == 0xDEADBEEF)
  408. break;
  409. DRM_UDELAY(1);
  410. }
  411. if (i < adev->usec_timeout) {
  412. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  413. ring->idx, i);
  414. } else {
  415. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  416. ring->idx, tmp);
  417. r = -EINVAL;
  418. }
  419. return r;
  420. }
  421. /**
  422. * uvd_v4_2_ring_emit_ib - execute indirect buffer
  423. *
  424. * @ring: amdgpu_ring pointer
  425. * @ib: indirect buffer to execute
  426. *
  427. * Write ring commands to execute the indirect buffer
  428. */
  429. static void uvd_v4_2_ring_emit_ib(struct amdgpu_ring *ring,
  430. struct amdgpu_ib *ib,
  431. unsigned vm_id, bool ctx_switch)
  432. {
  433. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_BASE, 0));
  434. amdgpu_ring_write(ring, ib->gpu_addr);
  435. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  436. amdgpu_ring_write(ring, ib->length_dw);
  437. }
  438. /**
  439. * uvd_v4_2_mc_resume - memory controller programming
  440. *
  441. * @adev: amdgpu_device pointer
  442. *
  443. * Let the UVD memory controller know it's offsets
  444. */
  445. static void uvd_v4_2_mc_resume(struct amdgpu_device *adev)
  446. {
  447. uint64_t addr;
  448. uint32_t size;
  449. /* programm the VCPU memory controller bits 0-27 */
  450. addr = (adev->uvd.gpu_addr + AMDGPU_UVD_FIRMWARE_OFFSET) >> 3;
  451. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4) >> 3;
  452. WREG32(mmUVD_VCPU_CACHE_OFFSET0, addr);
  453. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  454. addr += size;
  455. size = AMDGPU_UVD_HEAP_SIZE >> 3;
  456. WREG32(mmUVD_VCPU_CACHE_OFFSET1, addr);
  457. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  458. addr += size;
  459. size = (AMDGPU_UVD_STACK_SIZE +
  460. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles)) >> 3;
  461. WREG32(mmUVD_VCPU_CACHE_OFFSET2, addr);
  462. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  463. /* bits 28-31 */
  464. addr = (adev->uvd.gpu_addr >> 28) & 0xF;
  465. WREG32(mmUVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  466. /* bits 32-39 */
  467. addr = (adev->uvd.gpu_addr >> 32) & 0xFF;
  468. WREG32(mmUVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  469. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  470. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  471. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  472. }
  473. static void uvd_v4_2_enable_mgcg(struct amdgpu_device *adev,
  474. bool enable)
  475. {
  476. u32 orig, data;
  477. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  478. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  479. data |= 0xfff;
  480. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  481. orig = data = RREG32(mmUVD_CGC_CTRL);
  482. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  483. if (orig != data)
  484. WREG32(mmUVD_CGC_CTRL, data);
  485. } else {
  486. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  487. data &= ~0xfff;
  488. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  489. orig = data = RREG32(mmUVD_CGC_CTRL);
  490. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  491. if (orig != data)
  492. WREG32(mmUVD_CGC_CTRL, data);
  493. }
  494. }
  495. static void uvd_v4_2_set_dcm(struct amdgpu_device *adev,
  496. bool sw_mode)
  497. {
  498. u32 tmp, tmp2;
  499. WREG32_FIELD(UVD_CGC_GATE, REGS, 0);
  500. tmp = RREG32(mmUVD_CGC_CTRL);
  501. tmp &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK | UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  502. tmp |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  503. (1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT) |
  504. (4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT);
  505. if (sw_mode) {
  506. tmp &= ~0x7ffff800;
  507. tmp2 = UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK |
  508. UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK |
  509. (7 << UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT);
  510. } else {
  511. tmp |= 0x7ffff800;
  512. tmp2 = 0;
  513. }
  514. WREG32(mmUVD_CGC_CTRL, tmp);
  515. WREG32_UVD_CTX(ixUVD_CGC_CTRL2, tmp2);
  516. }
  517. static void uvd_v4_2_init_cg(struct amdgpu_device *adev)
  518. {
  519. bool hw_mode = true;
  520. if (hw_mode) {
  521. uvd_v4_2_set_dcm(adev, false);
  522. } else {
  523. u32 tmp = RREG32(mmUVD_CGC_CTRL);
  524. tmp &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  525. WREG32(mmUVD_CGC_CTRL, tmp);
  526. }
  527. }
  528. static bool uvd_v4_2_is_idle(void *handle)
  529. {
  530. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  531. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  532. }
  533. static int uvd_v4_2_wait_for_idle(void *handle)
  534. {
  535. unsigned i;
  536. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  537. for (i = 0; i < adev->usec_timeout; i++) {
  538. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  539. return 0;
  540. }
  541. return -ETIMEDOUT;
  542. }
  543. static int uvd_v4_2_soft_reset(void *handle)
  544. {
  545. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  546. uvd_v4_2_stop(adev);
  547. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  548. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  549. mdelay(5);
  550. return uvd_v4_2_start(adev);
  551. }
  552. static int uvd_v4_2_set_interrupt_state(struct amdgpu_device *adev,
  553. struct amdgpu_irq_src *source,
  554. unsigned type,
  555. enum amdgpu_interrupt_state state)
  556. {
  557. // TODO
  558. return 0;
  559. }
  560. static int uvd_v4_2_process_interrupt(struct amdgpu_device *adev,
  561. struct amdgpu_irq_src *source,
  562. struct amdgpu_iv_entry *entry)
  563. {
  564. DRM_DEBUG("IH: UVD TRAP\n");
  565. amdgpu_fence_process(&adev->uvd.ring);
  566. return 0;
  567. }
  568. static int uvd_v4_2_set_clockgating_state(void *handle,
  569. enum amd_clockgating_state state)
  570. {
  571. bool gate = false;
  572. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  573. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  574. return 0;
  575. if (state == AMD_CG_STATE_GATE)
  576. gate = true;
  577. uvd_v4_2_enable_mgcg(adev, gate);
  578. return 0;
  579. }
  580. static int uvd_v4_2_set_powergating_state(void *handle,
  581. enum amd_powergating_state state)
  582. {
  583. /* This doesn't actually powergate the UVD block.
  584. * That's done in the dpm code via the SMC. This
  585. * just re-inits the block as necessary. The actual
  586. * gating still happens in the dpm code. We should
  587. * revisit this when there is a cleaner line between
  588. * the smc and the hw blocks
  589. */
  590. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  591. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  592. return 0;
  593. if (state == AMD_PG_STATE_GATE) {
  594. uvd_v4_2_stop(adev);
  595. return 0;
  596. } else {
  597. return uvd_v4_2_start(adev);
  598. }
  599. }
  600. static const struct amd_ip_funcs uvd_v4_2_ip_funcs = {
  601. .name = "uvd_v4_2",
  602. .early_init = uvd_v4_2_early_init,
  603. .late_init = NULL,
  604. .sw_init = uvd_v4_2_sw_init,
  605. .sw_fini = uvd_v4_2_sw_fini,
  606. .hw_init = uvd_v4_2_hw_init,
  607. .hw_fini = uvd_v4_2_hw_fini,
  608. .suspend = uvd_v4_2_suspend,
  609. .resume = uvd_v4_2_resume,
  610. .is_idle = uvd_v4_2_is_idle,
  611. .wait_for_idle = uvd_v4_2_wait_for_idle,
  612. .soft_reset = uvd_v4_2_soft_reset,
  613. .set_clockgating_state = uvd_v4_2_set_clockgating_state,
  614. .set_powergating_state = uvd_v4_2_set_powergating_state,
  615. };
  616. static const struct amdgpu_ring_funcs uvd_v4_2_ring_funcs = {
  617. .type = AMDGPU_RING_TYPE_UVD,
  618. .align_mask = 0xf,
  619. .nop = PACKET0(mmUVD_NO_OP, 0),
  620. .get_rptr = uvd_v4_2_ring_get_rptr,
  621. .get_wptr = uvd_v4_2_ring_get_wptr,
  622. .set_wptr = uvd_v4_2_ring_set_wptr,
  623. .parse_cs = amdgpu_uvd_ring_parse_cs,
  624. .emit_frame_size =
  625. 2 + /* uvd_v4_2_ring_emit_hdp_flush */
  626. 2 + /* uvd_v4_2_ring_emit_hdp_invalidate */
  627. 14, /* uvd_v4_2_ring_emit_fence x1 no user fence */
  628. .emit_ib_size = 4, /* uvd_v4_2_ring_emit_ib */
  629. .emit_ib = uvd_v4_2_ring_emit_ib,
  630. .emit_fence = uvd_v4_2_ring_emit_fence,
  631. .emit_hdp_flush = uvd_v4_2_ring_emit_hdp_flush,
  632. .emit_hdp_invalidate = uvd_v4_2_ring_emit_hdp_invalidate,
  633. .test_ring = uvd_v4_2_ring_test_ring,
  634. .test_ib = amdgpu_uvd_ring_test_ib,
  635. .insert_nop = amdgpu_ring_insert_nop,
  636. .pad_ib = amdgpu_ring_generic_pad_ib,
  637. .begin_use = amdgpu_uvd_ring_begin_use,
  638. .end_use = amdgpu_uvd_ring_end_use,
  639. };
  640. static void uvd_v4_2_set_ring_funcs(struct amdgpu_device *adev)
  641. {
  642. adev->uvd.ring.funcs = &uvd_v4_2_ring_funcs;
  643. }
  644. static const struct amdgpu_irq_src_funcs uvd_v4_2_irq_funcs = {
  645. .set = uvd_v4_2_set_interrupt_state,
  646. .process = uvd_v4_2_process_interrupt,
  647. };
  648. static void uvd_v4_2_set_irq_funcs(struct amdgpu_device *adev)
  649. {
  650. adev->uvd.irq.num_types = 1;
  651. adev->uvd.irq.funcs = &uvd_v4_2_irq_funcs;
  652. }
  653. const struct amdgpu_ip_block_version uvd_v4_2_ip_block =
  654. {
  655. .type = AMD_IP_BLOCK_TYPE_UVD,
  656. .major = 4,
  657. .minor = 2,
  658. .rev = 0,
  659. .funcs = &uvd_v4_2_ip_funcs,
  660. };