gfx_v6_0.c 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. printk(KERN_ERR
  365. "gfx6: Failed to load firmware \"%s\"\n",
  366. fw_name);
  367. release_firmware(adev->gfx.pfp_fw);
  368. adev->gfx.pfp_fw = NULL;
  369. release_firmware(adev->gfx.me_fw);
  370. adev->gfx.me_fw = NULL;
  371. release_firmware(adev->gfx.ce_fw);
  372. adev->gfx.ce_fw = NULL;
  373. release_firmware(adev->gfx.rlc_fw);
  374. adev->gfx.rlc_fw = NULL;
  375. }
  376. return err;
  377. }
  378. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  379. {
  380. const u32 num_tile_mode_states = 32;
  381. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  382. switch (adev->gfx.config.mem_row_size_in_kb) {
  383. case 1:
  384. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  385. break;
  386. case 2:
  387. default:
  388. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  389. break;
  390. case 4:
  391. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  392. break;
  393. }
  394. if (adev->asic_type == CHIP_VERDE ||
  395. adev->asic_type == CHIP_OLAND ||
  396. adev->asic_type == CHIP_HAINAN) {
  397. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  398. switch (reg_offset) {
  399. case 0:
  400. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  401. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  402. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  404. NUM_BANKS(ADDR_SURF_16_BANK) |
  405. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  406. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  407. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  408. break;
  409. case 1:
  410. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  411. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  413. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  414. NUM_BANKS(ADDR_SURF_16_BANK) |
  415. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  418. break;
  419. case 2:
  420. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  421. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  422. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  423. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  424. NUM_BANKS(ADDR_SURF_16_BANK) |
  425. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  428. break;
  429. case 3:
  430. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  431. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  432. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  434. NUM_BANKS(ADDR_SURF_16_BANK) |
  435. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  438. break;
  439. case 4:
  440. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  441. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  442. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  443. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  444. NUM_BANKS(ADDR_SURF_16_BANK) |
  445. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  448. break;
  449. case 5:
  450. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  451. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  452. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  453. TILE_SPLIT(split_equal_to_row_size) |
  454. NUM_BANKS(ADDR_SURF_16_BANK) |
  455. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  458. break;
  459. case 6:
  460. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  461. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  462. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  463. TILE_SPLIT(split_equal_to_row_size) |
  464. NUM_BANKS(ADDR_SURF_16_BANK) |
  465. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  468. break;
  469. case 7:
  470. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  471. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  472. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  473. TILE_SPLIT(split_equal_to_row_size) |
  474. NUM_BANKS(ADDR_SURF_16_BANK) |
  475. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  476. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  477. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  478. break;
  479. case 8:
  480. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  481. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  482. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  483. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  484. NUM_BANKS(ADDR_SURF_16_BANK) |
  485. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  488. break;
  489. case 9:
  490. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  491. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  492. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  494. NUM_BANKS(ADDR_SURF_16_BANK) |
  495. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  496. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  497. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  498. break;
  499. case 10:
  500. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  501. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  502. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  504. NUM_BANKS(ADDR_SURF_16_BANK) |
  505. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  508. break;
  509. case 11:
  510. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  511. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  512. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  513. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  514. NUM_BANKS(ADDR_SURF_16_BANK) |
  515. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  518. break;
  519. case 12:
  520. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  521. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  522. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  523. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  524. NUM_BANKS(ADDR_SURF_16_BANK) |
  525. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  526. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  527. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  528. break;
  529. case 13:
  530. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  531. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  532. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  533. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  534. NUM_BANKS(ADDR_SURF_16_BANK) |
  535. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  538. break;
  539. case 14:
  540. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  541. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  542. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  544. NUM_BANKS(ADDR_SURF_16_BANK) |
  545. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  546. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  547. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  548. break;
  549. case 15:
  550. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  551. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  552. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  553. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  554. NUM_BANKS(ADDR_SURF_16_BANK) |
  555. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  558. break;
  559. case 16:
  560. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  561. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  562. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  564. NUM_BANKS(ADDR_SURF_16_BANK) |
  565. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  568. break;
  569. case 17:
  570. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  571. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  572. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  573. TILE_SPLIT(split_equal_to_row_size) |
  574. NUM_BANKS(ADDR_SURF_16_BANK) |
  575. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  576. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  577. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  578. break;
  579. case 21:
  580. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  581. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  582. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  583. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  584. NUM_BANKS(ADDR_SURF_16_BANK) |
  585. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  588. break;
  589. case 22:
  590. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  591. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  592. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  594. NUM_BANKS(ADDR_SURF_16_BANK) |
  595. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  598. break;
  599. case 23:
  600. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  601. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  602. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  603. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  604. NUM_BANKS(ADDR_SURF_16_BANK) |
  605. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  608. break;
  609. case 24:
  610. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  611. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  612. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  613. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  614. NUM_BANKS(ADDR_SURF_16_BANK) |
  615. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  618. break;
  619. case 25:
  620. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  621. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  622. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  623. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  624. NUM_BANKS(ADDR_SURF_8_BANK) |
  625. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  628. break;
  629. default:
  630. gb_tile_moden = 0;
  631. break;
  632. }
  633. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  634. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  635. }
  636. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  637. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  638. switch (reg_offset) {
  639. case 0:
  640. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  641. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  642. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  643. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  644. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  645. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  646. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  647. NUM_BANKS(ADDR_SURF_16_BANK));
  648. break;
  649. case 1:
  650. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  651. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  652. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  653. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  654. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  657. NUM_BANKS(ADDR_SURF_16_BANK));
  658. break;
  659. case 2:
  660. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  661. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  662. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  663. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  664. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  665. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  666. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  667. NUM_BANKS(ADDR_SURF_16_BANK));
  668. break;
  669. case 3:
  670. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  671. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  672. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  673. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  674. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  675. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  676. NUM_BANKS(ADDR_SURF_4_BANK) |
  677. TILE_SPLIT(split_equal_to_row_size));
  678. break;
  679. case 4:
  680. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  681. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  682. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  683. break;
  684. case 5:
  685. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  686. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  687. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  689. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  692. NUM_BANKS(ADDR_SURF_2_BANK));
  693. break;
  694. case 6:
  695. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  696. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  697. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  699. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  700. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  701. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  702. NUM_BANKS(ADDR_SURF_2_BANK));
  703. break;
  704. case 7:
  705. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  706. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  707. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  708. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  709. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  712. NUM_BANKS(ADDR_SURF_2_BANK));
  713. break;
  714. case 8:
  715. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED));
  716. break;
  717. case 9:
  718. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  719. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  720. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  721. break;
  722. case 10:
  723. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  724. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  725. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  726. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  727. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  728. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  729. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  730. NUM_BANKS(ADDR_SURF_16_BANK));
  731. break;
  732. case 11:
  733. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  734. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  735. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  736. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  737. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  738. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  739. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  740. NUM_BANKS(ADDR_SURF_16_BANK));
  741. break;
  742. case 12:
  743. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  744. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  745. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  746. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  747. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  750. NUM_BANKS(ADDR_SURF_16_BANK));
  751. break;
  752. case 13:
  753. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  754. ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  755. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  756. break;
  757. case 14:
  758. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  759. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  760. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  761. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  762. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  763. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  764. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  765. NUM_BANKS(ADDR_SURF_16_BANK));
  766. break;
  767. case 15:
  768. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  769. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  770. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  771. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  772. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  773. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  774. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  775. NUM_BANKS(ADDR_SURF_16_BANK));
  776. break;
  777. case 16:
  778. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  779. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  780. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  781. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  782. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  783. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  784. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  785. NUM_BANKS(ADDR_SURF_16_BANK));
  786. break;
  787. case 17:
  788. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  789. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  790. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  791. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  794. NUM_BANKS(ADDR_SURF_16_BANK) |
  795. TILE_SPLIT(split_equal_to_row_size));
  796. break;
  797. case 18:
  798. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  799. ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  800. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16));
  801. break;
  802. case 19:
  803. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  804. ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  805. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  806. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  809. NUM_BANKS(ADDR_SURF_16_BANK) |
  810. TILE_SPLIT(split_equal_to_row_size));
  811. break;
  812. case 20:
  813. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  814. ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  815. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  816. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  819. NUM_BANKS(ADDR_SURF_16_BANK) |
  820. TILE_SPLIT(split_equal_to_row_size));
  821. break;
  822. case 21:
  823. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  824. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  825. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  826. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  827. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  830. NUM_BANKS(ADDR_SURF_4_BANK));
  831. break;
  832. case 22:
  833. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  834. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  835. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  836. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  837. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  840. NUM_BANKS(ADDR_SURF_4_BANK));
  841. break;
  842. case 23:
  843. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  844. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  845. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  846. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  847. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  848. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  849. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  850. NUM_BANKS(ADDR_SURF_2_BANK));
  851. break;
  852. case 24:
  853. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  854. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  855. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  856. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  857. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  860. NUM_BANKS(ADDR_SURF_2_BANK));
  861. break;
  862. case 25:
  863. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  864. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  865. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  866. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  867. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  870. NUM_BANKS(ADDR_SURF_2_BANK));
  871. break;
  872. case 26:
  873. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  874. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  875. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  877. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  878. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  879. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  880. NUM_BANKS(ADDR_SURF_2_BANK));
  881. break;
  882. case 27:
  883. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  884. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  885. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  886. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  887. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  888. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  889. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  890. NUM_BANKS(ADDR_SURF_2_BANK));
  891. break;
  892. case 28:
  893. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  894. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  895. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  896. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  897. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  900. NUM_BANKS(ADDR_SURF_2_BANK));
  901. break;
  902. case 29:
  903. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  904. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  905. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  906. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  907. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  908. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  909. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  910. NUM_BANKS(ADDR_SURF_2_BANK));
  911. break;
  912. case 30:
  913. gb_tile_moden = (MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  914. ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  915. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  916. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  917. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  920. NUM_BANKS(ADDR_SURF_2_BANK));
  921. break;
  922. default:
  923. continue;
  924. }
  925. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  926. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  927. }
  928. } else{
  929. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  930. }
  931. }
  932. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  933. u32 sh_num, u32 instance)
  934. {
  935. u32 data;
  936. if (instance == 0xffffffff)
  937. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  938. else
  939. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  940. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  941. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  942. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  943. else if (se_num == 0xffffffff)
  944. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  945. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  946. else if (sh_num == 0xffffffff)
  947. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  948. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  949. else
  950. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  951. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  952. WREG32(mmGRBM_GFX_INDEX, data);
  953. }
  954. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  955. {
  956. return (u32)(((u64)1 << bit_width) - 1);
  957. }
  958. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  959. u32 max_rb_num_per_se,
  960. u32 sh_per_se)
  961. {
  962. u32 data, mask;
  963. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  964. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  965. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  966. data >>= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  967. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  968. return data & mask;
  969. }
  970. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  971. {
  972. switch (adev->asic_type) {
  973. case CHIP_TAHITI:
  974. case CHIP_PITCAIRN:
  975. *rconf |=
  976. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  977. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  978. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  979. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  980. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  981. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  982. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  983. break;
  984. case CHIP_VERDE:
  985. *rconf |=
  986. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  987. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  988. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  989. break;
  990. case CHIP_OLAND:
  991. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  992. break;
  993. case CHIP_HAINAN:
  994. *rconf |= 0x0;
  995. break;
  996. default:
  997. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  998. break;
  999. }
  1000. }
  1001. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  1002. u32 raster_config, unsigned rb_mask,
  1003. unsigned num_rb)
  1004. {
  1005. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  1006. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  1007. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  1008. unsigned rb_per_se = num_rb / num_se;
  1009. unsigned se_mask[4];
  1010. unsigned se;
  1011. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  1012. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  1013. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  1014. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  1015. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  1016. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  1017. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  1018. for (se = 0; se < num_se; se++) {
  1019. unsigned raster_config_se = raster_config;
  1020. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  1021. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  1022. int idx = (se / 2) * 2;
  1023. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  1024. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  1025. if (!se_mask[idx]) {
  1026. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1027. } else {
  1028. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  1029. }
  1030. }
  1031. pkr0_mask &= rb_mask;
  1032. pkr1_mask &= rb_mask;
  1033. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  1034. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  1035. if (!pkr0_mask) {
  1036. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1037. } else {
  1038. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  1039. }
  1040. }
  1041. if (rb_per_se >= 2) {
  1042. unsigned rb0_mask = 1 << (se * rb_per_se);
  1043. unsigned rb1_mask = rb0_mask << 1;
  1044. rb0_mask &= rb_mask;
  1045. rb1_mask &= rb_mask;
  1046. if (!rb0_mask || !rb1_mask) {
  1047. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  1048. if (!rb0_mask) {
  1049. raster_config_se |=
  1050. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1051. } else {
  1052. raster_config_se |=
  1053. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1054. }
  1055. }
  1056. if (rb_per_se > 2) {
  1057. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1058. rb1_mask = rb0_mask << 1;
  1059. rb0_mask &= rb_mask;
  1060. rb1_mask &= rb_mask;
  1061. if (!rb0_mask || !rb1_mask) {
  1062. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1063. if (!rb0_mask) {
  1064. raster_config_se |=
  1065. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1066. } else {
  1067. raster_config_se |=
  1068. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1069. }
  1070. }
  1071. }
  1072. }
  1073. /* GRBM_GFX_INDEX has a different offset on SI */
  1074. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1075. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1076. }
  1077. /* GRBM_GFX_INDEX has a different offset on SI */
  1078. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1079. }
  1080. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  1081. u32 se_num, u32 sh_per_se,
  1082. u32 max_rb_num_per_se)
  1083. {
  1084. int i, j;
  1085. u32 data, mask;
  1086. u32 disabled_rbs = 0;
  1087. u32 enabled_rbs = 0;
  1088. unsigned num_rb_pipes;
  1089. mutex_lock(&adev->grbm_idx_mutex);
  1090. for (i = 0; i < se_num; i++) {
  1091. for (j = 0; j < sh_per_se; j++) {
  1092. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1093. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1094. disabled_rbs |= data << ((i * sh_per_se + j) * 2);
  1095. }
  1096. }
  1097. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1098. mutex_unlock(&adev->grbm_idx_mutex);
  1099. mask = 1;
  1100. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1101. if (!(disabled_rbs & mask))
  1102. enabled_rbs |= mask;
  1103. mask <<= 1;
  1104. }
  1105. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1106. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  1107. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1108. adev->gfx.config.max_shader_engines, 16);
  1109. mutex_lock(&adev->grbm_idx_mutex);
  1110. for (i = 0; i < se_num; i++) {
  1111. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  1112. data = 0;
  1113. for (j = 0; j < sh_per_se; j++) {
  1114. switch (enabled_rbs & 3) {
  1115. case 1:
  1116. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1117. break;
  1118. case 2:
  1119. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1120. break;
  1121. case 3:
  1122. default:
  1123. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1124. break;
  1125. }
  1126. enabled_rbs >>= 2;
  1127. }
  1128. gfx_v6_0_raster_config(adev, &data);
  1129. if (!adev->gfx.config.backend_enable_mask ||
  1130. adev->gfx.config.num_rbs >= num_rb_pipes)
  1131. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1132. else
  1133. gfx_v6_0_write_harvested_raster_configs(adev, data,
  1134. adev->gfx.config.backend_enable_mask,
  1135. num_rb_pipes);
  1136. }
  1137. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1138. mutex_unlock(&adev->grbm_idx_mutex);
  1139. }
  1140. /*
  1141. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1142. {
  1143. }
  1144. */
  1145. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  1146. {
  1147. u32 data, mask;
  1148. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  1149. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1150. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1151. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1152. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  1153. return ~data & mask;
  1154. }
  1155. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  1156. u32 se_num, u32 sh_per_se,
  1157. u32 cu_per_sh)
  1158. {
  1159. int i, j, k;
  1160. u32 data, mask;
  1161. u32 active_cu = 0;
  1162. mutex_lock(&adev->grbm_idx_mutex);
  1163. for (i = 0; i < se_num; i++) {
  1164. for (j = 0; j < sh_per_se; j++) {
  1165. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1166. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1167. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  1168. mask = 1;
  1169. for (k = 0; k < 16; k++) {
  1170. mask <<= k;
  1171. if (active_cu & mask) {
  1172. data &= ~mask;
  1173. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1174. break;
  1175. }
  1176. }
  1177. }
  1178. }
  1179. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1180. mutex_unlock(&adev->grbm_idx_mutex);
  1181. }
  1182. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1183. {
  1184. u32 gb_addr_config = 0;
  1185. u32 mc_shared_chmap, mc_arb_ramcfg;
  1186. u32 sx_debug_1;
  1187. u32 hdp_host_path_cntl;
  1188. u32 tmp;
  1189. switch (adev->asic_type) {
  1190. case CHIP_TAHITI:
  1191. adev->gfx.config.max_shader_engines = 2;
  1192. adev->gfx.config.max_tile_pipes = 12;
  1193. adev->gfx.config.max_cu_per_sh = 8;
  1194. adev->gfx.config.max_sh_per_se = 2;
  1195. adev->gfx.config.max_backends_per_se = 4;
  1196. adev->gfx.config.max_texture_channel_caches = 12;
  1197. adev->gfx.config.max_gprs = 256;
  1198. adev->gfx.config.max_gs_threads = 32;
  1199. adev->gfx.config.max_hw_contexts = 8;
  1200. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1201. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1202. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1203. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1204. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1205. break;
  1206. case CHIP_PITCAIRN:
  1207. adev->gfx.config.max_shader_engines = 2;
  1208. adev->gfx.config.max_tile_pipes = 8;
  1209. adev->gfx.config.max_cu_per_sh = 5;
  1210. adev->gfx.config.max_sh_per_se = 2;
  1211. adev->gfx.config.max_backends_per_se = 4;
  1212. adev->gfx.config.max_texture_channel_caches = 8;
  1213. adev->gfx.config.max_gprs = 256;
  1214. adev->gfx.config.max_gs_threads = 32;
  1215. adev->gfx.config.max_hw_contexts = 8;
  1216. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1217. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1218. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1219. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1220. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1221. break;
  1222. case CHIP_VERDE:
  1223. adev->gfx.config.max_shader_engines = 1;
  1224. adev->gfx.config.max_tile_pipes = 4;
  1225. adev->gfx.config.max_cu_per_sh = 5;
  1226. adev->gfx.config.max_sh_per_se = 2;
  1227. adev->gfx.config.max_backends_per_se = 4;
  1228. adev->gfx.config.max_texture_channel_caches = 4;
  1229. adev->gfx.config.max_gprs = 256;
  1230. adev->gfx.config.max_gs_threads = 32;
  1231. adev->gfx.config.max_hw_contexts = 8;
  1232. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1233. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1234. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1235. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1236. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1237. break;
  1238. case CHIP_OLAND:
  1239. adev->gfx.config.max_shader_engines = 1;
  1240. adev->gfx.config.max_tile_pipes = 4;
  1241. adev->gfx.config.max_cu_per_sh = 6;
  1242. adev->gfx.config.max_sh_per_se = 1;
  1243. adev->gfx.config.max_backends_per_se = 2;
  1244. adev->gfx.config.max_texture_channel_caches = 4;
  1245. adev->gfx.config.max_gprs = 256;
  1246. adev->gfx.config.max_gs_threads = 16;
  1247. adev->gfx.config.max_hw_contexts = 8;
  1248. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1249. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1250. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1251. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1252. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1253. break;
  1254. case CHIP_HAINAN:
  1255. adev->gfx.config.max_shader_engines = 1;
  1256. adev->gfx.config.max_tile_pipes = 4;
  1257. adev->gfx.config.max_cu_per_sh = 5;
  1258. adev->gfx.config.max_sh_per_se = 1;
  1259. adev->gfx.config.max_backends_per_se = 1;
  1260. adev->gfx.config.max_texture_channel_caches = 2;
  1261. adev->gfx.config.max_gprs = 256;
  1262. adev->gfx.config.max_gs_threads = 16;
  1263. adev->gfx.config.max_hw_contexts = 8;
  1264. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1265. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1266. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1267. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1268. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1269. break;
  1270. default:
  1271. BUG();
  1272. break;
  1273. }
  1274. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1275. WREG32(mmSRBM_INT_CNTL, 1);
  1276. WREG32(mmSRBM_INT_ACK, 1);
  1277. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1278. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1279. mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1280. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1281. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1282. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1283. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1284. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1285. adev->gfx.config.mem_row_size_in_kb = 4;
  1286. adev->gfx.config.shader_engine_tile_size = 32;
  1287. adev->gfx.config.num_gpus = 1;
  1288. adev->gfx.config.multi_gpu_tile_size = 64;
  1289. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1290. switch (adev->gfx.config.mem_row_size_in_kb) {
  1291. case 1:
  1292. default:
  1293. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1294. break;
  1295. case 2:
  1296. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1297. break;
  1298. case 4:
  1299. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1300. break;
  1301. }
  1302. adev->gfx.config.gb_addr_config = gb_addr_config;
  1303. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1304. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1305. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1306. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1307. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1308. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1309. #if 0
  1310. if (adev->has_uvd) {
  1311. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1312. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1313. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1314. }
  1315. #endif
  1316. gfx_v6_0_tiling_mode_table_init(adev);
  1317. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1318. adev->gfx.config.max_sh_per_se,
  1319. adev->gfx.config.max_backends_per_se);
  1320. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1321. adev->gfx.config.max_sh_per_se,
  1322. adev->gfx.config.max_cu_per_sh);
  1323. gfx_v6_0_get_cu_info(adev);
  1324. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1325. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1326. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1327. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1328. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1329. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1330. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1331. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1332. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1333. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1334. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1335. WREG32(mmVGT_NUM_INSTANCES, 1);
  1336. WREG32(mmCP_PERFMON_CNTL, 0);
  1337. WREG32(mmSQ_CONFIG, 0);
  1338. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1339. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1340. WREG32(mmVGT_CACHE_INVALIDATION,
  1341. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1342. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1343. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1344. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1345. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1346. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1347. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1348. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1349. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1350. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1351. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1352. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1353. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1354. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1355. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1356. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1357. udelay(50);
  1358. }
  1359. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1360. {
  1361. int i;
  1362. adev->gfx.scratch.num_reg = 7;
  1363. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1364. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1365. adev->gfx.scratch.free[i] = true;
  1366. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1367. }
  1368. }
  1369. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1370. {
  1371. struct amdgpu_device *adev = ring->adev;
  1372. uint32_t scratch;
  1373. uint32_t tmp = 0;
  1374. unsigned i;
  1375. int r;
  1376. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1377. if (r) {
  1378. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1379. return r;
  1380. }
  1381. WREG32(scratch, 0xCAFEDEAD);
  1382. r = amdgpu_ring_alloc(ring, 3);
  1383. if (r) {
  1384. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1385. amdgpu_gfx_scratch_free(adev, scratch);
  1386. return r;
  1387. }
  1388. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1389. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1390. amdgpu_ring_write(ring, 0xDEADBEEF);
  1391. amdgpu_ring_commit(ring);
  1392. for (i = 0; i < adev->usec_timeout; i++) {
  1393. tmp = RREG32(scratch);
  1394. if (tmp == 0xDEADBEEF)
  1395. break;
  1396. DRM_UDELAY(1);
  1397. }
  1398. if (i < adev->usec_timeout) {
  1399. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1400. } else {
  1401. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1402. ring->idx, scratch, tmp);
  1403. r = -EINVAL;
  1404. }
  1405. amdgpu_gfx_scratch_free(adev, scratch);
  1406. return r;
  1407. }
  1408. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1409. {
  1410. /* flush hdp cache */
  1411. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1412. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1413. WRITE_DATA_DST_SEL(0)));
  1414. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1415. amdgpu_ring_write(ring, 0);
  1416. amdgpu_ring_write(ring, 0x1);
  1417. }
  1418. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1419. {
  1420. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1421. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1422. EVENT_INDEX(0));
  1423. }
  1424. /**
  1425. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1426. *
  1427. * @adev: amdgpu_device pointer
  1428. * @ridx: amdgpu ring index
  1429. *
  1430. * Emits an hdp invalidate on the cp.
  1431. */
  1432. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1433. {
  1434. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1435. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1436. WRITE_DATA_DST_SEL(0)));
  1437. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1438. amdgpu_ring_write(ring, 0);
  1439. amdgpu_ring_write(ring, 0x1);
  1440. }
  1441. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1442. u64 seq, unsigned flags)
  1443. {
  1444. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1445. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1446. /* flush read cache over gart */
  1447. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1448. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1449. amdgpu_ring_write(ring, 0);
  1450. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1451. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1452. PACKET3_TC_ACTION_ENA |
  1453. PACKET3_SH_KCACHE_ACTION_ENA |
  1454. PACKET3_SH_ICACHE_ACTION_ENA);
  1455. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1456. amdgpu_ring_write(ring, 0);
  1457. amdgpu_ring_write(ring, 10); /* poll interval */
  1458. /* EVENT_WRITE_EOP - flush caches, send int */
  1459. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1460. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1461. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1462. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1463. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1464. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1465. amdgpu_ring_write(ring, lower_32_bits(seq));
  1466. amdgpu_ring_write(ring, upper_32_bits(seq));
  1467. }
  1468. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1469. struct amdgpu_ib *ib,
  1470. unsigned vm_id, bool ctx_switch)
  1471. {
  1472. u32 header, control = 0;
  1473. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1474. if (ctx_switch) {
  1475. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1476. amdgpu_ring_write(ring, 0);
  1477. }
  1478. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1479. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1480. else
  1481. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1482. control |= ib->length_dw | (vm_id << 24);
  1483. amdgpu_ring_write(ring, header);
  1484. amdgpu_ring_write(ring,
  1485. #ifdef __BIG_ENDIAN
  1486. (2 << 0) |
  1487. #endif
  1488. (ib->gpu_addr & 0xFFFFFFFC));
  1489. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1490. amdgpu_ring_write(ring, control);
  1491. }
  1492. /**
  1493. * gfx_v6_0_ring_test_ib - basic ring IB test
  1494. *
  1495. * @ring: amdgpu_ring structure holding ring information
  1496. *
  1497. * Allocate an IB and execute it on the gfx ring (SI).
  1498. * Provides a basic gfx ring test to verify that IBs are working.
  1499. * Returns 0 on success, error on failure.
  1500. */
  1501. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1502. {
  1503. struct amdgpu_device *adev = ring->adev;
  1504. struct amdgpu_ib ib;
  1505. struct dma_fence *f = NULL;
  1506. uint32_t scratch;
  1507. uint32_t tmp = 0;
  1508. long r;
  1509. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1510. if (r) {
  1511. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1512. return r;
  1513. }
  1514. WREG32(scratch, 0xCAFEDEAD);
  1515. memset(&ib, 0, sizeof(ib));
  1516. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1517. if (r) {
  1518. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1519. goto err1;
  1520. }
  1521. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1522. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1523. ib.ptr[2] = 0xDEADBEEF;
  1524. ib.length_dw = 3;
  1525. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1526. if (r)
  1527. goto err2;
  1528. r = dma_fence_wait_timeout(f, false, timeout);
  1529. if (r == 0) {
  1530. DRM_ERROR("amdgpu: IB test timed out\n");
  1531. r = -ETIMEDOUT;
  1532. goto err2;
  1533. } else if (r < 0) {
  1534. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1535. goto err2;
  1536. }
  1537. tmp = RREG32(scratch);
  1538. if (tmp == 0xDEADBEEF) {
  1539. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1540. r = 0;
  1541. } else {
  1542. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1543. scratch, tmp);
  1544. r = -EINVAL;
  1545. }
  1546. err2:
  1547. amdgpu_ib_free(adev, &ib, NULL);
  1548. dma_fence_put(f);
  1549. err1:
  1550. amdgpu_gfx_scratch_free(adev, scratch);
  1551. return r;
  1552. }
  1553. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1554. {
  1555. int i;
  1556. if (enable) {
  1557. WREG32(mmCP_ME_CNTL, 0);
  1558. } else {
  1559. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1560. CP_ME_CNTL__PFP_HALT_MASK |
  1561. CP_ME_CNTL__CE_HALT_MASK));
  1562. WREG32(mmSCRATCH_UMSK, 0);
  1563. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1564. adev->gfx.gfx_ring[i].ready = false;
  1565. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1566. adev->gfx.compute_ring[i].ready = false;
  1567. }
  1568. udelay(50);
  1569. }
  1570. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1571. {
  1572. unsigned i;
  1573. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1574. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1575. const struct gfx_firmware_header_v1_0 *me_hdr;
  1576. const __le32 *fw_data;
  1577. u32 fw_size;
  1578. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1579. return -EINVAL;
  1580. gfx_v6_0_cp_gfx_enable(adev, false);
  1581. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1582. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1583. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1584. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1585. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1586. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1587. /* PFP */
  1588. fw_data = (const __le32 *)
  1589. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1590. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1591. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1592. for (i = 0; i < fw_size; i++)
  1593. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1594. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1595. /* CE */
  1596. fw_data = (const __le32 *)
  1597. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1598. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1599. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1600. for (i = 0; i < fw_size; i++)
  1601. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1602. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1603. /* ME */
  1604. fw_data = (const __be32 *)
  1605. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1606. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1607. WREG32(mmCP_ME_RAM_WADDR, 0);
  1608. for (i = 0; i < fw_size; i++)
  1609. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1610. WREG32(mmCP_ME_RAM_WADDR, 0);
  1611. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1612. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1613. WREG32(mmCP_ME_RAM_WADDR, 0);
  1614. WREG32(mmCP_ME_RAM_RADDR, 0);
  1615. return 0;
  1616. }
  1617. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1618. {
  1619. const struct cs_section_def *sect = NULL;
  1620. const struct cs_extent_def *ext = NULL;
  1621. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1622. int r, i;
  1623. r = amdgpu_ring_alloc(ring, 7 + 4);
  1624. if (r) {
  1625. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1626. return r;
  1627. }
  1628. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1629. amdgpu_ring_write(ring, 0x1);
  1630. amdgpu_ring_write(ring, 0x0);
  1631. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1632. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1633. amdgpu_ring_write(ring, 0);
  1634. amdgpu_ring_write(ring, 0);
  1635. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1636. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1637. amdgpu_ring_write(ring, 0xc000);
  1638. amdgpu_ring_write(ring, 0xe000);
  1639. amdgpu_ring_commit(ring);
  1640. gfx_v6_0_cp_gfx_enable(adev, true);
  1641. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1642. if (r) {
  1643. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1644. return r;
  1645. }
  1646. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1647. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1648. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1649. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1650. if (sect->id == SECT_CONTEXT) {
  1651. amdgpu_ring_write(ring,
  1652. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1653. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1654. for (i = 0; i < ext->reg_count; i++)
  1655. amdgpu_ring_write(ring, ext->extent[i]);
  1656. }
  1657. }
  1658. }
  1659. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1660. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1661. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1662. amdgpu_ring_write(ring, 0);
  1663. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1664. amdgpu_ring_write(ring, 0x00000316);
  1665. amdgpu_ring_write(ring, 0x0000000e);
  1666. amdgpu_ring_write(ring, 0x00000010);
  1667. amdgpu_ring_commit(ring);
  1668. return 0;
  1669. }
  1670. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1671. {
  1672. struct amdgpu_ring *ring;
  1673. u32 tmp;
  1674. u32 rb_bufsz;
  1675. int r;
  1676. u64 rptr_addr;
  1677. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  1678. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1679. /* Set the write pointer delay */
  1680. WREG32(mmCP_RB_WPTR_DELAY, 0);
  1681. WREG32(mmCP_DEBUG, 0);
  1682. WREG32(mmSCRATCH_ADDR, 0);
  1683. /* ring 0 - compute and gfx */
  1684. /* Set ring buffer size */
  1685. ring = &adev->gfx.gfx_ring[0];
  1686. rb_bufsz = order_base_2(ring->ring_size / 8);
  1687. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1688. #ifdef __BIG_ENDIAN
  1689. tmp |= BUF_SWAP_32BIT;
  1690. #endif
  1691. WREG32(mmCP_RB0_CNTL, tmp);
  1692. /* Initialize the ring buffer's read and write pointers */
  1693. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  1694. ring->wptr = 0;
  1695. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1696. /* set the wb address whether it's enabled or not */
  1697. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1698. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1699. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1700. WREG32(mmSCRATCH_UMSK, 0);
  1701. mdelay(1);
  1702. WREG32(mmCP_RB0_CNTL, tmp);
  1703. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  1704. /* start the rings */
  1705. gfx_v6_0_cp_gfx_start(adev);
  1706. ring->ready = true;
  1707. r = amdgpu_ring_test_ring(ring);
  1708. if (r) {
  1709. ring->ready = false;
  1710. return r;
  1711. }
  1712. return 0;
  1713. }
  1714. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1715. {
  1716. return ring->adev->wb.wb[ring->rptr_offs];
  1717. }
  1718. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1719. {
  1720. struct amdgpu_device *adev = ring->adev;
  1721. if (ring == &adev->gfx.gfx_ring[0])
  1722. return RREG32(mmCP_RB0_WPTR);
  1723. else if (ring == &adev->gfx.compute_ring[0])
  1724. return RREG32(mmCP_RB1_WPTR);
  1725. else if (ring == &adev->gfx.compute_ring[1])
  1726. return RREG32(mmCP_RB2_WPTR);
  1727. else
  1728. BUG();
  1729. }
  1730. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1731. {
  1732. struct amdgpu_device *adev = ring->adev;
  1733. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1734. (void)RREG32(mmCP_RB0_WPTR);
  1735. }
  1736. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1737. {
  1738. struct amdgpu_device *adev = ring->adev;
  1739. if (ring == &adev->gfx.compute_ring[0]) {
  1740. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1741. (void)RREG32(mmCP_RB1_WPTR);
  1742. } else if (ring == &adev->gfx.compute_ring[1]) {
  1743. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1744. (void)RREG32(mmCP_RB2_WPTR);
  1745. } else {
  1746. BUG();
  1747. }
  1748. }
  1749. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1750. {
  1751. struct amdgpu_ring *ring;
  1752. u32 tmp;
  1753. u32 rb_bufsz;
  1754. int i, r;
  1755. u64 rptr_addr;
  1756. /* ring1 - compute only */
  1757. /* Set ring buffer size */
  1758. ring = &adev->gfx.compute_ring[0];
  1759. rb_bufsz = order_base_2(ring->ring_size / 8);
  1760. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1761. #ifdef __BIG_ENDIAN
  1762. tmp |= BUF_SWAP_32BIT;
  1763. #endif
  1764. WREG32(mmCP_RB1_CNTL, tmp);
  1765. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  1766. ring->wptr = 0;
  1767. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1768. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1769. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1770. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1771. mdelay(1);
  1772. WREG32(mmCP_RB1_CNTL, tmp);
  1773. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  1774. ring = &adev->gfx.compute_ring[1];
  1775. rb_bufsz = order_base_2(ring->ring_size / 8);
  1776. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1777. #ifdef __BIG_ENDIAN
  1778. tmp |= BUF_SWAP_32BIT;
  1779. #endif
  1780. WREG32(mmCP_RB2_CNTL, tmp);
  1781. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  1782. ring->wptr = 0;
  1783. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1784. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1785. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1786. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1787. mdelay(1);
  1788. WREG32(mmCP_RB2_CNTL, tmp);
  1789. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  1790. adev->gfx.compute_ring[0].ready = false;
  1791. adev->gfx.compute_ring[1].ready = false;
  1792. for (i = 0; i < 2; i++) {
  1793. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  1794. if (r)
  1795. return r;
  1796. adev->gfx.compute_ring[i].ready = true;
  1797. }
  1798. return 0;
  1799. }
  1800. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1801. {
  1802. gfx_v6_0_cp_gfx_enable(adev, enable);
  1803. }
  1804. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1805. {
  1806. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1807. }
  1808. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1809. bool enable)
  1810. {
  1811. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  1812. u32 mask;
  1813. int i;
  1814. if (enable)
  1815. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1816. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1817. else
  1818. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1819. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1820. WREG32(mmCP_INT_CNTL_RING0, tmp);
  1821. if (!enable) {
  1822. /* read a gfx register */
  1823. tmp = RREG32(mmDB_DEPTH_INFO);
  1824. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1825. for (i = 0; i < adev->usec_timeout; i++) {
  1826. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1827. break;
  1828. udelay(1);
  1829. }
  1830. }
  1831. }
  1832. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1833. {
  1834. int r;
  1835. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1836. r = gfx_v6_0_cp_load_microcode(adev);
  1837. if (r)
  1838. return r;
  1839. r = gfx_v6_0_cp_gfx_resume(adev);
  1840. if (r)
  1841. return r;
  1842. r = gfx_v6_0_cp_compute_resume(adev);
  1843. if (r)
  1844. return r;
  1845. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1846. return 0;
  1847. }
  1848. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1849. {
  1850. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1851. uint32_t seq = ring->fence_drv.sync_seq;
  1852. uint64_t addr = ring->fence_drv.gpu_addr;
  1853. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1854. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1855. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1856. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1857. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1858. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1859. amdgpu_ring_write(ring, seq);
  1860. amdgpu_ring_write(ring, 0xffffffff);
  1861. amdgpu_ring_write(ring, 4); /* poll interval */
  1862. if (usepfp) {
  1863. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1864. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1865. amdgpu_ring_write(ring, 0);
  1866. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1867. amdgpu_ring_write(ring, 0);
  1868. }
  1869. }
  1870. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1871. unsigned vm_id, uint64_t pd_addr)
  1872. {
  1873. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1874. /* write new base address */
  1875. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1876. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1877. WRITE_DATA_DST_SEL(0)));
  1878. if (vm_id < 8) {
  1879. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1880. } else {
  1881. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1882. }
  1883. amdgpu_ring_write(ring, 0);
  1884. amdgpu_ring_write(ring, pd_addr >> 12);
  1885. /* bits 0-15 are the VM contexts0-15 */
  1886. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1887. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1888. WRITE_DATA_DST_SEL(0)));
  1889. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  1890. amdgpu_ring_write(ring, 0);
  1891. amdgpu_ring_write(ring, 1 << vm_id);
  1892. /* wait for the invalidate to complete */
  1893. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1894. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  1895. WAIT_REG_MEM_ENGINE(0))); /* me */
  1896. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  1897. amdgpu_ring_write(ring, 0);
  1898. amdgpu_ring_write(ring, 0); /* ref */
  1899. amdgpu_ring_write(ring, 0); /* mask */
  1900. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1901. if (usepfp) {
  1902. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1903. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1904. amdgpu_ring_write(ring, 0x0);
  1905. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1906. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1907. amdgpu_ring_write(ring, 0);
  1908. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1909. amdgpu_ring_write(ring, 0);
  1910. }
  1911. }
  1912. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  1913. {
  1914. int r;
  1915. if (adev->gfx.rlc.save_restore_obj) {
  1916. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1917. if (unlikely(r != 0))
  1918. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  1919. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  1920. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1921. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  1922. adev->gfx.rlc.save_restore_obj = NULL;
  1923. }
  1924. if (adev->gfx.rlc.clear_state_obj) {
  1925. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1926. if (unlikely(r != 0))
  1927. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1928. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1929. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1930. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1931. adev->gfx.rlc.clear_state_obj = NULL;
  1932. }
  1933. if (adev->gfx.rlc.cp_table_obj) {
  1934. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1935. if (unlikely(r != 0))
  1936. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1937. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1938. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1939. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1940. adev->gfx.rlc.cp_table_obj = NULL;
  1941. }
  1942. }
  1943. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  1944. {
  1945. const u32 *src_ptr;
  1946. volatile u32 *dst_ptr;
  1947. u32 dws, i;
  1948. u64 reg_list_mc_addr;
  1949. const struct cs_section_def *cs_data;
  1950. int r;
  1951. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  1952. adev->gfx.rlc.reg_list_size =
  1953. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  1954. adev->gfx.rlc.cs_data = si_cs_data;
  1955. src_ptr = adev->gfx.rlc.reg_list;
  1956. dws = adev->gfx.rlc.reg_list_size;
  1957. cs_data = adev->gfx.rlc.cs_data;
  1958. if (src_ptr) {
  1959. /* save restore block */
  1960. if (adev->gfx.rlc.save_restore_obj == NULL) {
  1961. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1962. AMDGPU_GEM_DOMAIN_VRAM,
  1963. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1964. NULL, NULL,
  1965. &adev->gfx.rlc.save_restore_obj);
  1966. if (r) {
  1967. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  1968. return r;
  1969. }
  1970. }
  1971. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1972. if (unlikely(r != 0)) {
  1973. gfx_v6_0_rlc_fini(adev);
  1974. return r;
  1975. }
  1976. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1977. &adev->gfx.rlc.save_restore_gpu_addr);
  1978. if (r) {
  1979. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1980. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  1981. gfx_v6_0_rlc_fini(adev);
  1982. return r;
  1983. }
  1984. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  1985. if (r) {
  1986. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  1987. gfx_v6_0_rlc_fini(adev);
  1988. return r;
  1989. }
  1990. /* write the sr buffer */
  1991. dst_ptr = adev->gfx.rlc.sr_ptr;
  1992. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  1993. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  1994. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  1995. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1996. }
  1997. if (cs_data) {
  1998. /* clear state block */
  1999. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  2000. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  2001. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2002. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2003. AMDGPU_GEM_DOMAIN_VRAM,
  2004. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2005. NULL, NULL,
  2006. &adev->gfx.rlc.clear_state_obj);
  2007. if (r) {
  2008. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2009. gfx_v6_0_rlc_fini(adev);
  2010. return r;
  2011. }
  2012. }
  2013. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2014. if (unlikely(r != 0)) {
  2015. gfx_v6_0_rlc_fini(adev);
  2016. return r;
  2017. }
  2018. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2019. &adev->gfx.rlc.clear_state_gpu_addr);
  2020. if (r) {
  2021. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2022. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  2023. gfx_v6_0_rlc_fini(adev);
  2024. return r;
  2025. }
  2026. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  2027. if (r) {
  2028. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  2029. gfx_v6_0_rlc_fini(adev);
  2030. return r;
  2031. }
  2032. /* set up the cs buffer */
  2033. dst_ptr = adev->gfx.rlc.cs_ptr;
  2034. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  2035. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  2036. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  2037. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  2038. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  2039. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  2040. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2041. }
  2042. return 0;
  2043. }
  2044. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  2045. {
  2046. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  2047. if (!enable) {
  2048. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2049. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  2050. }
  2051. }
  2052. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2053. {
  2054. int i;
  2055. for (i = 0; i < adev->usec_timeout; i++) {
  2056. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2057. break;
  2058. udelay(1);
  2059. }
  2060. for (i = 0; i < adev->usec_timeout; i++) {
  2061. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2062. break;
  2063. udelay(1);
  2064. }
  2065. }
  2066. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2067. {
  2068. u32 tmp;
  2069. tmp = RREG32(mmRLC_CNTL);
  2070. if (tmp != rlc)
  2071. WREG32(mmRLC_CNTL, rlc);
  2072. }
  2073. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2074. {
  2075. u32 data, orig;
  2076. orig = data = RREG32(mmRLC_CNTL);
  2077. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2078. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2079. WREG32(mmRLC_CNTL, data);
  2080. gfx_v6_0_wait_for_rlc_serdes(adev);
  2081. }
  2082. return orig;
  2083. }
  2084. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2085. {
  2086. WREG32(mmRLC_CNTL, 0);
  2087. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2088. gfx_v6_0_wait_for_rlc_serdes(adev);
  2089. }
  2090. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2091. {
  2092. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2093. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2094. udelay(50);
  2095. }
  2096. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2097. {
  2098. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2099. udelay(50);
  2100. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2101. udelay(50);
  2102. }
  2103. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2104. {
  2105. u32 tmp;
  2106. /* Enable LBPW only for DDR3 */
  2107. tmp = RREG32(mmMC_SEQ_MISC0);
  2108. if ((tmp & 0xF0000000) == 0xB0000000)
  2109. return true;
  2110. return false;
  2111. }
  2112. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2113. {
  2114. }
  2115. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2116. {
  2117. u32 i;
  2118. const struct rlc_firmware_header_v1_0 *hdr;
  2119. const __le32 *fw_data;
  2120. u32 fw_size;
  2121. if (!adev->gfx.rlc_fw)
  2122. return -EINVAL;
  2123. gfx_v6_0_rlc_stop(adev);
  2124. gfx_v6_0_rlc_reset(adev);
  2125. gfx_v6_0_init_pg(adev);
  2126. gfx_v6_0_init_cg(adev);
  2127. WREG32(mmRLC_RL_BASE, 0);
  2128. WREG32(mmRLC_RL_SIZE, 0);
  2129. WREG32(mmRLC_LB_CNTL, 0);
  2130. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2131. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2132. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2133. WREG32(mmRLC_MC_CNTL, 0);
  2134. WREG32(mmRLC_UCODE_CNTL, 0);
  2135. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2136. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2137. fw_data = (const __le32 *)
  2138. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2139. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2140. for (i = 0; i < fw_size; i++) {
  2141. WREG32(mmRLC_UCODE_ADDR, i);
  2142. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2143. }
  2144. WREG32(mmRLC_UCODE_ADDR, 0);
  2145. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2146. gfx_v6_0_rlc_start(adev);
  2147. return 0;
  2148. }
  2149. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2150. {
  2151. u32 data, orig, tmp;
  2152. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2153. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2154. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2155. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2156. tmp = gfx_v6_0_halt_rlc(adev);
  2157. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2158. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2159. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2160. gfx_v6_0_wait_for_rlc_serdes(adev);
  2161. gfx_v6_0_update_rlc(adev, tmp);
  2162. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2163. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2164. } else {
  2165. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2166. RREG32(mmCB_CGTT_SCLK_CTRL);
  2167. RREG32(mmCB_CGTT_SCLK_CTRL);
  2168. RREG32(mmCB_CGTT_SCLK_CTRL);
  2169. RREG32(mmCB_CGTT_SCLK_CTRL);
  2170. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2171. }
  2172. if (orig != data)
  2173. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2174. }
  2175. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2176. {
  2177. u32 data, orig, tmp = 0;
  2178. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2179. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2180. data = 0x96940200;
  2181. if (orig != data)
  2182. WREG32(mmCGTS_SM_CTRL_REG, data);
  2183. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2184. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2185. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2186. if (orig != data)
  2187. WREG32(mmCP_MEM_SLP_CNTL, data);
  2188. }
  2189. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2190. data &= 0xffffffc0;
  2191. if (orig != data)
  2192. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2193. tmp = gfx_v6_0_halt_rlc(adev);
  2194. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2195. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2196. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2197. gfx_v6_0_update_rlc(adev, tmp);
  2198. } else {
  2199. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2200. data |= 0x00000003;
  2201. if (orig != data)
  2202. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2203. data = RREG32(mmCP_MEM_SLP_CNTL);
  2204. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2205. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2206. WREG32(mmCP_MEM_SLP_CNTL, data);
  2207. }
  2208. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2209. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2210. if (orig != data)
  2211. WREG32(mmCGTS_SM_CTRL_REG, data);
  2212. tmp = gfx_v6_0_halt_rlc(adev);
  2213. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2214. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2215. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2216. gfx_v6_0_update_rlc(adev, tmp);
  2217. }
  2218. }
  2219. /*
  2220. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2221. bool enable)
  2222. {
  2223. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2224. if (enable) {
  2225. gfx_v6_0_enable_mgcg(adev, true);
  2226. gfx_v6_0_enable_cgcg(adev, true);
  2227. } else {
  2228. gfx_v6_0_enable_cgcg(adev, false);
  2229. gfx_v6_0_enable_mgcg(adev, false);
  2230. }
  2231. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2232. }
  2233. */
  2234. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2235. bool enable)
  2236. {
  2237. }
  2238. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2239. bool enable)
  2240. {
  2241. }
  2242. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2243. {
  2244. u32 data, orig;
  2245. orig = data = RREG32(mmRLC_PG_CNTL);
  2246. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2247. data &= ~0x8000;
  2248. else
  2249. data |= 0x8000;
  2250. if (orig != data)
  2251. WREG32(mmRLC_PG_CNTL, data);
  2252. }
  2253. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2254. {
  2255. }
  2256. /*
  2257. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2258. {
  2259. const __le32 *fw_data;
  2260. volatile u32 *dst_ptr;
  2261. int me, i, max_me = 4;
  2262. u32 bo_offset = 0;
  2263. u32 table_offset, table_size;
  2264. if (adev->asic_type == CHIP_KAVERI)
  2265. max_me = 5;
  2266. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2267. return;
  2268. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2269. for (me = 0; me < max_me; me++) {
  2270. if (me == 0) {
  2271. const struct gfx_firmware_header_v1_0 *hdr =
  2272. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2273. fw_data = (const __le32 *)
  2274. (adev->gfx.ce_fw->data +
  2275. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2276. table_offset = le32_to_cpu(hdr->jt_offset);
  2277. table_size = le32_to_cpu(hdr->jt_size);
  2278. } else if (me == 1) {
  2279. const struct gfx_firmware_header_v1_0 *hdr =
  2280. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2281. fw_data = (const __le32 *)
  2282. (adev->gfx.pfp_fw->data +
  2283. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2284. table_offset = le32_to_cpu(hdr->jt_offset);
  2285. table_size = le32_to_cpu(hdr->jt_size);
  2286. } else if (me == 2) {
  2287. const struct gfx_firmware_header_v1_0 *hdr =
  2288. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2289. fw_data = (const __le32 *)
  2290. (adev->gfx.me_fw->data +
  2291. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2292. table_offset = le32_to_cpu(hdr->jt_offset);
  2293. table_size = le32_to_cpu(hdr->jt_size);
  2294. } else if (me == 3) {
  2295. const struct gfx_firmware_header_v1_0 *hdr =
  2296. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2297. fw_data = (const __le32 *)
  2298. (adev->gfx.mec_fw->data +
  2299. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2300. table_offset = le32_to_cpu(hdr->jt_offset);
  2301. table_size = le32_to_cpu(hdr->jt_size);
  2302. } else {
  2303. const struct gfx_firmware_header_v1_0 *hdr =
  2304. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2305. fw_data = (const __le32 *)
  2306. (adev->gfx.mec2_fw->data +
  2307. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2308. table_offset = le32_to_cpu(hdr->jt_offset);
  2309. table_size = le32_to_cpu(hdr->jt_size);
  2310. }
  2311. for (i = 0; i < table_size; i ++) {
  2312. dst_ptr[bo_offset + i] =
  2313. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2314. }
  2315. bo_offset += table_size;
  2316. }
  2317. }
  2318. */
  2319. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2320. bool enable)
  2321. {
  2322. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2323. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2324. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2325. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2326. } else {
  2327. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2328. (void)RREG32(mmDB_RENDER_CONTROL);
  2329. }
  2330. }
  2331. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2332. u32 se, u32 sh)
  2333. {
  2334. u32 mask = 0, tmp, tmp1;
  2335. int i;
  2336. mutex_lock(&adev->grbm_idx_mutex);
  2337. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2338. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  2339. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  2340. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2341. mutex_unlock(&adev->grbm_idx_mutex);
  2342. tmp &= 0xffff0000;
  2343. tmp |= tmp1;
  2344. tmp >>= 16;
  2345. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2346. mask <<= 1;
  2347. mask |= 1;
  2348. }
  2349. return (~tmp) & mask;
  2350. }
  2351. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2352. {
  2353. u32 i, j, k, active_cu_number = 0;
  2354. u32 mask, counter, cu_bitmap;
  2355. u32 tmp = 0;
  2356. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2357. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2358. mask = 1;
  2359. cu_bitmap = 0;
  2360. counter = 0;
  2361. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2362. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2363. if (counter < 2)
  2364. cu_bitmap |= mask;
  2365. counter++;
  2366. }
  2367. mask <<= 1;
  2368. }
  2369. active_cu_number += counter;
  2370. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2371. }
  2372. }
  2373. WREG32(mmRLC_PG_AO_CU_MASK, tmp);
  2374. WREG32_FIELD(RLC_MAX_PG_CU, MAX_POWERED_UP_CU, active_cu_number);
  2375. }
  2376. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2377. bool enable)
  2378. {
  2379. u32 data, orig;
  2380. orig = data = RREG32(mmRLC_PG_CNTL);
  2381. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2382. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2383. else
  2384. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2385. if (orig != data)
  2386. WREG32(mmRLC_PG_CNTL, data);
  2387. }
  2388. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2389. bool enable)
  2390. {
  2391. u32 data, orig;
  2392. orig = data = RREG32(mmRLC_PG_CNTL);
  2393. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2394. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2395. else
  2396. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2397. if (orig != data)
  2398. WREG32(mmRLC_PG_CNTL, data);
  2399. }
  2400. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2401. {
  2402. u32 tmp;
  2403. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2404. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2405. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2406. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2407. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2408. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2409. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2410. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2411. }
  2412. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2413. {
  2414. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2415. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2416. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2417. }
  2418. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2419. {
  2420. u32 count = 0;
  2421. const struct cs_section_def *sect = NULL;
  2422. const struct cs_extent_def *ext = NULL;
  2423. if (adev->gfx.rlc.cs_data == NULL)
  2424. return 0;
  2425. /* begin clear state */
  2426. count += 2;
  2427. /* context control state */
  2428. count += 3;
  2429. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2430. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2431. if (sect->id == SECT_CONTEXT)
  2432. count += 2 + ext->reg_count;
  2433. else
  2434. return 0;
  2435. }
  2436. }
  2437. /* pa_sc_raster_config */
  2438. count += 3;
  2439. /* end clear state */
  2440. count += 2;
  2441. /* clear state */
  2442. count += 2;
  2443. return count;
  2444. }
  2445. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2446. volatile u32 *buffer)
  2447. {
  2448. u32 count = 0, i;
  2449. const struct cs_section_def *sect = NULL;
  2450. const struct cs_extent_def *ext = NULL;
  2451. if (adev->gfx.rlc.cs_data == NULL)
  2452. return;
  2453. if (buffer == NULL)
  2454. return;
  2455. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2456. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2457. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2458. buffer[count++] = cpu_to_le32(0x80000000);
  2459. buffer[count++] = cpu_to_le32(0x80000000);
  2460. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2461. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2462. if (sect->id == SECT_CONTEXT) {
  2463. buffer[count++] =
  2464. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2465. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2466. for (i = 0; i < ext->reg_count; i++)
  2467. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2468. } else {
  2469. return;
  2470. }
  2471. }
  2472. }
  2473. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2474. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2475. switch (adev->asic_type) {
  2476. case CHIP_TAHITI:
  2477. case CHIP_PITCAIRN:
  2478. buffer[count++] = cpu_to_le32(0x2a00126a);
  2479. break;
  2480. case CHIP_VERDE:
  2481. buffer[count++] = cpu_to_le32(0x0000124a);
  2482. break;
  2483. case CHIP_OLAND:
  2484. buffer[count++] = cpu_to_le32(0x00000082);
  2485. break;
  2486. case CHIP_HAINAN:
  2487. buffer[count++] = cpu_to_le32(0x00000000);
  2488. break;
  2489. default:
  2490. buffer[count++] = cpu_to_le32(0x00000000);
  2491. break;
  2492. }
  2493. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2494. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2495. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2496. buffer[count++] = cpu_to_le32(0);
  2497. }
  2498. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2499. {
  2500. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2501. AMD_PG_SUPPORT_GFX_SMG |
  2502. AMD_PG_SUPPORT_GFX_DMG |
  2503. AMD_PG_SUPPORT_CP |
  2504. AMD_PG_SUPPORT_GDS |
  2505. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2506. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2507. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2508. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2509. gfx_v6_0_init_gfx_cgpg(adev);
  2510. gfx_v6_0_enable_cp_pg(adev, true);
  2511. gfx_v6_0_enable_gds_pg(adev, true);
  2512. } else {
  2513. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2514. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2515. }
  2516. gfx_v6_0_init_ao_cu_mask(adev);
  2517. gfx_v6_0_update_gfx_pg(adev, true);
  2518. } else {
  2519. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2520. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2521. }
  2522. }
  2523. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2524. {
  2525. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2526. AMD_PG_SUPPORT_GFX_SMG |
  2527. AMD_PG_SUPPORT_GFX_DMG |
  2528. AMD_PG_SUPPORT_CP |
  2529. AMD_PG_SUPPORT_GDS |
  2530. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2531. gfx_v6_0_update_gfx_pg(adev, false);
  2532. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2533. gfx_v6_0_enable_cp_pg(adev, false);
  2534. gfx_v6_0_enable_gds_pg(adev, false);
  2535. }
  2536. }
  2537. }
  2538. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2539. {
  2540. uint64_t clock;
  2541. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2542. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2543. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2544. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2545. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2546. return clock;
  2547. }
  2548. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2549. {
  2550. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2551. gfx_v6_0_ring_emit_vgt_flush(ring);
  2552. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2553. amdgpu_ring_write(ring, 0x80000000);
  2554. amdgpu_ring_write(ring, 0);
  2555. }
  2556. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2557. {
  2558. WREG32(mmSQ_IND_INDEX,
  2559. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2560. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2561. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2562. (SQ_IND_INDEX__FORCE_READ_MASK));
  2563. return RREG32(mmSQ_IND_DATA);
  2564. }
  2565. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2566. uint32_t wave, uint32_t thread,
  2567. uint32_t regno, uint32_t num, uint32_t *out)
  2568. {
  2569. WREG32(mmSQ_IND_INDEX,
  2570. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2571. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2572. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2573. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2574. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2575. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2576. while (num--)
  2577. *(out++) = RREG32(mmSQ_IND_DATA);
  2578. }
  2579. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2580. {
  2581. /* type 0 wave data */
  2582. dst[(*no_fields)++] = 0;
  2583. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2584. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2585. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2586. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2587. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2588. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2589. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2590. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2591. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2592. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2593. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2594. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2595. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2596. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2597. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2598. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2599. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2600. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2601. }
  2602. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2603. uint32_t wave, uint32_t start,
  2604. uint32_t size, uint32_t *dst)
  2605. {
  2606. wave_read_regs(
  2607. adev, simd, wave, 0,
  2608. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2609. }
  2610. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2611. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2612. .select_se_sh = &gfx_v6_0_select_se_sh,
  2613. .read_wave_data = &gfx_v6_0_read_wave_data,
  2614. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2615. };
  2616. static int gfx_v6_0_early_init(void *handle)
  2617. {
  2618. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2619. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2620. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2621. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2622. gfx_v6_0_set_ring_funcs(adev);
  2623. gfx_v6_0_set_irq_funcs(adev);
  2624. return 0;
  2625. }
  2626. static int gfx_v6_0_sw_init(void *handle)
  2627. {
  2628. struct amdgpu_ring *ring;
  2629. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2630. int i, r;
  2631. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2632. if (r)
  2633. return r;
  2634. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2635. if (r)
  2636. return r;
  2637. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2638. if (r)
  2639. return r;
  2640. gfx_v6_0_scratch_init(adev);
  2641. r = gfx_v6_0_init_microcode(adev);
  2642. if (r) {
  2643. DRM_ERROR("Failed to load gfx firmware!\n");
  2644. return r;
  2645. }
  2646. r = gfx_v6_0_rlc_init(adev);
  2647. if (r) {
  2648. DRM_ERROR("Failed to init rlc BOs!\n");
  2649. return r;
  2650. }
  2651. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2652. ring = &adev->gfx.gfx_ring[i];
  2653. ring->ring_obj = NULL;
  2654. sprintf(ring->name, "gfx");
  2655. r = amdgpu_ring_init(adev, ring, 1024,
  2656. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2657. if (r)
  2658. return r;
  2659. }
  2660. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2661. unsigned irq_type;
  2662. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2663. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2664. break;
  2665. }
  2666. ring = &adev->gfx.compute_ring[i];
  2667. ring->ring_obj = NULL;
  2668. ring->use_doorbell = false;
  2669. ring->doorbell_index = 0;
  2670. ring->me = 1;
  2671. ring->pipe = i;
  2672. ring->queue = i;
  2673. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2674. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2675. r = amdgpu_ring_init(adev, ring, 1024,
  2676. &adev->gfx.eop_irq, irq_type);
  2677. if (r)
  2678. return r;
  2679. }
  2680. return r;
  2681. }
  2682. static int gfx_v6_0_sw_fini(void *handle)
  2683. {
  2684. int i;
  2685. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2686. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2687. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2688. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2689. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2690. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2691. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2692. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2693. gfx_v6_0_rlc_fini(adev);
  2694. return 0;
  2695. }
  2696. static int gfx_v6_0_hw_init(void *handle)
  2697. {
  2698. int r;
  2699. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2700. gfx_v6_0_gpu_init(adev);
  2701. r = gfx_v6_0_rlc_resume(adev);
  2702. if (r)
  2703. return r;
  2704. r = gfx_v6_0_cp_resume(adev);
  2705. if (r)
  2706. return r;
  2707. adev->gfx.ce_ram_size = 0x8000;
  2708. return r;
  2709. }
  2710. static int gfx_v6_0_hw_fini(void *handle)
  2711. {
  2712. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2713. gfx_v6_0_cp_enable(adev, false);
  2714. gfx_v6_0_rlc_stop(adev);
  2715. gfx_v6_0_fini_pg(adev);
  2716. return 0;
  2717. }
  2718. static int gfx_v6_0_suspend(void *handle)
  2719. {
  2720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2721. return gfx_v6_0_hw_fini(adev);
  2722. }
  2723. static int gfx_v6_0_resume(void *handle)
  2724. {
  2725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2726. return gfx_v6_0_hw_init(adev);
  2727. }
  2728. static bool gfx_v6_0_is_idle(void *handle)
  2729. {
  2730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2731. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2732. return false;
  2733. else
  2734. return true;
  2735. }
  2736. static int gfx_v6_0_wait_for_idle(void *handle)
  2737. {
  2738. unsigned i;
  2739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2740. for (i = 0; i < adev->usec_timeout; i++) {
  2741. if (gfx_v6_0_is_idle(handle))
  2742. return 0;
  2743. udelay(1);
  2744. }
  2745. return -ETIMEDOUT;
  2746. }
  2747. static int gfx_v6_0_soft_reset(void *handle)
  2748. {
  2749. return 0;
  2750. }
  2751. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2752. enum amdgpu_interrupt_state state)
  2753. {
  2754. u32 cp_int_cntl;
  2755. switch (state) {
  2756. case AMDGPU_IRQ_STATE_DISABLE:
  2757. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2758. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2759. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2760. break;
  2761. case AMDGPU_IRQ_STATE_ENABLE:
  2762. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2763. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2764. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2765. break;
  2766. default:
  2767. break;
  2768. }
  2769. }
  2770. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2771. int ring,
  2772. enum amdgpu_interrupt_state state)
  2773. {
  2774. u32 cp_int_cntl;
  2775. switch (state){
  2776. case AMDGPU_IRQ_STATE_DISABLE:
  2777. if (ring == 0) {
  2778. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2779. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2780. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2781. break;
  2782. } else {
  2783. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2784. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2785. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2786. break;
  2787. }
  2788. case AMDGPU_IRQ_STATE_ENABLE:
  2789. if (ring == 0) {
  2790. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2791. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2792. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2793. break;
  2794. } else {
  2795. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2796. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2797. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2798. break;
  2799. }
  2800. default:
  2801. BUG();
  2802. break;
  2803. }
  2804. }
  2805. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2806. struct amdgpu_irq_src *src,
  2807. unsigned type,
  2808. enum amdgpu_interrupt_state state)
  2809. {
  2810. u32 cp_int_cntl;
  2811. switch (state) {
  2812. case AMDGPU_IRQ_STATE_DISABLE:
  2813. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2814. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2815. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2816. break;
  2817. case AMDGPU_IRQ_STATE_ENABLE:
  2818. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2819. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2820. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2821. break;
  2822. default:
  2823. break;
  2824. }
  2825. return 0;
  2826. }
  2827. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2828. struct amdgpu_irq_src *src,
  2829. unsigned type,
  2830. enum amdgpu_interrupt_state state)
  2831. {
  2832. u32 cp_int_cntl;
  2833. switch (state) {
  2834. case AMDGPU_IRQ_STATE_DISABLE:
  2835. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2836. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2837. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2838. break;
  2839. case AMDGPU_IRQ_STATE_ENABLE:
  2840. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2841. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2842. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2843. break;
  2844. default:
  2845. break;
  2846. }
  2847. return 0;
  2848. }
  2849. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2850. struct amdgpu_irq_src *src,
  2851. unsigned type,
  2852. enum amdgpu_interrupt_state state)
  2853. {
  2854. switch (type) {
  2855. case AMDGPU_CP_IRQ_GFX_EOP:
  2856. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2857. break;
  2858. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2859. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2860. break;
  2861. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2862. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2863. break;
  2864. default:
  2865. break;
  2866. }
  2867. return 0;
  2868. }
  2869. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2870. struct amdgpu_irq_src *source,
  2871. struct amdgpu_iv_entry *entry)
  2872. {
  2873. switch (entry->ring_id) {
  2874. case 0:
  2875. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2876. break;
  2877. case 1:
  2878. case 2:
  2879. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  2880. break;
  2881. default:
  2882. break;
  2883. }
  2884. return 0;
  2885. }
  2886. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2887. struct amdgpu_irq_src *source,
  2888. struct amdgpu_iv_entry *entry)
  2889. {
  2890. DRM_ERROR("Illegal register access in command stream\n");
  2891. schedule_work(&adev->reset_work);
  2892. return 0;
  2893. }
  2894. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2895. struct amdgpu_irq_src *source,
  2896. struct amdgpu_iv_entry *entry)
  2897. {
  2898. DRM_ERROR("Illegal instruction in command stream\n");
  2899. schedule_work(&adev->reset_work);
  2900. return 0;
  2901. }
  2902. static int gfx_v6_0_set_clockgating_state(void *handle,
  2903. enum amd_clockgating_state state)
  2904. {
  2905. bool gate = false;
  2906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2907. if (state == AMD_CG_STATE_GATE)
  2908. gate = true;
  2909. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2910. if (gate) {
  2911. gfx_v6_0_enable_mgcg(adev, true);
  2912. gfx_v6_0_enable_cgcg(adev, true);
  2913. } else {
  2914. gfx_v6_0_enable_cgcg(adev, false);
  2915. gfx_v6_0_enable_mgcg(adev, false);
  2916. }
  2917. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2918. return 0;
  2919. }
  2920. static int gfx_v6_0_set_powergating_state(void *handle,
  2921. enum amd_powergating_state state)
  2922. {
  2923. bool gate = false;
  2924. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2925. if (state == AMD_PG_STATE_GATE)
  2926. gate = true;
  2927. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2928. AMD_PG_SUPPORT_GFX_SMG |
  2929. AMD_PG_SUPPORT_GFX_DMG |
  2930. AMD_PG_SUPPORT_CP |
  2931. AMD_PG_SUPPORT_GDS |
  2932. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2933. gfx_v6_0_update_gfx_pg(adev, gate);
  2934. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2935. gfx_v6_0_enable_cp_pg(adev, gate);
  2936. gfx_v6_0_enable_gds_pg(adev, gate);
  2937. }
  2938. }
  2939. return 0;
  2940. }
  2941. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2942. .name = "gfx_v6_0",
  2943. .early_init = gfx_v6_0_early_init,
  2944. .late_init = NULL,
  2945. .sw_init = gfx_v6_0_sw_init,
  2946. .sw_fini = gfx_v6_0_sw_fini,
  2947. .hw_init = gfx_v6_0_hw_init,
  2948. .hw_fini = gfx_v6_0_hw_fini,
  2949. .suspend = gfx_v6_0_suspend,
  2950. .resume = gfx_v6_0_resume,
  2951. .is_idle = gfx_v6_0_is_idle,
  2952. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2953. .soft_reset = gfx_v6_0_soft_reset,
  2954. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2955. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2956. };
  2957. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2958. .type = AMDGPU_RING_TYPE_GFX,
  2959. .align_mask = 0xff,
  2960. .nop = 0x80000000,
  2961. .get_rptr = gfx_v6_0_ring_get_rptr,
  2962. .get_wptr = gfx_v6_0_ring_get_wptr,
  2963. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2964. .emit_frame_size =
  2965. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2966. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2967. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2968. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2969. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  2970. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  2971. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2972. .emit_ib = gfx_v6_0_ring_emit_ib,
  2973. .emit_fence = gfx_v6_0_ring_emit_fence,
  2974. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2975. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2976. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2977. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2978. .test_ring = gfx_v6_0_ring_test_ring,
  2979. .test_ib = gfx_v6_0_ring_test_ib,
  2980. .insert_nop = amdgpu_ring_insert_nop,
  2981. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  2982. };
  2983. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2984. .type = AMDGPU_RING_TYPE_COMPUTE,
  2985. .align_mask = 0xff,
  2986. .nop = 0x80000000,
  2987. .get_rptr = gfx_v6_0_ring_get_rptr,
  2988. .get_wptr = gfx_v6_0_ring_get_wptr,
  2989. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  2990. .emit_frame_size =
  2991. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2992. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2993. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2994. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  2995. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2996. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2997. .emit_ib = gfx_v6_0_ring_emit_ib,
  2998. .emit_fence = gfx_v6_0_ring_emit_fence,
  2999. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  3000. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  3001. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  3002. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  3003. .test_ring = gfx_v6_0_ring_test_ring,
  3004. .test_ib = gfx_v6_0_ring_test_ib,
  3005. .insert_nop = amdgpu_ring_insert_nop,
  3006. };
  3007. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  3008. {
  3009. int i;
  3010. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3011. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  3012. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  3013. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  3014. }
  3015. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  3016. .set = gfx_v6_0_set_eop_interrupt_state,
  3017. .process = gfx_v6_0_eop_irq,
  3018. };
  3019. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  3020. .set = gfx_v6_0_set_priv_reg_fault_state,
  3021. .process = gfx_v6_0_priv_reg_irq,
  3022. };
  3023. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  3024. .set = gfx_v6_0_set_priv_inst_fault_state,
  3025. .process = gfx_v6_0_priv_inst_irq,
  3026. };
  3027. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  3028. {
  3029. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  3030. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  3031. adev->gfx.priv_reg_irq.num_types = 1;
  3032. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  3033. adev->gfx.priv_inst_irq.num_types = 1;
  3034. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  3035. }
  3036. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  3037. {
  3038. int i, j, k, counter, active_cu_number = 0;
  3039. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  3040. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  3041. memset(cu_info, 0, sizeof(*cu_info));
  3042. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3043. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3044. mask = 1;
  3045. ao_bitmap = 0;
  3046. counter = 0;
  3047. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  3048. cu_info->bitmap[i][j] = bitmap;
  3049. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  3050. if (bitmap & mask) {
  3051. if (counter < 2)
  3052. ao_bitmap |= mask;
  3053. counter ++;
  3054. }
  3055. mask <<= 1;
  3056. }
  3057. active_cu_number += counter;
  3058. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3059. }
  3060. }
  3061. cu_info->number = active_cu_number;
  3062. cu_info->ao_cu_mask = ao_cu_mask;
  3063. }
  3064. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3065. {
  3066. .type = AMD_IP_BLOCK_TYPE_GFX,
  3067. .major = 6,
  3068. .minor = 0,
  3069. .rev = 0,
  3070. .funcs = &gfx_v6_0_ip_funcs,
  3071. };