amd.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965
  1. /*
  2. * AMD CPU Microcode Update Driver for Linux
  3. *
  4. * This driver allows to upgrade microcode on F10h AMD
  5. * CPUs and later.
  6. *
  7. * Copyright (C) 2008-2011 Advanced Micro Devices Inc.
  8. *
  9. * Author: Peter Oruba <peter.oruba@amd.com>
  10. *
  11. * Based on work by:
  12. * Tigran Aivazian <tigran@aivazian.fsnet.co.uk>
  13. *
  14. * early loader:
  15. * Copyright (C) 2013 Advanced Micro Devices, Inc.
  16. *
  17. * Author: Jacob Shin <jacob.shin@amd.com>
  18. * Fixes: Borislav Petkov <bp@suse.de>
  19. *
  20. * Licensed under the terms of the GNU General Public
  21. * License version 2. See file COPYING for details.
  22. */
  23. #define pr_fmt(fmt) "microcode: " fmt
  24. #include <linux/earlycpio.h>
  25. #include <linux/firmware.h>
  26. #include <linux/uaccess.h>
  27. #include <linux/vmalloc.h>
  28. #include <linux/initrd.h>
  29. #include <linux/kernel.h>
  30. #include <linux/pci.h>
  31. #include <asm/microcode_amd.h>
  32. #include <asm/microcode.h>
  33. #include <asm/processor.h>
  34. #include <asm/setup.h>
  35. #include <asm/cpu.h>
  36. #include <asm/msr.h>
  37. static struct equiv_cpu_entry *equiv_cpu_table;
  38. struct ucode_patch {
  39. struct list_head plist;
  40. void *data;
  41. u32 patch_id;
  42. u16 equiv_cpu;
  43. };
  44. static LIST_HEAD(pcache);
  45. /*
  46. * This points to the current valid container of microcode patches which we will
  47. * save from the initrd before jettisoning its contents.
  48. */
  49. static u8 *container;
  50. static size_t container_size;
  51. static u32 ucode_new_rev;
  52. u8 amd_ucode_patch[PATCH_MAX_SIZE];
  53. static u16 this_equiv_id;
  54. static struct cpio_data ucode_cpio;
  55. /*
  56. * Microcode patch container file is prepended to the initrd in cpio format.
  57. * See Documentation/x86/early-microcode.txt
  58. */
  59. static __initdata char ucode_path[] = "kernel/x86/microcode/AuthenticAMD.bin";
  60. static struct cpio_data __init find_ucode_in_initrd(void)
  61. {
  62. long offset = 0;
  63. char *path;
  64. void *start;
  65. size_t size;
  66. #ifdef CONFIG_X86_32
  67. struct boot_params *p;
  68. /*
  69. * On 32-bit, early load occurs before paging is turned on so we need
  70. * to use physical addresses.
  71. */
  72. p = (struct boot_params *)__pa_nodebug(&boot_params);
  73. path = (char *)__pa_nodebug(ucode_path);
  74. start = (void *)p->hdr.ramdisk_image;
  75. size = p->hdr.ramdisk_size;
  76. #else
  77. path = ucode_path;
  78. start = (void *)(boot_params.hdr.ramdisk_image + PAGE_OFFSET);
  79. size = boot_params.hdr.ramdisk_size;
  80. #endif
  81. return find_cpio_data(path, start, size, &offset);
  82. }
  83. static size_t compute_container_size(u8 *data, u32 total_size)
  84. {
  85. size_t size = 0;
  86. u32 *header = (u32 *)data;
  87. if (header[0] != UCODE_MAGIC ||
  88. header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
  89. header[2] == 0) /* size */
  90. return size;
  91. size = header[2] + CONTAINER_HDR_SZ;
  92. total_size -= size;
  93. data += size;
  94. while (total_size) {
  95. u16 patch_size;
  96. header = (u32 *)data;
  97. if (header[0] != UCODE_UCODE_TYPE)
  98. break;
  99. /*
  100. * Sanity-check patch size.
  101. */
  102. patch_size = header[1];
  103. if (patch_size > PATCH_MAX_SIZE)
  104. break;
  105. size += patch_size + SECTION_HDR_SIZE;
  106. data += patch_size + SECTION_HDR_SIZE;
  107. total_size -= patch_size + SECTION_HDR_SIZE;
  108. }
  109. return size;
  110. }
  111. /*
  112. * Early load occurs before we can vmalloc(). So we look for the microcode
  113. * patch container file in initrd, traverse equivalent cpu table, look for a
  114. * matching microcode patch, and update, all in initrd memory in place.
  115. * When vmalloc() is available for use later -- on 64-bit during first AP load,
  116. * and on 32-bit during save_microcode_in_initrd_amd() -- we can call
  117. * load_microcode_amd() to save equivalent cpu table and microcode patches in
  118. * kernel heap memory.
  119. */
  120. static void apply_ucode_in_initrd(void *ucode, size_t size, bool save_patch)
  121. {
  122. struct equiv_cpu_entry *eq;
  123. size_t *cont_sz;
  124. u32 *header;
  125. u8 *data, **cont;
  126. u8 (*patch)[PATCH_MAX_SIZE];
  127. u16 eq_id = 0;
  128. int offset, left;
  129. u32 rev, eax, ebx, ecx, edx;
  130. u32 *new_rev;
  131. #ifdef CONFIG_X86_32
  132. new_rev = (u32 *)__pa_nodebug(&ucode_new_rev);
  133. cont_sz = (size_t *)__pa_nodebug(&container_size);
  134. cont = (u8 **)__pa_nodebug(&container);
  135. patch = (u8 (*)[PATCH_MAX_SIZE])__pa_nodebug(&amd_ucode_patch);
  136. #else
  137. new_rev = &ucode_new_rev;
  138. cont_sz = &container_size;
  139. cont = &container;
  140. patch = &amd_ucode_patch;
  141. #endif
  142. data = ucode;
  143. left = size;
  144. header = (u32 *)data;
  145. /* find equiv cpu table */
  146. if (header[0] != UCODE_MAGIC ||
  147. header[1] != UCODE_EQUIV_CPU_TABLE_TYPE || /* type */
  148. header[2] == 0) /* size */
  149. return;
  150. eax = 0x00000001;
  151. ecx = 0;
  152. native_cpuid(&eax, &ebx, &ecx, &edx);
  153. while (left > 0) {
  154. eq = (struct equiv_cpu_entry *)(data + CONTAINER_HDR_SZ);
  155. *cont = data;
  156. /* Advance past the container header */
  157. offset = header[2] + CONTAINER_HDR_SZ;
  158. data += offset;
  159. left -= offset;
  160. eq_id = find_equiv_id(eq, eax);
  161. if (eq_id) {
  162. this_equiv_id = eq_id;
  163. *cont_sz = compute_container_size(*cont, left + offset);
  164. /*
  165. * truncate how much we need to iterate over in the
  166. * ucode update loop below
  167. */
  168. left = *cont_sz - offset;
  169. break;
  170. }
  171. /*
  172. * support multiple container files appended together. if this
  173. * one does not have a matching equivalent cpu entry, we fast
  174. * forward to the next container file.
  175. */
  176. while (left > 0) {
  177. header = (u32 *)data;
  178. if (header[0] == UCODE_MAGIC &&
  179. header[1] == UCODE_EQUIV_CPU_TABLE_TYPE)
  180. break;
  181. offset = header[1] + SECTION_HDR_SIZE;
  182. data += offset;
  183. left -= offset;
  184. }
  185. /* mark where the next microcode container file starts */
  186. offset = data - (u8 *)ucode;
  187. ucode = data;
  188. }
  189. if (!eq_id) {
  190. *cont = NULL;
  191. *cont_sz = 0;
  192. return;
  193. }
  194. if (check_current_patch_level(&rev, true))
  195. return;
  196. while (left > 0) {
  197. struct microcode_amd *mc;
  198. header = (u32 *)data;
  199. if (header[0] != UCODE_UCODE_TYPE || /* type */
  200. header[1] == 0) /* size */
  201. break;
  202. mc = (struct microcode_amd *)(data + SECTION_HDR_SIZE);
  203. if (eq_id == mc->hdr.processor_rev_id && rev < mc->hdr.patch_id) {
  204. if (!__apply_microcode_amd(mc)) {
  205. rev = mc->hdr.patch_id;
  206. *new_rev = rev;
  207. if (save_patch)
  208. memcpy(patch, mc,
  209. min_t(u32, header[1], PATCH_MAX_SIZE));
  210. }
  211. }
  212. offset = header[1] + SECTION_HDR_SIZE;
  213. data += offset;
  214. left -= offset;
  215. }
  216. }
  217. static bool __init load_builtin_amd_microcode(struct cpio_data *cp,
  218. unsigned int family)
  219. {
  220. #ifdef CONFIG_X86_64
  221. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  222. if (family >= 0x15)
  223. snprintf(fw_name, sizeof(fw_name),
  224. "amd-ucode/microcode_amd_fam%.2xh.bin", family);
  225. return get_builtin_firmware(cp, fw_name);
  226. #else
  227. return false;
  228. #endif
  229. }
  230. void __init load_ucode_amd_bsp(unsigned int family)
  231. {
  232. struct cpio_data cp;
  233. void **data;
  234. size_t *size;
  235. #ifdef CONFIG_X86_32
  236. data = (void **)__pa_nodebug(&ucode_cpio.data);
  237. size = (size_t *)__pa_nodebug(&ucode_cpio.size);
  238. #else
  239. data = &ucode_cpio.data;
  240. size = &ucode_cpio.size;
  241. #endif
  242. cp = find_ucode_in_initrd();
  243. if (!cp.data) {
  244. if (!load_builtin_amd_microcode(&cp, family))
  245. return;
  246. }
  247. *data = cp.data;
  248. *size = cp.size;
  249. apply_ucode_in_initrd(cp.data, cp.size, true);
  250. }
  251. #ifdef CONFIG_X86_32
  252. /*
  253. * On 32-bit, since AP's early load occurs before paging is turned on, we
  254. * cannot traverse cpu_equiv_table and pcache in kernel heap memory. So during
  255. * cold boot, AP will apply_ucode_in_initrd() just like the BSP. During
  256. * save_microcode_in_initrd_amd() BSP's patch is copied to amd_ucode_patch,
  257. * which is used upon resume from suspend.
  258. */
  259. void load_ucode_amd_ap(void)
  260. {
  261. struct microcode_amd *mc;
  262. size_t *usize;
  263. void **ucode;
  264. mc = (struct microcode_amd *)__pa_nodebug(amd_ucode_patch);
  265. if (mc->hdr.patch_id && mc->hdr.processor_rev_id) {
  266. __apply_microcode_amd(mc);
  267. return;
  268. }
  269. ucode = (void *)__pa_nodebug(&container);
  270. usize = (size_t *)__pa_nodebug(&container_size);
  271. if (!*ucode || !*usize)
  272. return;
  273. apply_ucode_in_initrd(*ucode, *usize, false);
  274. }
  275. static void __init collect_cpu_sig_on_bsp(void *arg)
  276. {
  277. unsigned int cpu = smp_processor_id();
  278. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  279. uci->cpu_sig.sig = cpuid_eax(0x00000001);
  280. }
  281. static void __init get_bsp_sig(void)
  282. {
  283. unsigned int bsp = boot_cpu_data.cpu_index;
  284. struct ucode_cpu_info *uci = ucode_cpu_info + bsp;
  285. if (!uci->cpu_sig.sig)
  286. smp_call_function_single(bsp, collect_cpu_sig_on_bsp, NULL, 1);
  287. }
  288. #else
  289. void load_ucode_amd_ap(void)
  290. {
  291. unsigned int cpu = smp_processor_id();
  292. struct equiv_cpu_entry *eq;
  293. struct microcode_amd *mc;
  294. u32 rev, eax;
  295. u16 eq_id;
  296. /* Exit if called on the BSP. */
  297. if (!cpu)
  298. return;
  299. if (!container)
  300. return;
  301. /*
  302. * 64-bit runs with paging enabled, thus early==false.
  303. */
  304. if (check_current_patch_level(&rev, false))
  305. return;
  306. eax = cpuid_eax(0x00000001);
  307. eq = (struct equiv_cpu_entry *)(container + CONTAINER_HDR_SZ);
  308. eq_id = find_equiv_id(eq, eax);
  309. if (!eq_id)
  310. return;
  311. if (eq_id == this_equiv_id) {
  312. mc = (struct microcode_amd *)amd_ucode_patch;
  313. if (mc && rev < mc->hdr.patch_id) {
  314. if (!__apply_microcode_amd(mc))
  315. ucode_new_rev = mc->hdr.patch_id;
  316. }
  317. } else {
  318. if (!ucode_cpio.data)
  319. return;
  320. /*
  321. * AP has a different equivalence ID than BSP, looks like
  322. * mixed-steppings silicon so go through the ucode blob anew.
  323. */
  324. apply_ucode_in_initrd(ucode_cpio.data, ucode_cpio.size, false);
  325. }
  326. }
  327. #endif
  328. int __init save_microcode_in_initrd_amd(void)
  329. {
  330. unsigned long cont;
  331. int retval = 0;
  332. enum ucode_state ret;
  333. u8 *cont_va;
  334. u32 eax;
  335. if (!container)
  336. return -EINVAL;
  337. #ifdef CONFIG_X86_32
  338. get_bsp_sig();
  339. cont = (unsigned long)container;
  340. cont_va = __va(container);
  341. #else
  342. /*
  343. * We need the physical address of the container for both bitness since
  344. * boot_params.hdr.ramdisk_image is a physical address.
  345. */
  346. cont = __pa(container);
  347. cont_va = container;
  348. #endif
  349. /*
  350. * Take into account the fact that the ramdisk might get relocated and
  351. * therefore we need to recompute the container's position in virtual
  352. * memory space.
  353. */
  354. if (relocated_ramdisk)
  355. container = (u8 *)(__va(relocated_ramdisk) +
  356. (cont - boot_params.hdr.ramdisk_image));
  357. else
  358. container = cont_va;
  359. eax = cpuid_eax(0x00000001);
  360. eax = ((eax >> 8) & 0xf) + ((eax >> 20) & 0xff);
  361. ret = load_microcode_amd(smp_processor_id(), eax, container, container_size);
  362. if (ret != UCODE_OK)
  363. retval = -EINVAL;
  364. /*
  365. * This will be freed any msec now, stash patches for the current
  366. * family and switch to patch cache for cpu hotplug, etc later.
  367. */
  368. container = NULL;
  369. container_size = 0;
  370. return retval;
  371. }
  372. void reload_ucode_amd(void)
  373. {
  374. struct microcode_amd *mc;
  375. u32 rev;
  376. /*
  377. * early==false because this is a syscore ->resume path and by
  378. * that time paging is long enabled.
  379. */
  380. if (check_current_patch_level(&rev, false))
  381. return;
  382. mc = (struct microcode_amd *)amd_ucode_patch;
  383. if (mc && rev < mc->hdr.patch_id) {
  384. if (!__apply_microcode_amd(mc)) {
  385. ucode_new_rev = mc->hdr.patch_id;
  386. pr_info("reload patch_level=0x%08x\n", ucode_new_rev);
  387. }
  388. }
  389. }
  390. static u16 __find_equiv_id(unsigned int cpu)
  391. {
  392. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  393. return find_equiv_id(equiv_cpu_table, uci->cpu_sig.sig);
  394. }
  395. static u32 find_cpu_family_by_equiv_cpu(u16 equiv_cpu)
  396. {
  397. int i = 0;
  398. BUG_ON(!equiv_cpu_table);
  399. while (equiv_cpu_table[i].equiv_cpu != 0) {
  400. if (equiv_cpu == equiv_cpu_table[i].equiv_cpu)
  401. return equiv_cpu_table[i].installed_cpu;
  402. i++;
  403. }
  404. return 0;
  405. }
  406. /*
  407. * a small, trivial cache of per-family ucode patches
  408. */
  409. static struct ucode_patch *cache_find_patch(u16 equiv_cpu)
  410. {
  411. struct ucode_patch *p;
  412. list_for_each_entry(p, &pcache, plist)
  413. if (p->equiv_cpu == equiv_cpu)
  414. return p;
  415. return NULL;
  416. }
  417. static void update_cache(struct ucode_patch *new_patch)
  418. {
  419. struct ucode_patch *p;
  420. list_for_each_entry(p, &pcache, plist) {
  421. if (p->equiv_cpu == new_patch->equiv_cpu) {
  422. if (p->patch_id >= new_patch->patch_id)
  423. /* we already have the latest patch */
  424. return;
  425. list_replace(&p->plist, &new_patch->plist);
  426. kfree(p->data);
  427. kfree(p);
  428. return;
  429. }
  430. }
  431. /* no patch found, add it */
  432. list_add_tail(&new_patch->plist, &pcache);
  433. }
  434. static void free_cache(void)
  435. {
  436. struct ucode_patch *p, *tmp;
  437. list_for_each_entry_safe(p, tmp, &pcache, plist) {
  438. __list_del(p->plist.prev, p->plist.next);
  439. kfree(p->data);
  440. kfree(p);
  441. }
  442. }
  443. static struct ucode_patch *find_patch(unsigned int cpu)
  444. {
  445. u16 equiv_id;
  446. equiv_id = __find_equiv_id(cpu);
  447. if (!equiv_id)
  448. return NULL;
  449. return cache_find_patch(equiv_id);
  450. }
  451. static int collect_cpu_info_amd(int cpu, struct cpu_signature *csig)
  452. {
  453. struct cpuinfo_x86 *c = &cpu_data(cpu);
  454. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  455. struct ucode_patch *p;
  456. csig->sig = cpuid_eax(0x00000001);
  457. csig->rev = c->microcode;
  458. /*
  459. * a patch could have been loaded early, set uci->mc so that
  460. * mc_bp_resume() can call apply_microcode()
  461. */
  462. p = find_patch(cpu);
  463. if (p && (p->patch_id == csig->rev))
  464. uci->mc = p->data;
  465. pr_info("CPU%d: patch_level=0x%08x\n", cpu, csig->rev);
  466. return 0;
  467. }
  468. static unsigned int verify_patch_size(u8 family, u32 patch_size,
  469. unsigned int size)
  470. {
  471. u32 max_size;
  472. #define F1XH_MPB_MAX_SIZE 2048
  473. #define F14H_MPB_MAX_SIZE 1824
  474. #define F15H_MPB_MAX_SIZE 4096
  475. #define F16H_MPB_MAX_SIZE 3458
  476. switch (family) {
  477. case 0x14:
  478. max_size = F14H_MPB_MAX_SIZE;
  479. break;
  480. case 0x15:
  481. max_size = F15H_MPB_MAX_SIZE;
  482. break;
  483. case 0x16:
  484. max_size = F16H_MPB_MAX_SIZE;
  485. break;
  486. default:
  487. max_size = F1XH_MPB_MAX_SIZE;
  488. break;
  489. }
  490. if (patch_size > min_t(u32, size, max_size)) {
  491. pr_err("patch size mismatch\n");
  492. return 0;
  493. }
  494. return patch_size;
  495. }
  496. /*
  497. * Those patch levels cannot be updated to newer ones and thus should be final.
  498. */
  499. static u32 final_levels[] = {
  500. 0x01000098,
  501. 0x0100009f,
  502. 0x010000af,
  503. 0, /* T-101 terminator */
  504. };
  505. /*
  506. * Check the current patch level on this CPU.
  507. *
  508. * @rev: Use it to return the patch level. It is set to 0 in the case of
  509. * error.
  510. *
  511. * Returns:
  512. * - true: if update should stop
  513. * - false: otherwise
  514. */
  515. bool check_current_patch_level(u32 *rev, bool early)
  516. {
  517. u32 lvl, dummy, i;
  518. bool ret = false;
  519. u32 *levels;
  520. native_rdmsr(MSR_AMD64_PATCH_LEVEL, lvl, dummy);
  521. if (IS_ENABLED(CONFIG_X86_32) && early)
  522. levels = (u32 *)__pa_nodebug(&final_levels);
  523. else
  524. levels = final_levels;
  525. for (i = 0; levels[i]; i++) {
  526. if (lvl == levels[i]) {
  527. lvl = 0;
  528. ret = true;
  529. break;
  530. }
  531. }
  532. if (rev)
  533. *rev = lvl;
  534. return ret;
  535. }
  536. int __apply_microcode_amd(struct microcode_amd *mc_amd)
  537. {
  538. u32 rev, dummy;
  539. native_wrmsrl(MSR_AMD64_PATCH_LOADER, (u64)(long)&mc_amd->hdr.data_code);
  540. /* verify patch application was successful */
  541. native_rdmsr(MSR_AMD64_PATCH_LEVEL, rev, dummy);
  542. if (rev != mc_amd->hdr.patch_id)
  543. return -1;
  544. return 0;
  545. }
  546. int apply_microcode_amd(int cpu)
  547. {
  548. struct cpuinfo_x86 *c = &cpu_data(cpu);
  549. struct microcode_amd *mc_amd;
  550. struct ucode_cpu_info *uci;
  551. struct ucode_patch *p;
  552. u32 rev;
  553. BUG_ON(raw_smp_processor_id() != cpu);
  554. uci = ucode_cpu_info + cpu;
  555. p = find_patch(cpu);
  556. if (!p)
  557. return 0;
  558. mc_amd = p->data;
  559. uci->mc = p->data;
  560. if (check_current_patch_level(&rev, false))
  561. return -1;
  562. /* need to apply patch? */
  563. if (rev >= mc_amd->hdr.patch_id) {
  564. c->microcode = rev;
  565. uci->cpu_sig.rev = rev;
  566. return 0;
  567. }
  568. if (__apply_microcode_amd(mc_amd)) {
  569. pr_err("CPU%d: update failed for patch_level=0x%08x\n",
  570. cpu, mc_amd->hdr.patch_id);
  571. return -1;
  572. }
  573. pr_info("CPU%d: new patch_level=0x%08x\n", cpu,
  574. mc_amd->hdr.patch_id);
  575. uci->cpu_sig.rev = mc_amd->hdr.patch_id;
  576. c->microcode = mc_amd->hdr.patch_id;
  577. return 0;
  578. }
  579. static int install_equiv_cpu_table(const u8 *buf)
  580. {
  581. unsigned int *ibuf = (unsigned int *)buf;
  582. unsigned int type = ibuf[1];
  583. unsigned int size = ibuf[2];
  584. if (type != UCODE_EQUIV_CPU_TABLE_TYPE || !size) {
  585. pr_err("empty section/"
  586. "invalid type field in container file section header\n");
  587. return -EINVAL;
  588. }
  589. equiv_cpu_table = vmalloc(size);
  590. if (!equiv_cpu_table) {
  591. pr_err("failed to allocate equivalent CPU table\n");
  592. return -ENOMEM;
  593. }
  594. memcpy(equiv_cpu_table, buf + CONTAINER_HDR_SZ, size);
  595. /* add header length */
  596. return size + CONTAINER_HDR_SZ;
  597. }
  598. static void free_equiv_cpu_table(void)
  599. {
  600. vfree(equiv_cpu_table);
  601. equiv_cpu_table = NULL;
  602. }
  603. static void cleanup(void)
  604. {
  605. free_equiv_cpu_table();
  606. free_cache();
  607. }
  608. /*
  609. * We return the current size even if some of the checks failed so that
  610. * we can skip over the next patch. If we return a negative value, we
  611. * signal a grave error like a memory allocation has failed and the
  612. * driver cannot continue functioning normally. In such cases, we tear
  613. * down everything we've used up so far and exit.
  614. */
  615. static int verify_and_add_patch(u8 family, u8 *fw, unsigned int leftover)
  616. {
  617. struct microcode_header_amd *mc_hdr;
  618. struct ucode_patch *patch;
  619. unsigned int patch_size, crnt_size, ret;
  620. u32 proc_fam;
  621. u16 proc_id;
  622. patch_size = *(u32 *)(fw + 4);
  623. crnt_size = patch_size + SECTION_HDR_SIZE;
  624. mc_hdr = (struct microcode_header_amd *)(fw + SECTION_HDR_SIZE);
  625. proc_id = mc_hdr->processor_rev_id;
  626. proc_fam = find_cpu_family_by_equiv_cpu(proc_id);
  627. if (!proc_fam) {
  628. pr_err("No patch family for equiv ID: 0x%04x\n", proc_id);
  629. return crnt_size;
  630. }
  631. /* check if patch is for the current family */
  632. proc_fam = ((proc_fam >> 8) & 0xf) + ((proc_fam >> 20) & 0xff);
  633. if (proc_fam != family)
  634. return crnt_size;
  635. if (mc_hdr->nb_dev_id || mc_hdr->sb_dev_id) {
  636. pr_err("Patch-ID 0x%08x: chipset-specific code unsupported.\n",
  637. mc_hdr->patch_id);
  638. return crnt_size;
  639. }
  640. ret = verify_patch_size(family, patch_size, leftover);
  641. if (!ret) {
  642. pr_err("Patch-ID 0x%08x: size mismatch.\n", mc_hdr->patch_id);
  643. return crnt_size;
  644. }
  645. patch = kzalloc(sizeof(*patch), GFP_KERNEL);
  646. if (!patch) {
  647. pr_err("Patch allocation failure.\n");
  648. return -EINVAL;
  649. }
  650. patch->data = kzalloc(patch_size, GFP_KERNEL);
  651. if (!patch->data) {
  652. pr_err("Patch data allocation failure.\n");
  653. kfree(patch);
  654. return -EINVAL;
  655. }
  656. /* All looks ok, copy patch... */
  657. memcpy(patch->data, fw + SECTION_HDR_SIZE, patch_size);
  658. INIT_LIST_HEAD(&patch->plist);
  659. patch->patch_id = mc_hdr->patch_id;
  660. patch->equiv_cpu = proc_id;
  661. pr_debug("%s: Added patch_id: 0x%08x, proc_id: 0x%04x\n",
  662. __func__, patch->patch_id, proc_id);
  663. /* ... and add to cache. */
  664. update_cache(patch);
  665. return crnt_size;
  666. }
  667. static enum ucode_state __load_microcode_amd(u8 family, const u8 *data,
  668. size_t size)
  669. {
  670. enum ucode_state ret = UCODE_ERROR;
  671. unsigned int leftover;
  672. u8 *fw = (u8 *)data;
  673. int crnt_size = 0;
  674. int offset;
  675. offset = install_equiv_cpu_table(data);
  676. if (offset < 0) {
  677. pr_err("failed to create equivalent cpu table\n");
  678. return ret;
  679. }
  680. fw += offset;
  681. leftover = size - offset;
  682. if (*(u32 *)fw != UCODE_UCODE_TYPE) {
  683. pr_err("invalid type field in container file section header\n");
  684. free_equiv_cpu_table();
  685. return ret;
  686. }
  687. while (leftover) {
  688. crnt_size = verify_and_add_patch(family, fw, leftover);
  689. if (crnt_size < 0)
  690. return ret;
  691. fw += crnt_size;
  692. leftover -= crnt_size;
  693. }
  694. return UCODE_OK;
  695. }
  696. enum ucode_state load_microcode_amd(int cpu, u8 family, const u8 *data, size_t size)
  697. {
  698. enum ucode_state ret;
  699. /* free old equiv table */
  700. free_equiv_cpu_table();
  701. ret = __load_microcode_amd(family, data, size);
  702. if (ret != UCODE_OK)
  703. cleanup();
  704. #ifdef CONFIG_X86_32
  705. /* save BSP's matching patch for early load */
  706. if (cpu_data(cpu).cpu_index == boot_cpu_data.cpu_index) {
  707. struct ucode_patch *p = find_patch(cpu);
  708. if (p) {
  709. memset(amd_ucode_patch, 0, PATCH_MAX_SIZE);
  710. memcpy(amd_ucode_patch, p->data, min_t(u32, ksize(p->data),
  711. PATCH_MAX_SIZE));
  712. }
  713. }
  714. #endif
  715. return ret;
  716. }
  717. /*
  718. * AMD microcode firmware naming convention, up to family 15h they are in
  719. * the legacy file:
  720. *
  721. * amd-ucode/microcode_amd.bin
  722. *
  723. * This legacy file is always smaller than 2K in size.
  724. *
  725. * Beginning with family 15h, they are in family-specific firmware files:
  726. *
  727. * amd-ucode/microcode_amd_fam15h.bin
  728. * amd-ucode/microcode_amd_fam16h.bin
  729. * ...
  730. *
  731. * These might be larger than 2K.
  732. */
  733. static enum ucode_state request_microcode_amd(int cpu, struct device *device,
  734. bool refresh_fw)
  735. {
  736. char fw_name[36] = "amd-ucode/microcode_amd.bin";
  737. struct cpuinfo_x86 *c = &cpu_data(cpu);
  738. enum ucode_state ret = UCODE_NFOUND;
  739. const struct firmware *fw;
  740. /* reload ucode container only on the boot cpu */
  741. if (!refresh_fw || c->cpu_index != boot_cpu_data.cpu_index)
  742. return UCODE_OK;
  743. if (c->x86 >= 0x15)
  744. snprintf(fw_name, sizeof(fw_name), "amd-ucode/microcode_amd_fam%.2xh.bin", c->x86);
  745. if (request_firmware_direct(&fw, (const char *)fw_name, device)) {
  746. pr_debug("failed to load file %s\n", fw_name);
  747. goto out;
  748. }
  749. ret = UCODE_ERROR;
  750. if (*(u32 *)fw->data != UCODE_MAGIC) {
  751. pr_err("invalid magic value (0x%08x)\n", *(u32 *)fw->data);
  752. goto fw_release;
  753. }
  754. ret = load_microcode_amd(cpu, c->x86, fw->data, fw->size);
  755. fw_release:
  756. release_firmware(fw);
  757. out:
  758. return ret;
  759. }
  760. static enum ucode_state
  761. request_microcode_user(int cpu, const void __user *buf, size_t size)
  762. {
  763. return UCODE_ERROR;
  764. }
  765. static void microcode_fini_cpu_amd(int cpu)
  766. {
  767. struct ucode_cpu_info *uci = ucode_cpu_info + cpu;
  768. uci->mc = NULL;
  769. }
  770. static struct microcode_ops microcode_amd_ops = {
  771. .request_microcode_user = request_microcode_user,
  772. .request_microcode_fw = request_microcode_amd,
  773. .collect_cpu_info = collect_cpu_info_amd,
  774. .apply_microcode = apply_microcode_amd,
  775. .microcode_fini_cpu = microcode_fini_cpu_amd,
  776. };
  777. struct microcode_ops * __init init_amd_microcode(void)
  778. {
  779. struct cpuinfo_x86 *c = &boot_cpu_data;
  780. if (c->x86_vendor != X86_VENDOR_AMD || c->x86 < 0x10) {
  781. pr_warning("AMD CPU family 0x%x not supported\n", c->x86);
  782. return NULL;
  783. }
  784. if (ucode_new_rev)
  785. pr_info_once("microcode updated early to new patch_level=0x%08x\n",
  786. ucode_new_rev);
  787. return &microcode_amd_ops;
  788. }
  789. void __exit exit_amd_microcode(void)
  790. {
  791. cleanup();
  792. }