si_dma.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_trace.h"
  27. #include "si/sid.h"
  28. const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  29. {
  30. DMA0_REGISTER_OFFSET,
  31. DMA1_REGISTER_OFFSET
  32. };
  33. static void si_dma_set_ring_funcs(struct amdgpu_device *adev);
  34. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev);
  35. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev);
  36. static void si_dma_set_irq_funcs(struct amdgpu_device *adev);
  37. static uint32_t si_dma_ring_get_rptr(struct amdgpu_ring *ring)
  38. {
  39. return ring->adev->wb.wb[ring->rptr_offs>>2];
  40. }
  41. static uint32_t si_dma_ring_get_wptr(struct amdgpu_ring *ring)
  42. {
  43. struct amdgpu_device *adev = ring->adev;
  44. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  45. return (RREG32(DMA_RB_WPTR + sdma_offsets[me]) & 0x3fffc) >> 2;
  46. }
  47. static void si_dma_ring_set_wptr(struct amdgpu_ring *ring)
  48. {
  49. struct amdgpu_device *adev = ring->adev;
  50. u32 me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  51. WREG32(DMA_RB_WPTR + sdma_offsets[me], (ring->wptr << 2) & 0x3fffc);
  52. }
  53. static void si_dma_ring_emit_ib(struct amdgpu_ring *ring,
  54. struct amdgpu_ib *ib,
  55. unsigned vm_id, bool ctx_switch)
  56. {
  57. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  58. * Pad as necessary with NOPs.
  59. */
  60. while ((ring->wptr & 7) != 5)
  61. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0));
  62. amdgpu_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, vm_id, 0));
  63. amdgpu_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  64. amdgpu_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  65. }
  66. static void si_dma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  67. {
  68. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  69. amdgpu_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL));
  70. amdgpu_ring_write(ring, 1);
  71. }
  72. static void si_dma_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  73. {
  74. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  75. amdgpu_ring_write(ring, (0xf << 16) | (HDP_DEBUG0));
  76. amdgpu_ring_write(ring, 1);
  77. }
  78. /**
  79. * si_dma_ring_emit_fence - emit a fence on the DMA ring
  80. *
  81. * @ring: amdgpu ring pointer
  82. * @fence: amdgpu fence object
  83. *
  84. * Add a DMA fence packet to the ring to write
  85. * the fence seq number and DMA trap packet to generate
  86. * an interrupt if needed (VI).
  87. */
  88. static void si_dma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  89. unsigned flags)
  90. {
  91. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  92. /* write the fence */
  93. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  94. amdgpu_ring_write(ring, addr & 0xfffffffc);
  95. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  96. amdgpu_ring_write(ring, seq);
  97. /* optionally write high bits as well */
  98. if (write64bit) {
  99. addr += 4;
  100. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0, 0));
  101. amdgpu_ring_write(ring, addr & 0xfffffffc);
  102. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xff));
  103. amdgpu_ring_write(ring, upper_32_bits(seq));
  104. }
  105. /* generate an interrupt */
  106. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0, 0));
  107. }
  108. static void si_dma_stop(struct amdgpu_device *adev)
  109. {
  110. struct amdgpu_ring *ring;
  111. u32 rb_cntl;
  112. unsigned i;
  113. for (i = 0; i < adev->sdma.num_instances; i++) {
  114. ring = &adev->sdma.instance[i].ring;
  115. /* dma0 */
  116. rb_cntl = RREG32(DMA_RB_CNTL + sdma_offsets[i]);
  117. rb_cntl &= ~DMA_RB_ENABLE;
  118. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  119. if (adev->mman.buffer_funcs_ring == ring)
  120. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  121. ring->ready = false;
  122. }
  123. }
  124. static int si_dma_start(struct amdgpu_device *adev)
  125. {
  126. struct amdgpu_ring *ring;
  127. u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz;
  128. int i, r;
  129. uint64_t rptr_addr;
  130. for (i = 0; i < adev->sdma.num_instances; i++) {
  131. ring = &adev->sdma.instance[i].ring;
  132. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  133. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  134. /* Set ring buffer size in dwords */
  135. rb_bufsz = order_base_2(ring->ring_size / 4);
  136. rb_cntl = rb_bufsz << 1;
  137. #ifdef __BIG_ENDIAN
  138. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  139. #endif
  140. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl);
  141. /* Initialize the ring buffer's read and write pointers */
  142. WREG32(DMA_RB_RPTR + sdma_offsets[i], 0);
  143. WREG32(DMA_RB_WPTR + sdma_offsets[i], 0);
  144. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  145. WREG32(DMA_RB_RPTR_ADDR_LO + sdma_offsets[i], lower_32_bits(rptr_addr));
  146. WREG32(DMA_RB_RPTR_ADDR_HI + sdma_offsets[i], upper_32_bits(rptr_addr) & 0xFF);
  147. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  148. WREG32(DMA_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  149. /* enable DMA IBs */
  150. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  151. #ifdef __BIG_ENDIAN
  152. ib_cntl |= DMA_IB_SWAP_ENABLE;
  153. #endif
  154. WREG32(DMA_IB_CNTL + sdma_offsets[i], ib_cntl);
  155. dma_cntl = RREG32(DMA_CNTL + sdma_offsets[i]);
  156. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  157. WREG32(DMA_CNTL + sdma_offsets[i], dma_cntl);
  158. ring->wptr = 0;
  159. WREG32(DMA_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  160. WREG32(DMA_RB_CNTL + sdma_offsets[i], rb_cntl | DMA_RB_ENABLE);
  161. ring->ready = true;
  162. r = amdgpu_ring_test_ring(ring);
  163. if (r) {
  164. ring->ready = false;
  165. return r;
  166. }
  167. if (adev->mman.buffer_funcs_ring == ring)
  168. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  169. }
  170. return 0;
  171. }
  172. /**
  173. * si_dma_ring_test_ring - simple async dma engine test
  174. *
  175. * @ring: amdgpu_ring structure holding ring information
  176. *
  177. * Test the DMA engine by writing using it to write an
  178. * value to memory. (VI).
  179. * Returns 0 for success, error for failure.
  180. */
  181. static int si_dma_ring_test_ring(struct amdgpu_ring *ring)
  182. {
  183. struct amdgpu_device *adev = ring->adev;
  184. unsigned i;
  185. unsigned index;
  186. int r;
  187. u32 tmp;
  188. u64 gpu_addr;
  189. r = amdgpu_wb_get(adev, &index);
  190. if (r) {
  191. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  192. return r;
  193. }
  194. gpu_addr = adev->wb.gpu_addr + (index * 4);
  195. tmp = 0xCAFEDEAD;
  196. adev->wb.wb[index] = cpu_to_le32(tmp);
  197. r = amdgpu_ring_alloc(ring, 4);
  198. if (r) {
  199. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  200. amdgpu_wb_free(adev, index);
  201. return r;
  202. }
  203. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1));
  204. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  205. amdgpu_ring_write(ring, upper_32_bits(gpu_addr) & 0xff);
  206. amdgpu_ring_write(ring, 0xDEADBEEF);
  207. amdgpu_ring_commit(ring);
  208. for (i = 0; i < adev->usec_timeout; i++) {
  209. tmp = le32_to_cpu(adev->wb.wb[index]);
  210. if (tmp == 0xDEADBEEF)
  211. break;
  212. DRM_UDELAY(1);
  213. }
  214. if (i < adev->usec_timeout) {
  215. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  216. } else {
  217. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  218. ring->idx, tmp);
  219. r = -EINVAL;
  220. }
  221. amdgpu_wb_free(adev, index);
  222. return r;
  223. }
  224. /**
  225. * si_dma_ring_test_ib - test an IB on the DMA engine
  226. *
  227. * @ring: amdgpu_ring structure holding ring information
  228. *
  229. * Test a simple IB in the DMA ring (VI).
  230. * Returns 0 on success, error on failure.
  231. */
  232. static int si_dma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  233. {
  234. struct amdgpu_device *adev = ring->adev;
  235. struct amdgpu_ib ib;
  236. struct fence *f = NULL;
  237. unsigned index;
  238. u32 tmp = 0;
  239. u64 gpu_addr;
  240. long r;
  241. r = amdgpu_wb_get(adev, &index);
  242. if (r) {
  243. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  244. return r;
  245. }
  246. gpu_addr = adev->wb.gpu_addr + (index * 4);
  247. tmp = 0xCAFEDEAD;
  248. adev->wb.wb[index] = cpu_to_le32(tmp);
  249. memset(&ib, 0, sizeof(ib));
  250. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  251. if (r) {
  252. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  253. goto err0;
  254. }
  255. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, 1);
  256. ib.ptr[1] = lower_32_bits(gpu_addr);
  257. ib.ptr[2] = upper_32_bits(gpu_addr) & 0xff;
  258. ib.ptr[3] = 0xDEADBEEF;
  259. ib.length_dw = 4;
  260. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  261. if (r)
  262. goto err1;
  263. r = fence_wait_timeout(f, false, timeout);
  264. if (r == 0) {
  265. DRM_ERROR("amdgpu: IB test timed out\n");
  266. r = -ETIMEDOUT;
  267. goto err1;
  268. } else if (r < 0) {
  269. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  270. goto err1;
  271. }
  272. tmp = le32_to_cpu(adev->wb.wb[index]);
  273. if (tmp == 0xDEADBEEF) {
  274. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  275. r = 0;
  276. } else {
  277. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  278. r = -EINVAL;
  279. }
  280. err1:
  281. amdgpu_ib_free(adev, &ib, NULL);
  282. fence_put(f);
  283. err0:
  284. amdgpu_wb_free(adev, index);
  285. return r;
  286. }
  287. /**
  288. * cik_dma_vm_copy_pte - update PTEs by copying them from the GART
  289. *
  290. * @ib: indirect buffer to fill with commands
  291. * @pe: addr of the page entry
  292. * @src: src addr to copy from
  293. * @count: number of page entries to update
  294. *
  295. * Update PTEs by copying them from the GART using DMA (SI).
  296. */
  297. static void si_dma_vm_copy_pte(struct amdgpu_ib *ib,
  298. uint64_t pe, uint64_t src,
  299. unsigned count)
  300. {
  301. unsigned bytes = count * 8;
  302. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  303. 1, 0, 0, bytes);
  304. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  305. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  306. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  307. ib->ptr[ib->length_dw++] = upper_32_bits(src) & 0xff;
  308. }
  309. /**
  310. * si_dma_vm_write_pte - update PTEs by writing them manually
  311. *
  312. * @ib: indirect buffer to fill with commands
  313. * @pe: addr of the page entry
  314. * @value: dst addr to write into pe
  315. * @count: number of page entries to update
  316. * @incr: increase next addr by incr bytes
  317. *
  318. * Update PTEs by writing them manually using DMA (SI).
  319. */
  320. static void si_dma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  321. uint64_t value, unsigned count,
  322. uint32_t incr)
  323. {
  324. unsigned ndw = count * 2;
  325. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 0, ndw);
  326. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  327. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  328. for (; ndw > 0; ndw -= 2) {
  329. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  330. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  331. value += incr;
  332. }
  333. }
  334. /**
  335. * si_dma_vm_set_pte_pde - update the page tables using sDMA
  336. *
  337. * @ib: indirect buffer to fill with commands
  338. * @pe: addr of the page entry
  339. * @addr: dst addr to write into pe
  340. * @count: number of page entries to update
  341. * @incr: increase next addr by incr bytes
  342. * @flags: access flags
  343. *
  344. * Update the page tables using sDMA (CIK).
  345. */
  346. static void si_dma_vm_set_pte_pde(struct amdgpu_ib *ib,
  347. uint64_t pe,
  348. uint64_t addr, unsigned count,
  349. uint32_t incr, uint32_t flags)
  350. {
  351. uint64_t value;
  352. unsigned ndw;
  353. while (count) {
  354. ndw = count * 2;
  355. if (ndw > 0xFFFFE)
  356. ndw = 0xFFFFE;
  357. if (flags & AMDGPU_PTE_VALID)
  358. value = addr;
  359. else
  360. value = 0;
  361. /* for physically contiguous pages (vram) */
  362. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  363. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  364. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  365. ib->ptr[ib->length_dw++] = flags; /* mask */
  366. ib->ptr[ib->length_dw++] = 0;
  367. ib->ptr[ib->length_dw++] = value; /* value */
  368. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  369. ib->ptr[ib->length_dw++] = incr; /* increment size */
  370. ib->ptr[ib->length_dw++] = 0;
  371. pe += ndw * 4;
  372. addr += (ndw / 2) * incr;
  373. count -= ndw / 2;
  374. }
  375. }
  376. /**
  377. * si_dma_pad_ib - pad the IB to the required number of dw
  378. *
  379. * @ib: indirect buffer to fill with padding
  380. *
  381. */
  382. static void si_dma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  383. {
  384. while (ib->length_dw & 0x7)
  385. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0);
  386. }
  387. /**
  388. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  389. *
  390. * @ring: amdgpu_ring pointer
  391. *
  392. * Make sure all previous operations are completed (CIK).
  393. */
  394. static void si_dma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  395. {
  396. uint32_t seq = ring->fence_drv.sync_seq;
  397. uint64_t addr = ring->fence_drv.gpu_addr;
  398. /* wait for idle */
  399. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0) |
  400. (1 << 27)); /* Poll memory */
  401. amdgpu_ring_write(ring, lower_32_bits(addr));
  402. amdgpu_ring_write(ring, (0xff << 16) | upper_32_bits(addr)); /* retry, addr_hi */
  403. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  404. amdgpu_ring_write(ring, seq); /* value */
  405. amdgpu_ring_write(ring, (3 << 28) | 0x20); /* func(equal) | poll interval */
  406. }
  407. /**
  408. * si_dma_ring_emit_vm_flush - cik vm flush using sDMA
  409. *
  410. * @ring: amdgpu_ring pointer
  411. * @vm: amdgpu_vm pointer
  412. *
  413. * Update the page table base and flush the VM TLB
  414. * using sDMA (VI).
  415. */
  416. static void si_dma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  417. unsigned vm_id, uint64_t pd_addr)
  418. {
  419. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  420. if (vm_id < 8)
  421. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  422. else
  423. amdgpu_ring_write(ring, (0xf << 16) | (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  424. amdgpu_ring_write(ring, pd_addr >> 12);
  425. /* bits 0-7 are the VM contexts0-7 */
  426. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0, 0));
  427. amdgpu_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST));
  428. amdgpu_ring_write(ring, 1 << vm_id);
  429. /* wait for invalidate to complete */
  430. amdgpu_ring_write(ring, DMA_PACKET(DMA_PACKET_POLL_REG_MEM, 0, 0, 0, 0));
  431. amdgpu_ring_write(ring, VM_INVALIDATE_REQUEST);
  432. amdgpu_ring_write(ring, 0xff << 16); /* retry */
  433. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  434. amdgpu_ring_write(ring, 0); /* value */
  435. amdgpu_ring_write(ring, (0 << 28) | 0x20); /* func(always) | poll interval */
  436. }
  437. static unsigned si_dma_ring_get_emit_ib_size(struct amdgpu_ring *ring)
  438. {
  439. return
  440. 7 + 3; /* si_dma_ring_emit_ib */
  441. }
  442. static unsigned si_dma_ring_get_dma_frame_size(struct amdgpu_ring *ring)
  443. {
  444. return
  445. 3 + /* si_dma_ring_emit_hdp_flush */
  446. 3 + /* si_dma_ring_emit_hdp_invalidate */
  447. 6 + /* si_dma_ring_emit_pipeline_sync */
  448. 12 + /* si_dma_ring_emit_vm_flush */
  449. 9 + 9 + 9; /* si_dma_ring_emit_fence x3 for user fence, vm fence */
  450. }
  451. static int si_dma_early_init(void *handle)
  452. {
  453. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  454. adev->sdma.num_instances = 2;
  455. si_dma_set_ring_funcs(adev);
  456. si_dma_set_buffer_funcs(adev);
  457. si_dma_set_vm_pte_funcs(adev);
  458. si_dma_set_irq_funcs(adev);
  459. return 0;
  460. }
  461. static int si_dma_sw_init(void *handle)
  462. {
  463. struct amdgpu_ring *ring;
  464. int r, i;
  465. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  466. /* DMA0 trap event */
  467. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  468. if (r)
  469. return r;
  470. /* DMA1 trap event */
  471. r = amdgpu_irq_add_id(adev, 244, &adev->sdma.trap_irq_1);
  472. if (r)
  473. return r;
  474. for (i = 0; i < adev->sdma.num_instances; i++) {
  475. ring = &adev->sdma.instance[i].ring;
  476. ring->ring_obj = NULL;
  477. ring->use_doorbell = false;
  478. sprintf(ring->name, "sdma%d", i);
  479. r = amdgpu_ring_init(adev, ring, 1024,
  480. DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0, 0), 0xf,
  481. &adev->sdma.trap_irq,
  482. (i == 0) ?
  483. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  484. AMDGPU_RING_TYPE_SDMA);
  485. if (r)
  486. return r;
  487. }
  488. return r;
  489. }
  490. static int si_dma_sw_fini(void *handle)
  491. {
  492. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  493. int i;
  494. for (i = 0; i < adev->sdma.num_instances; i++)
  495. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  496. return 0;
  497. }
  498. static int si_dma_hw_init(void *handle)
  499. {
  500. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  501. return si_dma_start(adev);
  502. }
  503. static int si_dma_hw_fini(void *handle)
  504. {
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. si_dma_stop(adev);
  507. return 0;
  508. }
  509. static int si_dma_suspend(void *handle)
  510. {
  511. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  512. return si_dma_hw_fini(adev);
  513. }
  514. static int si_dma_resume(void *handle)
  515. {
  516. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  517. return si_dma_hw_init(adev);
  518. }
  519. static bool si_dma_is_idle(void *handle)
  520. {
  521. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  522. u32 tmp = RREG32(SRBM_STATUS2);
  523. if (tmp & (DMA_BUSY_MASK | DMA1_BUSY_MASK))
  524. return false;
  525. return true;
  526. }
  527. static int si_dma_wait_for_idle(void *handle)
  528. {
  529. unsigned i;
  530. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  531. for (i = 0; i < adev->usec_timeout; i++) {
  532. if (si_dma_is_idle(handle))
  533. return 0;
  534. udelay(1);
  535. }
  536. return -ETIMEDOUT;
  537. }
  538. static int si_dma_soft_reset(void *handle)
  539. {
  540. DRM_INFO("si_dma_soft_reset --- not implemented !!!!!!!\n");
  541. return 0;
  542. }
  543. static int si_dma_set_trap_irq_state(struct amdgpu_device *adev,
  544. struct amdgpu_irq_src *src,
  545. unsigned type,
  546. enum amdgpu_interrupt_state state)
  547. {
  548. u32 sdma_cntl;
  549. switch (type) {
  550. case AMDGPU_SDMA_IRQ_TRAP0:
  551. switch (state) {
  552. case AMDGPU_IRQ_STATE_DISABLE:
  553. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  554. sdma_cntl &= ~TRAP_ENABLE;
  555. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  556. break;
  557. case AMDGPU_IRQ_STATE_ENABLE:
  558. sdma_cntl = RREG32(DMA_CNTL + DMA0_REGISTER_OFFSET);
  559. sdma_cntl |= TRAP_ENABLE;
  560. WREG32(DMA_CNTL + DMA0_REGISTER_OFFSET, sdma_cntl);
  561. break;
  562. default:
  563. break;
  564. }
  565. break;
  566. case AMDGPU_SDMA_IRQ_TRAP1:
  567. switch (state) {
  568. case AMDGPU_IRQ_STATE_DISABLE:
  569. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  570. sdma_cntl &= ~TRAP_ENABLE;
  571. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  572. break;
  573. case AMDGPU_IRQ_STATE_ENABLE:
  574. sdma_cntl = RREG32(DMA_CNTL + DMA1_REGISTER_OFFSET);
  575. sdma_cntl |= TRAP_ENABLE;
  576. WREG32(DMA_CNTL + DMA1_REGISTER_OFFSET, sdma_cntl);
  577. break;
  578. default:
  579. break;
  580. }
  581. break;
  582. default:
  583. break;
  584. }
  585. return 0;
  586. }
  587. static int si_dma_process_trap_irq(struct amdgpu_device *adev,
  588. struct amdgpu_irq_src *source,
  589. struct amdgpu_iv_entry *entry)
  590. {
  591. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  592. return 0;
  593. }
  594. static int si_dma_process_trap_irq_1(struct amdgpu_device *adev,
  595. struct amdgpu_irq_src *source,
  596. struct amdgpu_iv_entry *entry)
  597. {
  598. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  599. return 0;
  600. }
  601. static int si_dma_process_illegal_inst_irq(struct amdgpu_device *adev,
  602. struct amdgpu_irq_src *source,
  603. struct amdgpu_iv_entry *entry)
  604. {
  605. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  606. schedule_work(&adev->reset_work);
  607. return 0;
  608. }
  609. static int si_dma_set_clockgating_state(void *handle,
  610. enum amd_clockgating_state state)
  611. {
  612. u32 orig, data, offset;
  613. int i;
  614. bool enable;
  615. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  616. enable = (state == AMD_CG_STATE_GATE) ? true : false;
  617. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  618. for (i = 0; i < adev->sdma.num_instances; i++) {
  619. if (i == 0)
  620. offset = DMA0_REGISTER_OFFSET;
  621. else
  622. offset = DMA1_REGISTER_OFFSET;
  623. orig = data = RREG32(DMA_POWER_CNTL + offset);
  624. data &= ~MEM_POWER_OVERRIDE;
  625. if (data != orig)
  626. WREG32(DMA_POWER_CNTL + offset, data);
  627. WREG32(DMA_CLK_CTRL + offset, 0x00000100);
  628. }
  629. } else {
  630. for (i = 0; i < adev->sdma.num_instances; i++) {
  631. if (i == 0)
  632. offset = DMA0_REGISTER_OFFSET;
  633. else
  634. offset = DMA1_REGISTER_OFFSET;
  635. orig = data = RREG32(DMA_POWER_CNTL + offset);
  636. data |= MEM_POWER_OVERRIDE;
  637. if (data != orig)
  638. WREG32(DMA_POWER_CNTL + offset, data);
  639. orig = data = RREG32(DMA_CLK_CTRL + offset);
  640. data = 0xff000000;
  641. if (data != orig)
  642. WREG32(DMA_CLK_CTRL + offset, data);
  643. }
  644. }
  645. return 0;
  646. }
  647. static int si_dma_set_powergating_state(void *handle,
  648. enum amd_powergating_state state)
  649. {
  650. u32 tmp;
  651. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  652. WREG32(DMA_PGFSM_WRITE, 0x00002000);
  653. WREG32(DMA_PGFSM_CONFIG, 0x100010ff);
  654. for (tmp = 0; tmp < 5; tmp++)
  655. WREG32(DMA_PGFSM_WRITE, 0);
  656. return 0;
  657. }
  658. const struct amd_ip_funcs si_dma_ip_funcs = {
  659. .name = "si_dma",
  660. .early_init = si_dma_early_init,
  661. .late_init = NULL,
  662. .sw_init = si_dma_sw_init,
  663. .sw_fini = si_dma_sw_fini,
  664. .hw_init = si_dma_hw_init,
  665. .hw_fini = si_dma_hw_fini,
  666. .suspend = si_dma_suspend,
  667. .resume = si_dma_resume,
  668. .is_idle = si_dma_is_idle,
  669. .wait_for_idle = si_dma_wait_for_idle,
  670. .soft_reset = si_dma_soft_reset,
  671. .set_clockgating_state = si_dma_set_clockgating_state,
  672. .set_powergating_state = si_dma_set_powergating_state,
  673. };
  674. static const struct amdgpu_ring_funcs si_dma_ring_funcs = {
  675. .get_rptr = si_dma_ring_get_rptr,
  676. .get_wptr = si_dma_ring_get_wptr,
  677. .set_wptr = si_dma_ring_set_wptr,
  678. .parse_cs = NULL,
  679. .emit_ib = si_dma_ring_emit_ib,
  680. .emit_fence = si_dma_ring_emit_fence,
  681. .emit_pipeline_sync = si_dma_ring_emit_pipeline_sync,
  682. .emit_vm_flush = si_dma_ring_emit_vm_flush,
  683. .emit_hdp_flush = si_dma_ring_emit_hdp_flush,
  684. .emit_hdp_invalidate = si_dma_ring_emit_hdp_invalidate,
  685. .test_ring = si_dma_ring_test_ring,
  686. .test_ib = si_dma_ring_test_ib,
  687. .insert_nop = amdgpu_ring_insert_nop,
  688. .pad_ib = si_dma_ring_pad_ib,
  689. .get_emit_ib_size = si_dma_ring_get_emit_ib_size,
  690. .get_dma_frame_size = si_dma_ring_get_dma_frame_size,
  691. };
  692. static void si_dma_set_ring_funcs(struct amdgpu_device *adev)
  693. {
  694. int i;
  695. for (i = 0; i < adev->sdma.num_instances; i++)
  696. adev->sdma.instance[i].ring.funcs = &si_dma_ring_funcs;
  697. }
  698. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs = {
  699. .set = si_dma_set_trap_irq_state,
  700. .process = si_dma_process_trap_irq,
  701. };
  702. static const struct amdgpu_irq_src_funcs si_dma_trap_irq_funcs_1 = {
  703. .set = si_dma_set_trap_irq_state,
  704. .process = si_dma_process_trap_irq_1,
  705. };
  706. static const struct amdgpu_irq_src_funcs si_dma_illegal_inst_irq_funcs = {
  707. .process = si_dma_process_illegal_inst_irq,
  708. };
  709. static void si_dma_set_irq_funcs(struct amdgpu_device *adev)
  710. {
  711. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  712. adev->sdma.trap_irq.funcs = &si_dma_trap_irq_funcs;
  713. adev->sdma.trap_irq_1.funcs = &si_dma_trap_irq_funcs_1;
  714. adev->sdma.illegal_inst_irq.funcs = &si_dma_illegal_inst_irq_funcs;
  715. }
  716. /**
  717. * si_dma_emit_copy_buffer - copy buffer using the sDMA engine
  718. *
  719. * @ring: amdgpu_ring structure holding ring information
  720. * @src_offset: src GPU address
  721. * @dst_offset: dst GPU address
  722. * @byte_count: number of bytes to xfer
  723. *
  724. * Copy GPU buffers using the DMA engine (VI).
  725. * Used by the amdgpu ttm implementation to move pages if
  726. * registered as the asic copy callback.
  727. */
  728. static void si_dma_emit_copy_buffer(struct amdgpu_ib *ib,
  729. uint64_t src_offset,
  730. uint64_t dst_offset,
  731. uint32_t byte_count)
  732. {
  733. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_COPY,
  734. 1, 0, 0, byte_count);
  735. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  736. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  737. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) & 0xff;
  738. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset) & 0xff;
  739. }
  740. /**
  741. * si_dma_emit_fill_buffer - fill buffer using the sDMA engine
  742. *
  743. * @ring: amdgpu_ring structure holding ring information
  744. * @src_data: value to write to buffer
  745. * @dst_offset: dst GPU address
  746. * @byte_count: number of bytes to xfer
  747. *
  748. * Fill GPU buffers using the DMA engine (VI).
  749. */
  750. static void si_dma_emit_fill_buffer(struct amdgpu_ib *ib,
  751. uint32_t src_data,
  752. uint64_t dst_offset,
  753. uint32_t byte_count)
  754. {
  755. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_CONSTANT_FILL,
  756. 0, 0, 0, byte_count / 4);
  757. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  758. ib->ptr[ib->length_dw++] = src_data;
  759. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset) << 16;
  760. }
  761. static const struct amdgpu_buffer_funcs si_dma_buffer_funcs = {
  762. .copy_max_bytes = 0xffff8,
  763. .copy_num_dw = 5,
  764. .emit_copy_buffer = si_dma_emit_copy_buffer,
  765. .fill_max_bytes = 0xffff8,
  766. .fill_num_dw = 4,
  767. .emit_fill_buffer = si_dma_emit_fill_buffer,
  768. };
  769. static void si_dma_set_buffer_funcs(struct amdgpu_device *adev)
  770. {
  771. if (adev->mman.buffer_funcs == NULL) {
  772. adev->mman.buffer_funcs = &si_dma_buffer_funcs;
  773. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  774. }
  775. }
  776. static const struct amdgpu_vm_pte_funcs si_dma_vm_pte_funcs = {
  777. .copy_pte = si_dma_vm_copy_pte,
  778. .write_pte = si_dma_vm_write_pte,
  779. .set_pte_pde = si_dma_vm_set_pte_pde,
  780. };
  781. static void si_dma_set_vm_pte_funcs(struct amdgpu_device *adev)
  782. {
  783. unsigned i;
  784. if (adev->vm_manager.vm_pte_funcs == NULL) {
  785. adev->vm_manager.vm_pte_funcs = &si_dma_vm_pte_funcs;
  786. for (i = 0; i < adev->sdma.num_instances; i++)
  787. adev->vm_manager.vm_pte_rings[i] =
  788. &adev->sdma.instance[i].ring;
  789. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  790. }
  791. }