si.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "atom.h"
  33. #include "amdgpu_powerplay.h"
  34. #include "si/sid.h"
  35. #include "si_ih.h"
  36. #include "gfx_v6_0.h"
  37. #include "gmc_v6_0.h"
  38. #include "si_dma.h"
  39. #include "dce_v6_0.h"
  40. #include "si.h"
  41. static const u32 tahiti_golden_registers[] =
  42. {
  43. 0x2684, 0x00010000, 0x00018208,
  44. 0x260c, 0xffffffff, 0x00000000,
  45. 0x260d, 0xf00fffff, 0x00000400,
  46. 0x260e, 0x0002021c, 0x00020200,
  47. 0x031e, 0x00000080, 0x00000000,
  48. 0x340c, 0x000300c0, 0x00800040,
  49. 0x360c, 0x000300c0, 0x00800040,
  50. 0x16ec, 0x000000f0, 0x00000070,
  51. 0x16f0, 0x00200000, 0x50100000,
  52. 0x1c0c, 0x31000311, 0x00000011,
  53. 0x09df, 0x00000003, 0x000007ff,
  54. 0x0903, 0x000007ff, 0x00000000,
  55. 0x2285, 0xf000001f, 0x00000007,
  56. 0x22c9, 0xffffffff, 0x00ffffff,
  57. 0x22c4, 0x0000ff0f, 0x00000000,
  58. 0xa293, 0x07ffffff, 0x4e000000,
  59. 0xa0d4, 0x3f3f3fff, 0x2a00126a,
  60. 0x000c, 0x000000ff, 0x0040,
  61. 0x000d, 0x00000040, 0x00004040,
  62. 0x2440, 0x07ffffff, 0x03000000,
  63. 0x23a2, 0x01ff1f3f, 0x00000000,
  64. 0x23a1, 0x01ff1f3f, 0x00000000,
  65. 0x2418, 0x0000007f, 0x00000020,
  66. 0x2542, 0x00010000, 0x00010000,
  67. 0x2b05, 0x00000200, 0x000002fb,
  68. 0x2b04, 0xffffffff, 0x0000543b,
  69. 0x2b03, 0xffffffff, 0xa9210876,
  70. 0x2234, 0xffffffff, 0x000fff40,
  71. 0x2235, 0x0000001f, 0x00000010,
  72. 0x0504, 0x20000000, 0x20fffed8,
  73. 0x0570, 0x000c0fc0, 0x000c0400
  74. };
  75. static const u32 tahiti_golden_registers2[] =
  76. {
  77. 0x0319, 0x00000001, 0x00000001
  78. };
  79. static const u32 tahiti_golden_rlc_registers[] =
  80. {
  81. 0x3109, 0xffffffff, 0x00601005,
  82. 0x311f, 0xffffffff, 0x10104040,
  83. 0x3122, 0xffffffff, 0x0100000a,
  84. 0x30c5, 0xffffffff, 0x00000800,
  85. 0x30c3, 0xffffffff, 0x800000f4,
  86. 0x3d2a, 0xffffffff, 0x00000000
  87. };
  88. static const u32 pitcairn_golden_registers[] =
  89. {
  90. 0x2684, 0x00010000, 0x00018208,
  91. 0x260c, 0xffffffff, 0x00000000,
  92. 0x260d, 0xf00fffff, 0x00000400,
  93. 0x260e, 0x0002021c, 0x00020200,
  94. 0x031e, 0x00000080, 0x00000000,
  95. 0x340c, 0x000300c0, 0x00800040,
  96. 0x360c, 0x000300c0, 0x00800040,
  97. 0x16ec, 0x000000f0, 0x00000070,
  98. 0x16f0, 0x00200000, 0x50100000,
  99. 0x1c0c, 0x31000311, 0x00000011,
  100. 0x0ab9, 0x00073ffe, 0x000022a2,
  101. 0x0903, 0x000007ff, 0x00000000,
  102. 0x2285, 0xf000001f, 0x00000007,
  103. 0x22c9, 0xffffffff, 0x00ffffff,
  104. 0x22c4, 0x0000ff0f, 0x00000000,
  105. 0xa293, 0x07ffffff, 0x4e000000,
  106. 0xa0d4, 0x3f3f3fff, 0x2a00126a,
  107. 0x000c, 0x000000ff, 0x0040,
  108. 0x000d, 0x00000040, 0x00004040,
  109. 0x2440, 0x07ffffff, 0x03000000,
  110. 0x2418, 0x0000007f, 0x00000020,
  111. 0x2542, 0x00010000, 0x00010000,
  112. 0x2b05, 0x000003ff, 0x000000f7,
  113. 0x2b04, 0xffffffff, 0x00000000,
  114. 0x2b03, 0xffffffff, 0x32761054,
  115. 0x2235, 0x0000001f, 0x00000010,
  116. 0x0570, 0x000c0fc0, 0x000c0400
  117. };
  118. static const u32 pitcairn_golden_rlc_registers[] =
  119. {
  120. 0x3109, 0xffffffff, 0x00601004,
  121. 0x311f, 0xffffffff, 0x10102020,
  122. 0x3122, 0xffffffff, 0x01000020,
  123. 0x30c5, 0xffffffff, 0x00000800,
  124. 0x30c3, 0xffffffff, 0x800000a4
  125. };
  126. static const u32 verde_pg_init[] =
  127. {
  128. 0xd4f, 0xffffffff, 0x40000,
  129. 0xd4e, 0xffffffff, 0x200010ff,
  130. 0xd4f, 0xffffffff, 0x0,
  131. 0xd4f, 0xffffffff, 0x0,
  132. 0xd4f, 0xffffffff, 0x0,
  133. 0xd4f, 0xffffffff, 0x0,
  134. 0xd4f, 0xffffffff, 0x0,
  135. 0xd4f, 0xffffffff, 0x7007,
  136. 0xd4e, 0xffffffff, 0x300010ff,
  137. 0xd4f, 0xffffffff, 0x0,
  138. 0xd4f, 0xffffffff, 0x0,
  139. 0xd4f, 0xffffffff, 0x0,
  140. 0xd4f, 0xffffffff, 0x0,
  141. 0xd4f, 0xffffffff, 0x0,
  142. 0xd4f, 0xffffffff, 0x400000,
  143. 0xd4e, 0xffffffff, 0x100010ff,
  144. 0xd4f, 0xffffffff, 0x0,
  145. 0xd4f, 0xffffffff, 0x0,
  146. 0xd4f, 0xffffffff, 0x0,
  147. 0xd4f, 0xffffffff, 0x0,
  148. 0xd4f, 0xffffffff, 0x0,
  149. 0xd4f, 0xffffffff, 0x120200,
  150. 0xd4e, 0xffffffff, 0x500010ff,
  151. 0xd4f, 0xffffffff, 0x0,
  152. 0xd4f, 0xffffffff, 0x0,
  153. 0xd4f, 0xffffffff, 0x0,
  154. 0xd4f, 0xffffffff, 0x0,
  155. 0xd4f, 0xffffffff, 0x0,
  156. 0xd4f, 0xffffffff, 0x1e1e16,
  157. 0xd4e, 0xffffffff, 0x600010ff,
  158. 0xd4f, 0xffffffff, 0x0,
  159. 0xd4f, 0xffffffff, 0x0,
  160. 0xd4f, 0xffffffff, 0x0,
  161. 0xd4f, 0xffffffff, 0x0,
  162. 0xd4f, 0xffffffff, 0x0,
  163. 0xd4f, 0xffffffff, 0x171f1e,
  164. 0xd4e, 0xffffffff, 0x700010ff,
  165. 0xd4f, 0xffffffff, 0x0,
  166. 0xd4f, 0xffffffff, 0x0,
  167. 0xd4f, 0xffffffff, 0x0,
  168. 0xd4f, 0xffffffff, 0x0,
  169. 0xd4f, 0xffffffff, 0x0,
  170. 0xd4f, 0xffffffff, 0x0,
  171. 0xd4e, 0xffffffff, 0x9ff,
  172. 0xd40, 0xffffffff, 0x0,
  173. 0xd41, 0xffffffff, 0x10000800,
  174. 0xd41, 0xffffffff, 0xf,
  175. 0xd41, 0xffffffff, 0xf,
  176. 0xd40, 0xffffffff, 0x4,
  177. 0xd41, 0xffffffff, 0x1000051e,
  178. 0xd41, 0xffffffff, 0xffff,
  179. 0xd41, 0xffffffff, 0xffff,
  180. 0xd40, 0xffffffff, 0x8,
  181. 0xd41, 0xffffffff, 0x80500,
  182. 0xd40, 0xffffffff, 0x12,
  183. 0xd41, 0xffffffff, 0x9050c,
  184. 0xd40, 0xffffffff, 0x1d,
  185. 0xd41, 0xffffffff, 0xb052c,
  186. 0xd40, 0xffffffff, 0x2a,
  187. 0xd41, 0xffffffff, 0x1053e,
  188. 0xd40, 0xffffffff, 0x2d,
  189. 0xd41, 0xffffffff, 0x10546,
  190. 0xd40, 0xffffffff, 0x30,
  191. 0xd41, 0xffffffff, 0xa054e,
  192. 0xd40, 0xffffffff, 0x3c,
  193. 0xd41, 0xffffffff, 0x1055f,
  194. 0xd40, 0xffffffff, 0x3f,
  195. 0xd41, 0xffffffff, 0x10567,
  196. 0xd40, 0xffffffff, 0x42,
  197. 0xd41, 0xffffffff, 0x1056f,
  198. 0xd40, 0xffffffff, 0x45,
  199. 0xd41, 0xffffffff, 0x10572,
  200. 0xd40, 0xffffffff, 0x48,
  201. 0xd41, 0xffffffff, 0x20575,
  202. 0xd40, 0xffffffff, 0x4c,
  203. 0xd41, 0xffffffff, 0x190801,
  204. 0xd40, 0xffffffff, 0x67,
  205. 0xd41, 0xffffffff, 0x1082a,
  206. 0xd40, 0xffffffff, 0x6a,
  207. 0xd41, 0xffffffff, 0x1b082d,
  208. 0xd40, 0xffffffff, 0x87,
  209. 0xd41, 0xffffffff, 0x310851,
  210. 0xd40, 0xffffffff, 0xba,
  211. 0xd41, 0xffffffff, 0x891,
  212. 0xd40, 0xffffffff, 0xbc,
  213. 0xd41, 0xffffffff, 0x893,
  214. 0xd40, 0xffffffff, 0xbe,
  215. 0xd41, 0xffffffff, 0x20895,
  216. 0xd40, 0xffffffff, 0xc2,
  217. 0xd41, 0xffffffff, 0x20899,
  218. 0xd40, 0xffffffff, 0xc6,
  219. 0xd41, 0xffffffff, 0x2089d,
  220. 0xd40, 0xffffffff, 0xca,
  221. 0xd41, 0xffffffff, 0x8a1,
  222. 0xd40, 0xffffffff, 0xcc,
  223. 0xd41, 0xffffffff, 0x8a3,
  224. 0xd40, 0xffffffff, 0xce,
  225. 0xd41, 0xffffffff, 0x308a5,
  226. 0xd40, 0xffffffff, 0xd3,
  227. 0xd41, 0xffffffff, 0x6d08cd,
  228. 0xd40, 0xffffffff, 0x142,
  229. 0xd41, 0xffffffff, 0x2000095a,
  230. 0xd41, 0xffffffff, 0x1,
  231. 0xd40, 0xffffffff, 0x144,
  232. 0xd41, 0xffffffff, 0x301f095b,
  233. 0xd40, 0xffffffff, 0x165,
  234. 0xd41, 0xffffffff, 0xc094d,
  235. 0xd40, 0xffffffff, 0x173,
  236. 0xd41, 0xffffffff, 0xf096d,
  237. 0xd40, 0xffffffff, 0x184,
  238. 0xd41, 0xffffffff, 0x15097f,
  239. 0xd40, 0xffffffff, 0x19b,
  240. 0xd41, 0xffffffff, 0xc0998,
  241. 0xd40, 0xffffffff, 0x1a9,
  242. 0xd41, 0xffffffff, 0x409a7,
  243. 0xd40, 0xffffffff, 0x1af,
  244. 0xd41, 0xffffffff, 0xcdc,
  245. 0xd40, 0xffffffff, 0x1b1,
  246. 0xd41, 0xffffffff, 0x800,
  247. 0xd42, 0xffffffff, 0x6c9b2000,
  248. 0xd44, 0xfc00, 0x2000,
  249. 0xd51, 0xffffffff, 0xfc0,
  250. 0xa35, 0x00000100, 0x100
  251. };
  252. static const u32 verde_golden_rlc_registers[] =
  253. {
  254. 0x3109, 0xffffffff, 0x033f1005,
  255. 0x311f, 0xffffffff, 0x10808020,
  256. 0x3122, 0xffffffff, 0x00800008,
  257. 0x30c5, 0xffffffff, 0x00001000,
  258. 0x30c3, 0xffffffff, 0x80010014
  259. };
  260. static const u32 verde_golden_registers[] =
  261. {
  262. 0x2684, 0x00010000, 0x00018208,
  263. 0x260c, 0xffffffff, 0x00000000,
  264. 0x260d, 0xf00fffff, 0x00000400,
  265. 0x260e, 0x0002021c, 0x00020200,
  266. 0x031e, 0x00000080, 0x00000000,
  267. 0x340c, 0x000300c0, 0x00800040,
  268. 0x340c, 0x000300c0, 0x00800040,
  269. 0x360c, 0x000300c0, 0x00800040,
  270. 0x360c, 0x000300c0, 0x00800040,
  271. 0x16ec, 0x000000f0, 0x00000070,
  272. 0x16f0, 0x00200000, 0x50100000,
  273. 0x1c0c, 0x31000311, 0x00000011,
  274. 0x0ab9, 0x00073ffe, 0x000022a2,
  275. 0x0ab9, 0x00073ffe, 0x000022a2,
  276. 0x0ab9, 0x00073ffe, 0x000022a2,
  277. 0x0903, 0x000007ff, 0x00000000,
  278. 0x0903, 0x000007ff, 0x00000000,
  279. 0x0903, 0x000007ff, 0x00000000,
  280. 0x2285, 0xf000001f, 0x00000007,
  281. 0x2285, 0xf000001f, 0x00000007,
  282. 0x2285, 0xf000001f, 0x00000007,
  283. 0x2285, 0xffffffff, 0x00ffffff,
  284. 0x22c4, 0x0000ff0f, 0x00000000,
  285. 0xa293, 0x07ffffff, 0x4e000000,
  286. 0xa0d4, 0x3f3f3fff, 0x0000124a,
  287. 0xa0d4, 0x3f3f3fff, 0x0000124a,
  288. 0xa0d4, 0x3f3f3fff, 0x0000124a,
  289. 0x000c, 0x000000ff, 0x0040,
  290. 0x000d, 0x00000040, 0x00004040,
  291. 0x2440, 0x07ffffff, 0x03000000,
  292. 0x2440, 0x07ffffff, 0x03000000,
  293. 0x23a2, 0x01ff1f3f, 0x00000000,
  294. 0x23a3, 0x01ff1f3f, 0x00000000,
  295. 0x23a2, 0x01ff1f3f, 0x00000000,
  296. 0x23a1, 0x01ff1f3f, 0x00000000,
  297. 0x23a1, 0x01ff1f3f, 0x00000000,
  298. 0x23a1, 0x01ff1f3f, 0x00000000,
  299. 0x2418, 0x0000007f, 0x00000020,
  300. 0x2542, 0x00010000, 0x00010000,
  301. 0x2b01, 0x000003ff, 0x00000003,
  302. 0x2b05, 0x000003ff, 0x00000003,
  303. 0x2b05, 0x000003ff, 0x00000003,
  304. 0x2b04, 0xffffffff, 0x00000000,
  305. 0x2b04, 0xffffffff, 0x00000000,
  306. 0x2b04, 0xffffffff, 0x00000000,
  307. 0x2b03, 0xffffffff, 0x00001032,
  308. 0x2b03, 0xffffffff, 0x00001032,
  309. 0x2b03, 0xffffffff, 0x00001032,
  310. 0x2235, 0x0000001f, 0x00000010,
  311. 0x2235, 0x0000001f, 0x00000010,
  312. 0x2235, 0x0000001f, 0x00000010,
  313. 0x0570, 0x000c0fc0, 0x000c0400
  314. };
  315. static const u32 oland_golden_registers[] =
  316. {
  317. 0x2684, 0x00010000, 0x00018208,
  318. 0x260c, 0xffffffff, 0x00000000,
  319. 0x260d, 0xf00fffff, 0x00000400,
  320. 0x260e, 0x0002021c, 0x00020200,
  321. 0x031e, 0x00000080, 0x00000000,
  322. 0x340c, 0x000300c0, 0x00800040,
  323. 0x360c, 0x000300c0, 0x00800040,
  324. 0x16ec, 0x000000f0, 0x00000070,
  325. 0x16f9, 0x00200000, 0x50100000,
  326. 0x1c0c, 0x31000311, 0x00000011,
  327. 0x0ab9, 0x00073ffe, 0x000022a2,
  328. 0x0903, 0x000007ff, 0x00000000,
  329. 0x2285, 0xf000001f, 0x00000007,
  330. 0x22c9, 0xffffffff, 0x00ffffff,
  331. 0x22c4, 0x0000ff0f, 0x00000000,
  332. 0xa293, 0x07ffffff, 0x4e000000,
  333. 0xa0d4, 0x3f3f3fff, 0x00000082,
  334. 0x000c, 0x000000ff, 0x0040,
  335. 0x000d, 0x00000040, 0x00004040,
  336. 0x2440, 0x07ffffff, 0x03000000,
  337. 0x2418, 0x0000007f, 0x00000020,
  338. 0x2542, 0x00010000, 0x00010000,
  339. 0x2b05, 0x000003ff, 0x000000f3,
  340. 0x2b04, 0xffffffff, 0x00000000,
  341. 0x2b03, 0xffffffff, 0x00003210,
  342. 0x2235, 0x0000001f, 0x00000010,
  343. 0x0570, 0x000c0fc0, 0x000c0400
  344. };
  345. static const u32 oland_golden_rlc_registers[] =
  346. {
  347. 0x3109, 0xffffffff, 0x00601005,
  348. 0x311f, 0xffffffff, 0x10104040,
  349. 0x3122, 0xffffffff, 0x0100000a,
  350. 0x30c5, 0xffffffff, 0x00000800,
  351. 0x30c3, 0xffffffff, 0x800000f4
  352. };
  353. static const u32 hainan_golden_registers[] =
  354. {
  355. 0x2684, 0x00010000, 0x00018208,
  356. 0x260c, 0xffffffff, 0x00000000,
  357. 0x260d, 0xf00fffff, 0x00000400,
  358. 0x260e, 0x0002021c, 0x00020200,
  359. 0x4595, 0xff000fff, 0x00000100,
  360. 0x340c, 0x000300c0, 0x00800040,
  361. 0x3630, 0xff000fff, 0x00000100,
  362. 0x360c, 0x000300c0, 0x00800040,
  363. 0x0ab9, 0x00073ffe, 0x000022a2,
  364. 0x0903, 0x000007ff, 0x00000000,
  365. 0x2285, 0xf000001f, 0x00000007,
  366. 0x22c9, 0xffffffff, 0x00ffffff,
  367. 0x22c4, 0x0000ff0f, 0x00000000,
  368. 0xa393, 0x07ffffff, 0x4e000000,
  369. 0xa0d4, 0x3f3f3fff, 0x00000000,
  370. 0x000c, 0x000000ff, 0x0040,
  371. 0x000d, 0x00000040, 0x00004040,
  372. 0x2440, 0x03e00000, 0x03600000,
  373. 0x2418, 0x0000007f, 0x00000020,
  374. 0x2542, 0x00010000, 0x00010000,
  375. 0x2b05, 0x000003ff, 0x000000f1,
  376. 0x2b04, 0xffffffff, 0x00000000,
  377. 0x2b03, 0xffffffff, 0x00003210,
  378. 0x2235, 0x0000001f, 0x00000010,
  379. 0x0570, 0x000c0fc0, 0x000c0400
  380. };
  381. static const u32 hainan_golden_registers2[] =
  382. {
  383. 0x263e, 0xffffffff, 0x02010001
  384. };
  385. static const u32 tahiti_mgcg_cgcg_init[] =
  386. {
  387. 0x3100, 0xffffffff, 0xfffffffc,
  388. 0x200b, 0xffffffff, 0xe0000000,
  389. 0x2698, 0xffffffff, 0x00000100,
  390. 0x24a9, 0xffffffff, 0x00000100,
  391. 0x3059, 0xffffffff, 0x00000100,
  392. 0x25dd, 0xffffffff, 0x00000100,
  393. 0x2261, 0xffffffff, 0x06000100,
  394. 0x2286, 0xffffffff, 0x00000100,
  395. 0x24a8, 0xffffffff, 0x00000100,
  396. 0x30e0, 0xffffffff, 0x00000100,
  397. 0x22ca, 0xffffffff, 0x00000100,
  398. 0x2451, 0xffffffff, 0x00000100,
  399. 0x2362, 0xffffffff, 0x00000100,
  400. 0x2363, 0xffffffff, 0x00000100,
  401. 0x240c, 0xffffffff, 0x00000100,
  402. 0x240d, 0xffffffff, 0x00000100,
  403. 0x240e, 0xffffffff, 0x00000100,
  404. 0x240f, 0xffffffff, 0x00000100,
  405. 0x2b60, 0xffffffff, 0x00000100,
  406. 0x2b15, 0xffffffff, 0x00000100,
  407. 0x225f, 0xffffffff, 0x06000100,
  408. 0x261a, 0xffffffff, 0x00000100,
  409. 0x2544, 0xffffffff, 0x00000100,
  410. 0x2bc1, 0xffffffff, 0x00000100,
  411. 0x2b81, 0xffffffff, 0x00000100,
  412. 0x2527, 0xffffffff, 0x00000100,
  413. 0x200b, 0xffffffff, 0xe0000000,
  414. 0x2458, 0xffffffff, 0x00010000,
  415. 0x2459, 0xffffffff, 0x00030002,
  416. 0x245a, 0xffffffff, 0x00040007,
  417. 0x245b, 0xffffffff, 0x00060005,
  418. 0x245c, 0xffffffff, 0x00090008,
  419. 0x245d, 0xffffffff, 0x00020001,
  420. 0x245e, 0xffffffff, 0x00040003,
  421. 0x245f, 0xffffffff, 0x00000007,
  422. 0x2460, 0xffffffff, 0x00060005,
  423. 0x2461, 0xffffffff, 0x00090008,
  424. 0x2462, 0xffffffff, 0x00030002,
  425. 0x2463, 0xffffffff, 0x00050004,
  426. 0x2464, 0xffffffff, 0x00000008,
  427. 0x2465, 0xffffffff, 0x00070006,
  428. 0x2466, 0xffffffff, 0x000a0009,
  429. 0x2467, 0xffffffff, 0x00040003,
  430. 0x2468, 0xffffffff, 0x00060005,
  431. 0x2469, 0xffffffff, 0x00000009,
  432. 0x246a, 0xffffffff, 0x00080007,
  433. 0x246b, 0xffffffff, 0x000b000a,
  434. 0x246c, 0xffffffff, 0x00050004,
  435. 0x246d, 0xffffffff, 0x00070006,
  436. 0x246e, 0xffffffff, 0x0008000b,
  437. 0x246f, 0xffffffff, 0x000a0009,
  438. 0x2470, 0xffffffff, 0x000d000c,
  439. 0x2471, 0xffffffff, 0x00060005,
  440. 0x2472, 0xffffffff, 0x00080007,
  441. 0x2473, 0xffffffff, 0x0000000b,
  442. 0x2474, 0xffffffff, 0x000a0009,
  443. 0x2475, 0xffffffff, 0x000d000c,
  444. 0x2476, 0xffffffff, 0x00070006,
  445. 0x2477, 0xffffffff, 0x00090008,
  446. 0x2478, 0xffffffff, 0x0000000c,
  447. 0x2479, 0xffffffff, 0x000b000a,
  448. 0x247a, 0xffffffff, 0x000e000d,
  449. 0x247b, 0xffffffff, 0x00080007,
  450. 0x247c, 0xffffffff, 0x000a0009,
  451. 0x247d, 0xffffffff, 0x0000000d,
  452. 0x247e, 0xffffffff, 0x000c000b,
  453. 0x247f, 0xffffffff, 0x000f000e,
  454. 0x2480, 0xffffffff, 0x00090008,
  455. 0x2481, 0xffffffff, 0x000b000a,
  456. 0x2482, 0xffffffff, 0x000c000f,
  457. 0x2483, 0xffffffff, 0x000e000d,
  458. 0x2484, 0xffffffff, 0x00110010,
  459. 0x2485, 0xffffffff, 0x000a0009,
  460. 0x2486, 0xffffffff, 0x000c000b,
  461. 0x2487, 0xffffffff, 0x0000000f,
  462. 0x2488, 0xffffffff, 0x000e000d,
  463. 0x2489, 0xffffffff, 0x00110010,
  464. 0x248a, 0xffffffff, 0x000b000a,
  465. 0x248b, 0xffffffff, 0x000d000c,
  466. 0x248c, 0xffffffff, 0x00000010,
  467. 0x248d, 0xffffffff, 0x000f000e,
  468. 0x248e, 0xffffffff, 0x00120011,
  469. 0x248f, 0xffffffff, 0x000c000b,
  470. 0x2490, 0xffffffff, 0x000e000d,
  471. 0x2491, 0xffffffff, 0x00000011,
  472. 0x2492, 0xffffffff, 0x0010000f,
  473. 0x2493, 0xffffffff, 0x00130012,
  474. 0x2494, 0xffffffff, 0x000d000c,
  475. 0x2495, 0xffffffff, 0x000f000e,
  476. 0x2496, 0xffffffff, 0x00100013,
  477. 0x2497, 0xffffffff, 0x00120011,
  478. 0x2498, 0xffffffff, 0x00150014,
  479. 0x2499, 0xffffffff, 0x000e000d,
  480. 0x249a, 0xffffffff, 0x0010000f,
  481. 0x249b, 0xffffffff, 0x00000013,
  482. 0x249c, 0xffffffff, 0x00120011,
  483. 0x249d, 0xffffffff, 0x00150014,
  484. 0x249e, 0xffffffff, 0x000f000e,
  485. 0x249f, 0xffffffff, 0x00110010,
  486. 0x24a0, 0xffffffff, 0x00000014,
  487. 0x24a1, 0xffffffff, 0x00130012,
  488. 0x24a2, 0xffffffff, 0x00160015,
  489. 0x24a3, 0xffffffff, 0x0010000f,
  490. 0x24a4, 0xffffffff, 0x00120011,
  491. 0x24a5, 0xffffffff, 0x00000015,
  492. 0x24a6, 0xffffffff, 0x00140013,
  493. 0x24a7, 0xffffffff, 0x00170016,
  494. 0x2454, 0xffffffff, 0x96940200,
  495. 0x21c2, 0xffffffff, 0x00900100,
  496. 0x311e, 0xffffffff, 0x00000080,
  497. 0x3101, 0xffffffff, 0x0020003f,
  498. 0xc, 0xffffffff, 0x0000001c,
  499. 0xd, 0x000f0000, 0x000f0000,
  500. 0x583, 0xffffffff, 0x00000100,
  501. 0x409, 0xffffffff, 0x00000100,
  502. 0x40b, 0x00000101, 0x00000000,
  503. 0x82a, 0xffffffff, 0x00000104,
  504. 0x993, 0x000c0000, 0x000c0000,
  505. 0x992, 0x000c0000, 0x000c0000,
  506. 0x1579, 0xff000fff, 0x00000100,
  507. 0x157a, 0x00000001, 0x00000001,
  508. 0xbd4, 0x00000001, 0x00000001,
  509. 0xc33, 0xc0000fff, 0x00000104,
  510. 0x3079, 0x00000001, 0x00000001,
  511. 0x3430, 0xfffffff0, 0x00000100,
  512. 0x3630, 0xfffffff0, 0x00000100
  513. };
  514. static const u32 pitcairn_mgcg_cgcg_init[] =
  515. {
  516. 0x3100, 0xffffffff, 0xfffffffc,
  517. 0x200b, 0xffffffff, 0xe0000000,
  518. 0x2698, 0xffffffff, 0x00000100,
  519. 0x24a9, 0xffffffff, 0x00000100,
  520. 0x3059, 0xffffffff, 0x00000100,
  521. 0x25dd, 0xffffffff, 0x00000100,
  522. 0x2261, 0xffffffff, 0x06000100,
  523. 0x2286, 0xffffffff, 0x00000100,
  524. 0x24a8, 0xffffffff, 0x00000100,
  525. 0x30e0, 0xffffffff, 0x00000100,
  526. 0x22ca, 0xffffffff, 0x00000100,
  527. 0x2451, 0xffffffff, 0x00000100,
  528. 0x2362, 0xffffffff, 0x00000100,
  529. 0x2363, 0xffffffff, 0x00000100,
  530. 0x240c, 0xffffffff, 0x00000100,
  531. 0x240d, 0xffffffff, 0x00000100,
  532. 0x240e, 0xffffffff, 0x00000100,
  533. 0x240f, 0xffffffff, 0x00000100,
  534. 0x2b60, 0xffffffff, 0x00000100,
  535. 0x2b15, 0xffffffff, 0x00000100,
  536. 0x225f, 0xffffffff, 0x06000100,
  537. 0x261a, 0xffffffff, 0x00000100,
  538. 0x2544, 0xffffffff, 0x00000100,
  539. 0x2bc1, 0xffffffff, 0x00000100,
  540. 0x2b81, 0xffffffff, 0x00000100,
  541. 0x2527, 0xffffffff, 0x00000100,
  542. 0x200b, 0xffffffff, 0xe0000000,
  543. 0x2458, 0xffffffff, 0x00010000,
  544. 0x2459, 0xffffffff, 0x00030002,
  545. 0x245a, 0xffffffff, 0x00040007,
  546. 0x245b, 0xffffffff, 0x00060005,
  547. 0x245c, 0xffffffff, 0x00090008,
  548. 0x245d, 0xffffffff, 0x00020001,
  549. 0x245e, 0xffffffff, 0x00040003,
  550. 0x245f, 0xffffffff, 0x00000007,
  551. 0x2460, 0xffffffff, 0x00060005,
  552. 0x2461, 0xffffffff, 0x00090008,
  553. 0x2462, 0xffffffff, 0x00030002,
  554. 0x2463, 0xffffffff, 0x00050004,
  555. 0x2464, 0xffffffff, 0x00000008,
  556. 0x2465, 0xffffffff, 0x00070006,
  557. 0x2466, 0xffffffff, 0x000a0009,
  558. 0x2467, 0xffffffff, 0x00040003,
  559. 0x2468, 0xffffffff, 0x00060005,
  560. 0x2469, 0xffffffff, 0x00000009,
  561. 0x246a, 0xffffffff, 0x00080007,
  562. 0x246b, 0xffffffff, 0x000b000a,
  563. 0x246c, 0xffffffff, 0x00050004,
  564. 0x246d, 0xffffffff, 0x00070006,
  565. 0x246e, 0xffffffff, 0x0008000b,
  566. 0x246f, 0xffffffff, 0x000a0009,
  567. 0x2470, 0xffffffff, 0x000d000c,
  568. 0x2480, 0xffffffff, 0x00090008,
  569. 0x2481, 0xffffffff, 0x000b000a,
  570. 0x2482, 0xffffffff, 0x000c000f,
  571. 0x2483, 0xffffffff, 0x000e000d,
  572. 0x2484, 0xffffffff, 0x00110010,
  573. 0x2485, 0xffffffff, 0x000a0009,
  574. 0x2486, 0xffffffff, 0x000c000b,
  575. 0x2487, 0xffffffff, 0x0000000f,
  576. 0x2488, 0xffffffff, 0x000e000d,
  577. 0x2489, 0xffffffff, 0x00110010,
  578. 0x248a, 0xffffffff, 0x000b000a,
  579. 0x248b, 0xffffffff, 0x000d000c,
  580. 0x248c, 0xffffffff, 0x00000010,
  581. 0x248d, 0xffffffff, 0x000f000e,
  582. 0x248e, 0xffffffff, 0x00120011,
  583. 0x248f, 0xffffffff, 0x000c000b,
  584. 0x2490, 0xffffffff, 0x000e000d,
  585. 0x2491, 0xffffffff, 0x00000011,
  586. 0x2492, 0xffffffff, 0x0010000f,
  587. 0x2493, 0xffffffff, 0x00130012,
  588. 0x2494, 0xffffffff, 0x000d000c,
  589. 0x2495, 0xffffffff, 0x000f000e,
  590. 0x2496, 0xffffffff, 0x00100013,
  591. 0x2497, 0xffffffff, 0x00120011,
  592. 0x2498, 0xffffffff, 0x00150014,
  593. 0x2454, 0xffffffff, 0x96940200,
  594. 0x21c2, 0xffffffff, 0x00900100,
  595. 0x311e, 0xffffffff, 0x00000080,
  596. 0x3101, 0xffffffff, 0x0020003f,
  597. 0xc, 0xffffffff, 0x0000001c,
  598. 0xd, 0x000f0000, 0x000f0000,
  599. 0x583, 0xffffffff, 0x00000100,
  600. 0x409, 0xffffffff, 0x00000100,
  601. 0x40b, 0x00000101, 0x00000000,
  602. 0x82a, 0xffffffff, 0x00000104,
  603. 0x1579, 0xff000fff, 0x00000100,
  604. 0x157a, 0x00000001, 0x00000001,
  605. 0xbd4, 0x00000001, 0x00000001,
  606. 0xc33, 0xc0000fff, 0x00000104,
  607. 0x3079, 0x00000001, 0x00000001,
  608. 0x3430, 0xfffffff0, 0x00000100,
  609. 0x3630, 0xfffffff0, 0x00000100
  610. };
  611. static const u32 verde_mgcg_cgcg_init[] =
  612. {
  613. 0x3100, 0xffffffff, 0xfffffffc,
  614. 0x200b, 0xffffffff, 0xe0000000,
  615. 0x2698, 0xffffffff, 0x00000100,
  616. 0x24a9, 0xffffffff, 0x00000100,
  617. 0x3059, 0xffffffff, 0x00000100,
  618. 0x25dd, 0xffffffff, 0x00000100,
  619. 0x2261, 0xffffffff, 0x06000100,
  620. 0x2286, 0xffffffff, 0x00000100,
  621. 0x24a8, 0xffffffff, 0x00000100,
  622. 0x30e0, 0xffffffff, 0x00000100,
  623. 0x22ca, 0xffffffff, 0x00000100,
  624. 0x2451, 0xffffffff, 0x00000100,
  625. 0x2362, 0xffffffff, 0x00000100,
  626. 0x2363, 0xffffffff, 0x00000100,
  627. 0x240c, 0xffffffff, 0x00000100,
  628. 0x240d, 0xffffffff, 0x00000100,
  629. 0x240e, 0xffffffff, 0x00000100,
  630. 0x240f, 0xffffffff, 0x00000100,
  631. 0x2b60, 0xffffffff, 0x00000100,
  632. 0x2b15, 0xffffffff, 0x00000100,
  633. 0x225f, 0xffffffff, 0x06000100,
  634. 0x261a, 0xffffffff, 0x00000100,
  635. 0x2544, 0xffffffff, 0x00000100,
  636. 0x2bc1, 0xffffffff, 0x00000100,
  637. 0x2b81, 0xffffffff, 0x00000100,
  638. 0x2527, 0xffffffff, 0x00000100,
  639. 0x200b, 0xffffffff, 0xe0000000,
  640. 0x2458, 0xffffffff, 0x00010000,
  641. 0x2459, 0xffffffff, 0x00030002,
  642. 0x245a, 0xffffffff, 0x00040007,
  643. 0x245b, 0xffffffff, 0x00060005,
  644. 0x245c, 0xffffffff, 0x00090008,
  645. 0x245d, 0xffffffff, 0x00020001,
  646. 0x245e, 0xffffffff, 0x00040003,
  647. 0x245f, 0xffffffff, 0x00000007,
  648. 0x2460, 0xffffffff, 0x00060005,
  649. 0x2461, 0xffffffff, 0x00090008,
  650. 0x2462, 0xffffffff, 0x00030002,
  651. 0x2463, 0xffffffff, 0x00050004,
  652. 0x2464, 0xffffffff, 0x00000008,
  653. 0x2465, 0xffffffff, 0x00070006,
  654. 0x2466, 0xffffffff, 0x000a0009,
  655. 0x2467, 0xffffffff, 0x00040003,
  656. 0x2468, 0xffffffff, 0x00060005,
  657. 0x2469, 0xffffffff, 0x00000009,
  658. 0x246a, 0xffffffff, 0x00080007,
  659. 0x246b, 0xffffffff, 0x000b000a,
  660. 0x246c, 0xffffffff, 0x00050004,
  661. 0x246d, 0xffffffff, 0x00070006,
  662. 0x246e, 0xffffffff, 0x0008000b,
  663. 0x246f, 0xffffffff, 0x000a0009,
  664. 0x2470, 0xffffffff, 0x000d000c,
  665. 0x2480, 0xffffffff, 0x00090008,
  666. 0x2481, 0xffffffff, 0x000b000a,
  667. 0x2482, 0xffffffff, 0x000c000f,
  668. 0x2483, 0xffffffff, 0x000e000d,
  669. 0x2484, 0xffffffff, 0x00110010,
  670. 0x2485, 0xffffffff, 0x000a0009,
  671. 0x2486, 0xffffffff, 0x000c000b,
  672. 0x2487, 0xffffffff, 0x0000000f,
  673. 0x2488, 0xffffffff, 0x000e000d,
  674. 0x2489, 0xffffffff, 0x00110010,
  675. 0x248a, 0xffffffff, 0x000b000a,
  676. 0x248b, 0xffffffff, 0x000d000c,
  677. 0x248c, 0xffffffff, 0x00000010,
  678. 0x248d, 0xffffffff, 0x000f000e,
  679. 0x248e, 0xffffffff, 0x00120011,
  680. 0x248f, 0xffffffff, 0x000c000b,
  681. 0x2490, 0xffffffff, 0x000e000d,
  682. 0x2491, 0xffffffff, 0x00000011,
  683. 0x2492, 0xffffffff, 0x0010000f,
  684. 0x2493, 0xffffffff, 0x00130012,
  685. 0x2494, 0xffffffff, 0x000d000c,
  686. 0x2495, 0xffffffff, 0x000f000e,
  687. 0x2496, 0xffffffff, 0x00100013,
  688. 0x2497, 0xffffffff, 0x00120011,
  689. 0x2498, 0xffffffff, 0x00150014,
  690. 0x2454, 0xffffffff, 0x96940200,
  691. 0x21c2, 0xffffffff, 0x00900100,
  692. 0x311e, 0xffffffff, 0x00000080,
  693. 0x3101, 0xffffffff, 0x0020003f,
  694. 0xc, 0xffffffff, 0x0000001c,
  695. 0xd, 0x000f0000, 0x000f0000,
  696. 0x583, 0xffffffff, 0x00000100,
  697. 0x409, 0xffffffff, 0x00000100,
  698. 0x40b, 0x00000101, 0x00000000,
  699. 0x82a, 0xffffffff, 0x00000104,
  700. 0x993, 0x000c0000, 0x000c0000,
  701. 0x992, 0x000c0000, 0x000c0000,
  702. 0x1579, 0xff000fff, 0x00000100,
  703. 0x157a, 0x00000001, 0x00000001,
  704. 0xbd4, 0x00000001, 0x00000001,
  705. 0xc33, 0xc0000fff, 0x00000104,
  706. 0x3079, 0x00000001, 0x00000001,
  707. 0x3430, 0xfffffff0, 0x00000100,
  708. 0x3630, 0xfffffff0, 0x00000100
  709. };
  710. static const u32 oland_mgcg_cgcg_init[] =
  711. {
  712. 0x3100, 0xffffffff, 0xfffffffc,
  713. 0x200b, 0xffffffff, 0xe0000000,
  714. 0x2698, 0xffffffff, 0x00000100,
  715. 0x24a9, 0xffffffff, 0x00000100,
  716. 0x3059, 0xffffffff, 0x00000100,
  717. 0x25dd, 0xffffffff, 0x00000100,
  718. 0x2261, 0xffffffff, 0x06000100,
  719. 0x2286, 0xffffffff, 0x00000100,
  720. 0x24a8, 0xffffffff, 0x00000100,
  721. 0x30e0, 0xffffffff, 0x00000100,
  722. 0x22ca, 0xffffffff, 0x00000100,
  723. 0x2451, 0xffffffff, 0x00000100,
  724. 0x2362, 0xffffffff, 0x00000100,
  725. 0x2363, 0xffffffff, 0x00000100,
  726. 0x240c, 0xffffffff, 0x00000100,
  727. 0x240d, 0xffffffff, 0x00000100,
  728. 0x240e, 0xffffffff, 0x00000100,
  729. 0x240f, 0xffffffff, 0x00000100,
  730. 0x2b60, 0xffffffff, 0x00000100,
  731. 0x2b15, 0xffffffff, 0x00000100,
  732. 0x225f, 0xffffffff, 0x06000100,
  733. 0x261a, 0xffffffff, 0x00000100,
  734. 0x2544, 0xffffffff, 0x00000100,
  735. 0x2bc1, 0xffffffff, 0x00000100,
  736. 0x2b81, 0xffffffff, 0x00000100,
  737. 0x2527, 0xffffffff, 0x00000100,
  738. 0x200b, 0xffffffff, 0xe0000000,
  739. 0x2458, 0xffffffff, 0x00010000,
  740. 0x2459, 0xffffffff, 0x00030002,
  741. 0x245a, 0xffffffff, 0x00040007,
  742. 0x245b, 0xffffffff, 0x00060005,
  743. 0x245c, 0xffffffff, 0x00090008,
  744. 0x245d, 0xffffffff, 0x00020001,
  745. 0x245e, 0xffffffff, 0x00040003,
  746. 0x245f, 0xffffffff, 0x00000007,
  747. 0x2460, 0xffffffff, 0x00060005,
  748. 0x2461, 0xffffffff, 0x00090008,
  749. 0x2462, 0xffffffff, 0x00030002,
  750. 0x2463, 0xffffffff, 0x00050004,
  751. 0x2464, 0xffffffff, 0x00000008,
  752. 0x2465, 0xffffffff, 0x00070006,
  753. 0x2466, 0xffffffff, 0x000a0009,
  754. 0x2467, 0xffffffff, 0x00040003,
  755. 0x2468, 0xffffffff, 0x00060005,
  756. 0x2469, 0xffffffff, 0x00000009,
  757. 0x246a, 0xffffffff, 0x00080007,
  758. 0x246b, 0xffffffff, 0x000b000a,
  759. 0x246c, 0xffffffff, 0x00050004,
  760. 0x246d, 0xffffffff, 0x00070006,
  761. 0x246e, 0xffffffff, 0x0008000b,
  762. 0x246f, 0xffffffff, 0x000a0009,
  763. 0x2470, 0xffffffff, 0x000d000c,
  764. 0x2471, 0xffffffff, 0x00060005,
  765. 0x2472, 0xffffffff, 0x00080007,
  766. 0x2473, 0xffffffff, 0x0000000b,
  767. 0x2474, 0xffffffff, 0x000a0009,
  768. 0x2475, 0xffffffff, 0x000d000c,
  769. 0x2454, 0xffffffff, 0x96940200,
  770. 0x21c2, 0xffffffff, 0x00900100,
  771. 0x311e, 0xffffffff, 0x00000080,
  772. 0x3101, 0xffffffff, 0x0020003f,
  773. 0xc, 0xffffffff, 0x0000001c,
  774. 0xd, 0x000f0000, 0x000f0000,
  775. 0x583, 0xffffffff, 0x00000100,
  776. 0x409, 0xffffffff, 0x00000100,
  777. 0x40b, 0x00000101, 0x00000000,
  778. 0x82a, 0xffffffff, 0x00000104,
  779. 0x993, 0x000c0000, 0x000c0000,
  780. 0x992, 0x000c0000, 0x000c0000,
  781. 0x1579, 0xff000fff, 0x00000100,
  782. 0x157a, 0x00000001, 0x00000001,
  783. 0xbd4, 0x00000001, 0x00000001,
  784. 0xc33, 0xc0000fff, 0x00000104,
  785. 0x3079, 0x00000001, 0x00000001,
  786. 0x3430, 0xfffffff0, 0x00000100,
  787. 0x3630, 0xfffffff0, 0x00000100
  788. };
  789. static const u32 hainan_mgcg_cgcg_init[] =
  790. {
  791. 0x3100, 0xffffffff, 0xfffffffc,
  792. 0x200b, 0xffffffff, 0xe0000000,
  793. 0x2698, 0xffffffff, 0x00000100,
  794. 0x24a9, 0xffffffff, 0x00000100,
  795. 0x3059, 0xffffffff, 0x00000100,
  796. 0x25dd, 0xffffffff, 0x00000100,
  797. 0x2261, 0xffffffff, 0x06000100,
  798. 0x2286, 0xffffffff, 0x00000100,
  799. 0x24a8, 0xffffffff, 0x00000100,
  800. 0x30e0, 0xffffffff, 0x00000100,
  801. 0x22ca, 0xffffffff, 0x00000100,
  802. 0x2451, 0xffffffff, 0x00000100,
  803. 0x2362, 0xffffffff, 0x00000100,
  804. 0x2363, 0xffffffff, 0x00000100,
  805. 0x240c, 0xffffffff, 0x00000100,
  806. 0x240d, 0xffffffff, 0x00000100,
  807. 0x240e, 0xffffffff, 0x00000100,
  808. 0x240f, 0xffffffff, 0x00000100,
  809. 0x2b60, 0xffffffff, 0x00000100,
  810. 0x2b15, 0xffffffff, 0x00000100,
  811. 0x225f, 0xffffffff, 0x06000100,
  812. 0x261a, 0xffffffff, 0x00000100,
  813. 0x2544, 0xffffffff, 0x00000100,
  814. 0x2bc1, 0xffffffff, 0x00000100,
  815. 0x2b81, 0xffffffff, 0x00000100,
  816. 0x2527, 0xffffffff, 0x00000100,
  817. 0x200b, 0xffffffff, 0xe0000000,
  818. 0x2458, 0xffffffff, 0x00010000,
  819. 0x2459, 0xffffffff, 0x00030002,
  820. 0x245a, 0xffffffff, 0x00040007,
  821. 0x245b, 0xffffffff, 0x00060005,
  822. 0x245c, 0xffffffff, 0x00090008,
  823. 0x245d, 0xffffffff, 0x00020001,
  824. 0x245e, 0xffffffff, 0x00040003,
  825. 0x245f, 0xffffffff, 0x00000007,
  826. 0x2460, 0xffffffff, 0x00060005,
  827. 0x2461, 0xffffffff, 0x00090008,
  828. 0x2462, 0xffffffff, 0x00030002,
  829. 0x2463, 0xffffffff, 0x00050004,
  830. 0x2464, 0xffffffff, 0x00000008,
  831. 0x2465, 0xffffffff, 0x00070006,
  832. 0x2466, 0xffffffff, 0x000a0009,
  833. 0x2467, 0xffffffff, 0x00040003,
  834. 0x2468, 0xffffffff, 0x00060005,
  835. 0x2469, 0xffffffff, 0x00000009,
  836. 0x246a, 0xffffffff, 0x00080007,
  837. 0x246b, 0xffffffff, 0x000b000a,
  838. 0x246c, 0xffffffff, 0x00050004,
  839. 0x246d, 0xffffffff, 0x00070006,
  840. 0x246e, 0xffffffff, 0x0008000b,
  841. 0x246f, 0xffffffff, 0x000a0009,
  842. 0x2470, 0xffffffff, 0x000d000c,
  843. 0x2471, 0xffffffff, 0x00060005,
  844. 0x2472, 0xffffffff, 0x00080007,
  845. 0x2473, 0xffffffff, 0x0000000b,
  846. 0x2474, 0xffffffff, 0x000a0009,
  847. 0x2475, 0xffffffff, 0x000d000c,
  848. 0x2454, 0xffffffff, 0x96940200,
  849. 0x21c2, 0xffffffff, 0x00900100,
  850. 0x311e, 0xffffffff, 0x00000080,
  851. 0x3101, 0xffffffff, 0x0020003f,
  852. 0xc, 0xffffffff, 0x0000001c,
  853. 0xd, 0x000f0000, 0x000f0000,
  854. 0x583, 0xffffffff, 0x00000100,
  855. 0x409, 0xffffffff, 0x00000100,
  856. 0x82a, 0xffffffff, 0x00000104,
  857. 0x993, 0x000c0000, 0x000c0000,
  858. 0x992, 0x000c0000, 0x000c0000,
  859. 0xbd4, 0x00000001, 0x00000001,
  860. 0xc33, 0xc0000fff, 0x00000104,
  861. 0x3079, 0x00000001, 0x00000001,
  862. 0x3430, 0xfffffff0, 0x00000100,
  863. 0x3630, 0xfffffff0, 0x00000100
  864. };
  865. static u32 si_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  866. {
  867. unsigned long flags;
  868. u32 r;
  869. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  870. WREG32(AMDGPU_PCIE_INDEX, reg);
  871. (void)RREG32(AMDGPU_PCIE_INDEX);
  872. r = RREG32(AMDGPU_PCIE_DATA);
  873. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  874. return r;
  875. }
  876. static void si_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  877. {
  878. unsigned long flags;
  879. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  880. WREG32(AMDGPU_PCIE_INDEX, reg);
  881. (void)RREG32(AMDGPU_PCIE_INDEX);
  882. WREG32(AMDGPU_PCIE_DATA, v);
  883. (void)RREG32(AMDGPU_PCIE_DATA);
  884. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  885. }
  886. u32 si_pciep_rreg(struct amdgpu_device *adev, u32 reg)
  887. {
  888. unsigned long flags;
  889. u32 r;
  890. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  891. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  892. (void)RREG32(PCIE_PORT_INDEX);
  893. r = RREG32(PCIE_PORT_DATA);
  894. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  895. return r;
  896. }
  897. void si_pciep_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  898. {
  899. unsigned long flags;
  900. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  901. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  902. (void)RREG32(PCIE_PORT_INDEX);
  903. WREG32(PCIE_PORT_DATA, (v));
  904. (void)RREG32(PCIE_PORT_DATA);
  905. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  906. }
  907. static u32 si_smc_rreg(struct amdgpu_device *adev, u32 reg)
  908. {
  909. unsigned long flags;
  910. u32 r;
  911. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  912. WREG32(SMC_IND_INDEX_0, (reg));
  913. r = RREG32(SMC_IND_DATA_0);
  914. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  915. return r;
  916. }
  917. static void si_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  918. {
  919. unsigned long flags;
  920. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  921. WREG32(SMC_IND_INDEX_0, (reg));
  922. WREG32(SMC_IND_DATA_0, (v));
  923. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  924. }
  925. static struct amdgpu_allowed_register_entry si_allowed_read_registers[] = {
  926. {GRBM_STATUS, false},
  927. {GB_ADDR_CONFIG, false},
  928. {MC_ARB_RAMCFG, false},
  929. {GB_TILE_MODE0, false},
  930. {GB_TILE_MODE1, false},
  931. {GB_TILE_MODE2, false},
  932. {GB_TILE_MODE3, false},
  933. {GB_TILE_MODE4, false},
  934. {GB_TILE_MODE5, false},
  935. {GB_TILE_MODE6, false},
  936. {GB_TILE_MODE7, false},
  937. {GB_TILE_MODE8, false},
  938. {GB_TILE_MODE9, false},
  939. {GB_TILE_MODE10, false},
  940. {GB_TILE_MODE11, false},
  941. {GB_TILE_MODE12, false},
  942. {GB_TILE_MODE13, false},
  943. {GB_TILE_MODE14, false},
  944. {GB_TILE_MODE15, false},
  945. {GB_TILE_MODE16, false},
  946. {GB_TILE_MODE17, false},
  947. {GB_TILE_MODE18, false},
  948. {GB_TILE_MODE19, false},
  949. {GB_TILE_MODE20, false},
  950. {GB_TILE_MODE21, false},
  951. {GB_TILE_MODE22, false},
  952. {GB_TILE_MODE23, false},
  953. {GB_TILE_MODE24, false},
  954. {GB_TILE_MODE25, false},
  955. {GB_TILE_MODE26, false},
  956. {GB_TILE_MODE27, false},
  957. {GB_TILE_MODE28, false},
  958. {GB_TILE_MODE29, false},
  959. {GB_TILE_MODE30, false},
  960. {GB_TILE_MODE31, false},
  961. {CC_RB_BACKEND_DISABLE, false, true},
  962. {GC_USER_RB_BACKEND_DISABLE, false, true},
  963. {PA_SC_RASTER_CONFIG, false, true},
  964. };
  965. static uint32_t si_read_indexed_register(struct amdgpu_device *adev,
  966. u32 se_num, u32 sh_num,
  967. u32 reg_offset)
  968. {
  969. uint32_t val;
  970. mutex_lock(&adev->grbm_idx_mutex);
  971. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  972. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  973. val = RREG32(reg_offset);
  974. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  975. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  976. mutex_unlock(&adev->grbm_idx_mutex);
  977. return val;
  978. }
  979. static int si_read_register(struct amdgpu_device *adev, u32 se_num,
  980. u32 sh_num, u32 reg_offset, u32 *value)
  981. {
  982. uint32_t i;
  983. *value = 0;
  984. for (i = 0; i < ARRAY_SIZE(si_allowed_read_registers); i++) {
  985. if (reg_offset != si_allowed_read_registers[i].reg_offset)
  986. continue;
  987. if (!si_allowed_read_registers[i].untouched)
  988. *value = si_allowed_read_registers[i].grbm_indexed ?
  989. si_read_indexed_register(adev, se_num,
  990. sh_num, reg_offset) :
  991. RREG32(reg_offset);
  992. return 0;
  993. }
  994. return -EINVAL;
  995. }
  996. static bool si_read_disabled_bios(struct amdgpu_device *adev)
  997. {
  998. u32 bus_cntl;
  999. u32 d1vga_control = 0;
  1000. u32 d2vga_control = 0;
  1001. u32 vga_render_control = 0;
  1002. u32 rom_cntl;
  1003. bool r;
  1004. bus_cntl = RREG32(R600_BUS_CNTL);
  1005. if (adev->mode_info.num_crtc) {
  1006. d1vga_control = RREG32(AVIVO_D1VGA_CONTROL);
  1007. d2vga_control = RREG32(AVIVO_D2VGA_CONTROL);
  1008. vga_render_control = RREG32(VGA_RENDER_CONTROL);
  1009. }
  1010. rom_cntl = RREG32(R600_ROM_CNTL);
  1011. /* enable the rom */
  1012. WREG32(R600_BUS_CNTL, (bus_cntl & ~R600_BIOS_ROM_DIS));
  1013. if (adev->mode_info.num_crtc) {
  1014. /* Disable VGA mode */
  1015. WREG32(AVIVO_D1VGA_CONTROL,
  1016. (d1vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1017. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1018. WREG32(AVIVO_D2VGA_CONTROL,
  1019. (d2vga_control & ~(AVIVO_DVGA_CONTROL_MODE_ENABLE |
  1020. AVIVO_DVGA_CONTROL_TIMING_SELECT)));
  1021. WREG32(VGA_RENDER_CONTROL,
  1022. (vga_render_control & C_000300_VGA_VSTATUS_CNTL));
  1023. }
  1024. WREG32(R600_ROM_CNTL, rom_cntl | R600_SCK_OVERWRITE);
  1025. r = amdgpu_read_bios(adev);
  1026. /* restore regs */
  1027. WREG32(R600_BUS_CNTL, bus_cntl);
  1028. if (adev->mode_info.num_crtc) {
  1029. WREG32(AVIVO_D1VGA_CONTROL, d1vga_control);
  1030. WREG32(AVIVO_D2VGA_CONTROL, d2vga_control);
  1031. WREG32(VGA_RENDER_CONTROL, vga_render_control);
  1032. }
  1033. WREG32(R600_ROM_CNTL, rom_cntl);
  1034. return r;
  1035. }
  1036. //xxx: not implemented
  1037. static int si_asic_reset(struct amdgpu_device *adev)
  1038. {
  1039. return 0;
  1040. }
  1041. static void si_vga_set_state(struct amdgpu_device *adev, bool state)
  1042. {
  1043. uint32_t temp;
  1044. temp = RREG32(CONFIG_CNTL);
  1045. if (state == false) {
  1046. temp &= ~(1<<0);
  1047. temp |= (1<<1);
  1048. } else {
  1049. temp &= ~(1<<1);
  1050. }
  1051. WREG32(CONFIG_CNTL, temp);
  1052. }
  1053. static u32 si_get_xclk(struct amdgpu_device *adev)
  1054. {
  1055. u32 reference_clock = adev->clock.spll.reference_freq;
  1056. u32 tmp;
  1057. tmp = RREG32(CG_CLKPIN_CNTL_2);
  1058. if (tmp & MUX_TCLK_TO_XCLK)
  1059. return TCLK;
  1060. tmp = RREG32(CG_CLKPIN_CNTL);
  1061. if (tmp & XTALIN_DIVIDE)
  1062. return reference_clock / 4;
  1063. return reference_clock;
  1064. }
  1065. //xxx:not implemented
  1066. static int si_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  1067. {
  1068. return 0;
  1069. }
  1070. static void si_detect_hw_virtualization(struct amdgpu_device *adev)
  1071. {
  1072. if (is_virtual_machine()) /* passthrough mode */
  1073. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  1074. }
  1075. static const struct amdgpu_asic_funcs si_asic_funcs =
  1076. {
  1077. .read_disabled_bios = &si_read_disabled_bios,
  1078. .detect_hw_virtualization = si_detect_hw_virtualization,
  1079. .read_register = &si_read_register,
  1080. .reset = &si_asic_reset,
  1081. .set_vga_state = &si_vga_set_state,
  1082. .get_xclk = &si_get_xclk,
  1083. .set_uvd_clocks = &si_set_uvd_clocks,
  1084. .set_vce_clocks = NULL,
  1085. };
  1086. static uint32_t si_get_rev_id(struct amdgpu_device *adev)
  1087. {
  1088. return (RREG32(CC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1089. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1090. }
  1091. static int si_common_early_init(void *handle)
  1092. {
  1093. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1094. adev->smc_rreg = &si_smc_rreg;
  1095. adev->smc_wreg = &si_smc_wreg;
  1096. adev->pcie_rreg = &si_pcie_rreg;
  1097. adev->pcie_wreg = &si_pcie_wreg;
  1098. adev->pciep_rreg = &si_pciep_rreg;
  1099. adev->pciep_wreg = &si_pciep_wreg;
  1100. adev->uvd_ctx_rreg = NULL;
  1101. adev->uvd_ctx_wreg = NULL;
  1102. adev->didt_rreg = NULL;
  1103. adev->didt_wreg = NULL;
  1104. adev->asic_funcs = &si_asic_funcs;
  1105. adev->rev_id = si_get_rev_id(adev);
  1106. adev->external_rev_id = 0xFF;
  1107. switch (adev->asic_type) {
  1108. case CHIP_TAHITI:
  1109. adev->cg_flags =
  1110. AMD_CG_SUPPORT_GFX_MGCG |
  1111. AMD_CG_SUPPORT_GFX_MGLS |
  1112. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1113. AMD_CG_SUPPORT_GFX_CGLS |
  1114. AMD_CG_SUPPORT_GFX_CGTS |
  1115. AMD_CG_SUPPORT_GFX_CP_LS |
  1116. AMD_CG_SUPPORT_MC_MGCG |
  1117. AMD_CG_SUPPORT_SDMA_MGCG |
  1118. AMD_CG_SUPPORT_BIF_LS |
  1119. AMD_CG_SUPPORT_VCE_MGCG |
  1120. AMD_CG_SUPPORT_UVD_MGCG |
  1121. AMD_CG_SUPPORT_HDP_LS |
  1122. AMD_CG_SUPPORT_HDP_MGCG;
  1123. adev->pg_flags = 0;
  1124. break;
  1125. case CHIP_PITCAIRN:
  1126. adev->cg_flags =
  1127. AMD_CG_SUPPORT_GFX_MGCG |
  1128. AMD_CG_SUPPORT_GFX_MGLS |
  1129. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1130. AMD_CG_SUPPORT_GFX_CGLS |
  1131. AMD_CG_SUPPORT_GFX_CGTS |
  1132. AMD_CG_SUPPORT_GFX_CP_LS |
  1133. AMD_CG_SUPPORT_GFX_RLC_LS |
  1134. AMD_CG_SUPPORT_MC_LS |
  1135. AMD_CG_SUPPORT_MC_MGCG |
  1136. AMD_CG_SUPPORT_SDMA_MGCG |
  1137. AMD_CG_SUPPORT_BIF_LS |
  1138. AMD_CG_SUPPORT_VCE_MGCG |
  1139. AMD_CG_SUPPORT_UVD_MGCG |
  1140. AMD_CG_SUPPORT_HDP_LS |
  1141. AMD_CG_SUPPORT_HDP_MGCG;
  1142. adev->pg_flags = 0;
  1143. break;
  1144. case CHIP_VERDE:
  1145. adev->cg_flags =
  1146. AMD_CG_SUPPORT_GFX_MGCG |
  1147. AMD_CG_SUPPORT_GFX_MGLS |
  1148. AMD_CG_SUPPORT_GFX_CGLS |
  1149. AMD_CG_SUPPORT_GFX_CGTS |
  1150. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1151. AMD_CG_SUPPORT_GFX_CP_LS |
  1152. AMD_CG_SUPPORT_MC_LS |
  1153. AMD_CG_SUPPORT_MC_MGCG |
  1154. AMD_CG_SUPPORT_SDMA_MGCG |
  1155. AMD_CG_SUPPORT_SDMA_LS |
  1156. AMD_CG_SUPPORT_BIF_LS |
  1157. AMD_CG_SUPPORT_VCE_MGCG |
  1158. AMD_CG_SUPPORT_UVD_MGCG |
  1159. AMD_CG_SUPPORT_HDP_LS |
  1160. AMD_CG_SUPPORT_HDP_MGCG;
  1161. adev->pg_flags = 0;
  1162. //???
  1163. adev->external_rev_id = adev->rev_id + 0x14;
  1164. break;
  1165. case CHIP_OLAND:
  1166. adev->cg_flags =
  1167. AMD_CG_SUPPORT_GFX_MGCG |
  1168. AMD_CG_SUPPORT_GFX_MGLS |
  1169. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1170. AMD_CG_SUPPORT_GFX_CGLS |
  1171. AMD_CG_SUPPORT_GFX_CGTS |
  1172. AMD_CG_SUPPORT_GFX_CP_LS |
  1173. AMD_CG_SUPPORT_GFX_RLC_LS |
  1174. AMD_CG_SUPPORT_MC_LS |
  1175. AMD_CG_SUPPORT_MC_MGCG |
  1176. AMD_CG_SUPPORT_SDMA_MGCG |
  1177. AMD_CG_SUPPORT_BIF_LS |
  1178. AMD_CG_SUPPORT_UVD_MGCG |
  1179. AMD_CG_SUPPORT_HDP_LS |
  1180. AMD_CG_SUPPORT_HDP_MGCG;
  1181. adev->pg_flags = 0;
  1182. break;
  1183. case CHIP_HAINAN:
  1184. adev->cg_flags =
  1185. AMD_CG_SUPPORT_GFX_MGCG |
  1186. AMD_CG_SUPPORT_GFX_MGLS |
  1187. /*AMD_CG_SUPPORT_GFX_CGCG |*/
  1188. AMD_CG_SUPPORT_GFX_CGLS |
  1189. AMD_CG_SUPPORT_GFX_CGTS |
  1190. AMD_CG_SUPPORT_GFX_CP_LS |
  1191. AMD_CG_SUPPORT_GFX_RLC_LS |
  1192. AMD_CG_SUPPORT_MC_LS |
  1193. AMD_CG_SUPPORT_MC_MGCG |
  1194. AMD_CG_SUPPORT_SDMA_MGCG |
  1195. AMD_CG_SUPPORT_BIF_LS |
  1196. AMD_CG_SUPPORT_HDP_LS |
  1197. AMD_CG_SUPPORT_HDP_MGCG;
  1198. adev->pg_flags = 0;
  1199. break;
  1200. default:
  1201. return -EINVAL;
  1202. }
  1203. return 0;
  1204. }
  1205. static int si_common_sw_init(void *handle)
  1206. {
  1207. return 0;
  1208. }
  1209. static int si_common_sw_fini(void *handle)
  1210. {
  1211. return 0;
  1212. }
  1213. static void si_init_golden_registers(struct amdgpu_device *adev)
  1214. {
  1215. switch (adev->asic_type) {
  1216. case CHIP_TAHITI:
  1217. amdgpu_program_register_sequence(adev,
  1218. tahiti_golden_registers,
  1219. (const u32)ARRAY_SIZE(tahiti_golden_registers));
  1220. amdgpu_program_register_sequence(adev,
  1221. tahiti_golden_rlc_registers,
  1222. (const u32)ARRAY_SIZE(tahiti_golden_rlc_registers));
  1223. amdgpu_program_register_sequence(adev,
  1224. tahiti_mgcg_cgcg_init,
  1225. (const u32)ARRAY_SIZE(tahiti_mgcg_cgcg_init));
  1226. amdgpu_program_register_sequence(adev,
  1227. tahiti_golden_registers2,
  1228. (const u32)ARRAY_SIZE(tahiti_golden_registers2));
  1229. break;
  1230. case CHIP_PITCAIRN:
  1231. amdgpu_program_register_sequence(adev,
  1232. pitcairn_golden_registers,
  1233. (const u32)ARRAY_SIZE(pitcairn_golden_registers));
  1234. amdgpu_program_register_sequence(adev,
  1235. pitcairn_golden_rlc_registers,
  1236. (const u32)ARRAY_SIZE(pitcairn_golden_rlc_registers));
  1237. amdgpu_program_register_sequence(adev,
  1238. pitcairn_mgcg_cgcg_init,
  1239. (const u32)ARRAY_SIZE(pitcairn_mgcg_cgcg_init));
  1240. case CHIP_VERDE:
  1241. amdgpu_program_register_sequence(adev,
  1242. verde_golden_registers,
  1243. (const u32)ARRAY_SIZE(verde_golden_registers));
  1244. amdgpu_program_register_sequence(adev,
  1245. verde_golden_rlc_registers,
  1246. (const u32)ARRAY_SIZE(verde_golden_rlc_registers));
  1247. amdgpu_program_register_sequence(adev,
  1248. verde_mgcg_cgcg_init,
  1249. (const u32)ARRAY_SIZE(verde_mgcg_cgcg_init));
  1250. amdgpu_program_register_sequence(adev,
  1251. verde_pg_init,
  1252. (const u32)ARRAY_SIZE(verde_pg_init));
  1253. break;
  1254. case CHIP_OLAND:
  1255. amdgpu_program_register_sequence(adev,
  1256. oland_golden_registers,
  1257. (const u32)ARRAY_SIZE(oland_golden_registers));
  1258. amdgpu_program_register_sequence(adev,
  1259. oland_golden_rlc_registers,
  1260. (const u32)ARRAY_SIZE(oland_golden_rlc_registers));
  1261. amdgpu_program_register_sequence(adev,
  1262. oland_mgcg_cgcg_init,
  1263. (const u32)ARRAY_SIZE(oland_mgcg_cgcg_init));
  1264. case CHIP_HAINAN:
  1265. amdgpu_program_register_sequence(adev,
  1266. hainan_golden_registers,
  1267. (const u32)ARRAY_SIZE(hainan_golden_registers));
  1268. amdgpu_program_register_sequence(adev,
  1269. hainan_golden_registers2,
  1270. (const u32)ARRAY_SIZE(hainan_golden_registers2));
  1271. amdgpu_program_register_sequence(adev,
  1272. hainan_mgcg_cgcg_init,
  1273. (const u32)ARRAY_SIZE(hainan_mgcg_cgcg_init));
  1274. break;
  1275. default:
  1276. BUG();
  1277. }
  1278. }
  1279. static void si_pcie_gen3_enable(struct amdgpu_device *adev)
  1280. {
  1281. struct pci_dev *root = adev->pdev->bus->self;
  1282. int bridge_pos, gpu_pos;
  1283. u32 speed_cntl, mask, current_data_rate;
  1284. int ret, i;
  1285. u16 tmp16;
  1286. if (pci_is_root_bus(adev->pdev->bus))
  1287. return;
  1288. if (amdgpu_pcie_gen2 == 0)
  1289. return;
  1290. if (adev->flags & AMD_IS_APU)
  1291. return;
  1292. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  1293. if (ret != 0)
  1294. return;
  1295. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  1296. return;
  1297. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1298. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  1299. LC_CURRENT_DATA_RATE_SHIFT;
  1300. if (mask & DRM_PCIE_SPEED_80) {
  1301. if (current_data_rate == 2) {
  1302. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  1303. return;
  1304. }
  1305. DRM_INFO("enabling PCIE gen 3 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1306. } else if (mask & DRM_PCIE_SPEED_50) {
  1307. if (current_data_rate == 1) {
  1308. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  1309. return;
  1310. }
  1311. DRM_INFO("enabling PCIE gen 2 link speeds, disable with amdgpu.pcie_gen2=0\n");
  1312. }
  1313. bridge_pos = pci_pcie_cap(root);
  1314. if (!bridge_pos)
  1315. return;
  1316. gpu_pos = pci_pcie_cap(adev->pdev);
  1317. if (!gpu_pos)
  1318. return;
  1319. if (mask & DRM_PCIE_SPEED_80) {
  1320. if (current_data_rate != 2) {
  1321. u16 bridge_cfg, gpu_cfg;
  1322. u16 bridge_cfg2, gpu_cfg2;
  1323. u32 max_lw, current_lw, tmp;
  1324. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1325. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1326. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  1327. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1328. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  1329. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1330. tmp = RREG32_PCIE(PCIE_LC_STATUS1);
  1331. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  1332. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  1333. if (current_lw < max_lw) {
  1334. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1335. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  1336. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  1337. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  1338. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  1339. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  1340. }
  1341. }
  1342. for (i = 0; i < 10; i++) {
  1343. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  1344. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  1345. break;
  1346. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  1347. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  1348. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  1349. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  1350. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1351. tmp |= LC_SET_QUIESCE;
  1352. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1353. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1354. tmp |= LC_REDO_EQ;
  1355. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1356. mdelay(100);
  1357. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  1358. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1359. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  1360. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  1361. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  1362. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  1363. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  1364. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  1365. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  1366. tmp16 &= ~((1 << 4) | (7 << 9));
  1367. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  1368. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  1369. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1370. tmp16 &= ~((1 << 4) | (7 << 9));
  1371. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  1372. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1373. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  1374. tmp &= ~LC_SET_QUIESCE;
  1375. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  1376. }
  1377. }
  1378. }
  1379. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  1380. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  1381. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1382. pci_read_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  1383. tmp16 &= ~0xf;
  1384. if (mask & DRM_PCIE_SPEED_80)
  1385. tmp16 |= 3;
  1386. else if (mask & DRM_PCIE_SPEED_50)
  1387. tmp16 |= 2;
  1388. else
  1389. tmp16 |= 1;
  1390. pci_write_config_word(adev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  1391. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1392. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  1393. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  1394. for (i = 0; i < adev->usec_timeout; i++) {
  1395. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1396. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  1397. break;
  1398. udelay(1);
  1399. }
  1400. }
  1401. static inline u32 si_pif_phy0_rreg(struct amdgpu_device *adev, u32 reg)
  1402. {
  1403. unsigned long flags;
  1404. u32 r;
  1405. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1406. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1407. r = RREG32(EVERGREEN_PIF_PHY0_DATA);
  1408. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1409. return r;
  1410. }
  1411. static inline void si_pif_phy0_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1412. {
  1413. unsigned long flags;
  1414. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1415. WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
  1416. WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
  1417. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1418. }
  1419. static inline u32 si_pif_phy1_rreg(struct amdgpu_device *adev, u32 reg)
  1420. {
  1421. unsigned long flags;
  1422. u32 r;
  1423. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1424. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1425. r = RREG32(EVERGREEN_PIF_PHY1_DATA);
  1426. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1427. return r;
  1428. }
  1429. static inline void si_pif_phy1_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  1430. {
  1431. unsigned long flags;
  1432. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  1433. WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
  1434. WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
  1435. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  1436. }
  1437. static void si_program_aspm(struct amdgpu_device *adev)
  1438. {
  1439. u32 data, orig;
  1440. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  1441. bool disable_clkreq = false;
  1442. if (amdgpu_aspm == 0)
  1443. return;
  1444. if (adev->flags & AMD_IS_APU)
  1445. return;
  1446. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1447. data &= ~LC_XMIT_N_FTS_MASK;
  1448. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  1449. if (orig != data)
  1450. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  1451. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  1452. data |= LC_GO_TO_RECOVERY;
  1453. if (orig != data)
  1454. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  1455. orig = data = RREG32_PCIE(PCIE_P_CNTL);
  1456. data |= P_IGNORE_EDB_ERR;
  1457. if (orig != data)
  1458. WREG32_PCIE(PCIE_P_CNTL, data);
  1459. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1460. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  1461. data |= LC_PMI_TO_L1_DIS;
  1462. if (!disable_l0s)
  1463. data |= LC_L0S_INACTIVITY(7);
  1464. if (!disable_l1) {
  1465. data |= LC_L1_INACTIVITY(7);
  1466. data &= ~LC_PMI_TO_L1_DIS;
  1467. if (orig != data)
  1468. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1469. if (!disable_plloff_in_l1) {
  1470. bool clk_req_support;
  1471. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1472. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1473. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1474. if (orig != data)
  1475. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1476. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1477. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1478. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1479. if (orig != data)
  1480. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1481. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1482. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  1483. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  1484. if (orig != data)
  1485. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1486. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1487. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  1488. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  1489. if (orig != data)
  1490. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1491. if ((adev->family != CHIP_OLAND) && (adev->family != CHIP_HAINAN)) {
  1492. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_0);
  1493. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1494. if (orig != data)
  1495. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_0, data);
  1496. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_1);
  1497. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1498. if (orig != data)
  1499. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_1, data);
  1500. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_2);
  1501. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1502. if (orig != data)
  1503. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_2, data);
  1504. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_PWRDOWN_3);
  1505. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1506. if (orig != data)
  1507. si_pif_phy0_wreg(adev,PB0_PIF_PWRDOWN_3, data);
  1508. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_0);
  1509. data &= ~PLL_RAMP_UP_TIME_0_MASK;
  1510. if (orig != data)
  1511. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_0, data);
  1512. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_1);
  1513. data &= ~PLL_RAMP_UP_TIME_1_MASK;
  1514. if (orig != data)
  1515. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_1, data);
  1516. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_2);
  1517. data &= ~PLL_RAMP_UP_TIME_2_MASK;
  1518. if (orig != data)
  1519. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_2, data);
  1520. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_PWRDOWN_3);
  1521. data &= ~PLL_RAMP_UP_TIME_3_MASK;
  1522. if (orig != data)
  1523. si_pif_phy1_wreg(adev,PB1_PIF_PWRDOWN_3, data);
  1524. }
  1525. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  1526. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  1527. data |= LC_DYN_LANES_PWR_STATE(3);
  1528. if (orig != data)
  1529. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  1530. orig = data = si_pif_phy0_rreg(adev,PB0_PIF_CNTL);
  1531. data &= ~LS2_EXIT_TIME_MASK;
  1532. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1533. data |= LS2_EXIT_TIME(5);
  1534. if (orig != data)
  1535. si_pif_phy0_wreg(adev,PB0_PIF_CNTL, data);
  1536. orig = data = si_pif_phy1_rreg(adev,PB1_PIF_CNTL);
  1537. data &= ~LS2_EXIT_TIME_MASK;
  1538. if ((adev->family == CHIP_OLAND) || (adev->family == CHIP_HAINAN))
  1539. data |= LS2_EXIT_TIME(5);
  1540. if (orig != data)
  1541. si_pif_phy1_wreg(adev,PB1_PIF_CNTL, data);
  1542. if (!disable_clkreq &&
  1543. !pci_is_root_bus(adev->pdev->bus)) {
  1544. struct pci_dev *root = adev->pdev->bus->self;
  1545. u32 lnkcap;
  1546. clk_req_support = false;
  1547. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  1548. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  1549. clk_req_support = true;
  1550. } else {
  1551. clk_req_support = false;
  1552. }
  1553. if (clk_req_support) {
  1554. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  1555. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  1556. if (orig != data)
  1557. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  1558. orig = data = RREG32(THM_CLK_CNTL);
  1559. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  1560. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  1561. if (orig != data)
  1562. WREG32(THM_CLK_CNTL, data);
  1563. orig = data = RREG32(MISC_CLK_CNTL);
  1564. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  1565. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  1566. if (orig != data)
  1567. WREG32(MISC_CLK_CNTL, data);
  1568. orig = data = RREG32(CG_CLKPIN_CNTL);
  1569. data &= ~BCLK_AS_XCLK;
  1570. if (orig != data)
  1571. WREG32(CG_CLKPIN_CNTL, data);
  1572. orig = data = RREG32(CG_CLKPIN_CNTL_2);
  1573. data &= ~FORCE_BIF_REFCLK_EN;
  1574. if (orig != data)
  1575. WREG32(CG_CLKPIN_CNTL_2, data);
  1576. orig = data = RREG32(MPLL_BYPASSCLK_SEL);
  1577. data &= ~MPLL_CLKOUT_SEL_MASK;
  1578. data |= MPLL_CLKOUT_SEL(4);
  1579. if (orig != data)
  1580. WREG32(MPLL_BYPASSCLK_SEL, data);
  1581. orig = data = RREG32(SPLL_CNTL_MODE);
  1582. data &= ~SPLL_REFCLK_SEL_MASK;
  1583. if (orig != data)
  1584. WREG32(SPLL_CNTL_MODE, data);
  1585. }
  1586. }
  1587. } else {
  1588. if (orig != data)
  1589. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1590. }
  1591. orig = data = RREG32_PCIE(PCIE_CNTL2);
  1592. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  1593. if (orig != data)
  1594. WREG32_PCIE(PCIE_CNTL2, data);
  1595. if (!disable_l0s) {
  1596. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  1597. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  1598. data = RREG32_PCIE(PCIE_LC_STATUS1);
  1599. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  1600. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  1601. data &= ~LC_L0S_INACTIVITY_MASK;
  1602. if (orig != data)
  1603. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  1604. }
  1605. }
  1606. }
  1607. }
  1608. static void si_fix_pci_max_read_req_size(struct amdgpu_device *adev)
  1609. {
  1610. int readrq;
  1611. u16 v;
  1612. readrq = pcie_get_readrq(adev->pdev);
  1613. v = ffs(readrq) - 8;
  1614. if ((v == 0) || (v == 6) || (v == 7))
  1615. pcie_set_readrq(adev->pdev, 512);
  1616. }
  1617. static int si_common_hw_init(void *handle)
  1618. {
  1619. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1620. si_fix_pci_max_read_req_size(adev);
  1621. si_init_golden_registers(adev);
  1622. si_pcie_gen3_enable(adev);
  1623. si_program_aspm(adev);
  1624. return 0;
  1625. }
  1626. static int si_common_hw_fini(void *handle)
  1627. {
  1628. return 0;
  1629. }
  1630. static int si_common_suspend(void *handle)
  1631. {
  1632. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1633. return si_common_hw_fini(adev);
  1634. }
  1635. static int si_common_resume(void *handle)
  1636. {
  1637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1638. return si_common_hw_init(adev);
  1639. }
  1640. static bool si_common_is_idle(void *handle)
  1641. {
  1642. return true;
  1643. }
  1644. static int si_common_wait_for_idle(void *handle)
  1645. {
  1646. return 0;
  1647. }
  1648. static int si_common_soft_reset(void *handle)
  1649. {
  1650. return 0;
  1651. }
  1652. static int si_common_set_clockgating_state(void *handle,
  1653. enum amd_clockgating_state state)
  1654. {
  1655. return 0;
  1656. }
  1657. static int si_common_set_powergating_state(void *handle,
  1658. enum amd_powergating_state state)
  1659. {
  1660. return 0;
  1661. }
  1662. const struct amd_ip_funcs si_common_ip_funcs = {
  1663. .name = "si_common",
  1664. .early_init = si_common_early_init,
  1665. .late_init = NULL,
  1666. .sw_init = si_common_sw_init,
  1667. .sw_fini = si_common_sw_fini,
  1668. .hw_init = si_common_hw_init,
  1669. .hw_fini = si_common_hw_fini,
  1670. .suspend = si_common_suspend,
  1671. .resume = si_common_resume,
  1672. .is_idle = si_common_is_idle,
  1673. .wait_for_idle = si_common_wait_for_idle,
  1674. .soft_reset = si_common_soft_reset,
  1675. .set_clockgating_state = si_common_set_clockgating_state,
  1676. .set_powergating_state = si_common_set_powergating_state,
  1677. };
  1678. static const struct amdgpu_ip_block_version verde_ip_blocks[] =
  1679. {
  1680. {
  1681. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1682. .major = 1,
  1683. .minor = 0,
  1684. .rev = 0,
  1685. .funcs = &si_common_ip_funcs,
  1686. },
  1687. {
  1688. .type = AMD_IP_BLOCK_TYPE_GMC,
  1689. .major = 6,
  1690. .minor = 0,
  1691. .rev = 0,
  1692. .funcs = &gmc_v6_0_ip_funcs,
  1693. },
  1694. {
  1695. .type = AMD_IP_BLOCK_TYPE_IH,
  1696. .major = 1,
  1697. .minor = 0,
  1698. .rev = 0,
  1699. .funcs = &si_ih_ip_funcs,
  1700. },
  1701. {
  1702. .type = AMD_IP_BLOCK_TYPE_SMC,
  1703. .major = 6,
  1704. .minor = 0,
  1705. .rev = 0,
  1706. .funcs = &amdgpu_pp_ip_funcs,
  1707. },
  1708. {
  1709. .type = AMD_IP_BLOCK_TYPE_DCE,
  1710. .major = 6,
  1711. .minor = 0,
  1712. .rev = 0,
  1713. .funcs = &dce_v6_0_ip_funcs,
  1714. },
  1715. {
  1716. .type = AMD_IP_BLOCK_TYPE_GFX,
  1717. .major = 6,
  1718. .minor = 0,
  1719. .rev = 0,
  1720. .funcs = &gfx_v6_0_ip_funcs,
  1721. },
  1722. {
  1723. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1724. .major = 1,
  1725. .minor = 0,
  1726. .rev = 0,
  1727. .funcs = &si_dma_ip_funcs,
  1728. },
  1729. /* {
  1730. .type = AMD_IP_BLOCK_TYPE_UVD,
  1731. .major = 3,
  1732. .minor = 1,
  1733. .rev = 0,
  1734. .funcs = &si_null_ip_funcs,
  1735. },
  1736. {
  1737. .type = AMD_IP_BLOCK_TYPE_VCE,
  1738. .major = 1,
  1739. .minor = 0,
  1740. .rev = 0,
  1741. .funcs = &si_null_ip_funcs,
  1742. },
  1743. */
  1744. };
  1745. static const struct amdgpu_ip_block_version hainan_ip_blocks[] =
  1746. {
  1747. {
  1748. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1749. .major = 1,
  1750. .minor = 0,
  1751. .rev = 0,
  1752. .funcs = &si_common_ip_funcs,
  1753. },
  1754. {
  1755. .type = AMD_IP_BLOCK_TYPE_GMC,
  1756. .major = 6,
  1757. .minor = 0,
  1758. .rev = 0,
  1759. .funcs = &gmc_v6_0_ip_funcs,
  1760. },
  1761. {
  1762. .type = AMD_IP_BLOCK_TYPE_IH,
  1763. .major = 1,
  1764. .minor = 0,
  1765. .rev = 0,
  1766. .funcs = &si_ih_ip_funcs,
  1767. },
  1768. {
  1769. .type = AMD_IP_BLOCK_TYPE_SMC,
  1770. .major = 6,
  1771. .minor = 0,
  1772. .rev = 0,
  1773. .funcs = &amdgpu_pp_ip_funcs,
  1774. },
  1775. {
  1776. .type = AMD_IP_BLOCK_TYPE_GFX,
  1777. .major = 6,
  1778. .minor = 0,
  1779. .rev = 0,
  1780. .funcs = &gfx_v6_0_ip_funcs,
  1781. },
  1782. {
  1783. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1784. .major = 1,
  1785. .minor = 0,
  1786. .rev = 0,
  1787. .funcs = &si_dma_ip_funcs,
  1788. },
  1789. };
  1790. int si_set_ip_blocks(struct amdgpu_device *adev)
  1791. {
  1792. switch (adev->asic_type) {
  1793. case CHIP_VERDE:
  1794. case CHIP_TAHITI:
  1795. case CHIP_PITCAIRN:
  1796. case CHIP_OLAND:
  1797. adev->ip_blocks = verde_ip_blocks;
  1798. adev->num_ip_blocks = ARRAY_SIZE(verde_ip_blocks);
  1799. break;
  1800. case CHIP_HAINAN:
  1801. adev->ip_blocks = hainan_ip_blocks;
  1802. adev->num_ip_blocks = ARRAY_SIZE(hainan_ip_blocks);
  1803. break;
  1804. default:
  1805. BUG();
  1806. }
  1807. return 0;
  1808. }