gfx_v8_0.c 229 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vid.h"
  29. #include "amdgpu_ucode.h"
  30. #include "amdgpu_atombios.h"
  31. #include "atombios_i2c.h"
  32. #include "clearstate_vi.h"
  33. #include "gmc/gmc_8_2_d.h"
  34. #include "gmc/gmc_8_2_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_enum.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "dce/dce_10_0_d.h"
  44. #include "dce/dce_10_0_sh_mask.h"
  45. #include "smu/smu_7_1_3_d.h"
  46. #define GFX8_NUM_GFX_RINGS 1
  47. #define GFX8_NUM_COMPUTE_RINGS 8
  48. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  49. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  51. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  52. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  53. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  54. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  55. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  56. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  57. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  58. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  59. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  60. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  61. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  62. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  63. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  64. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  66. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  67. /* BPM SERDES CMD */
  68. #define SET_BPM_SERDES_CMD 1
  69. #define CLE_BPM_SERDES_CMD 0
  70. /* BPM Register Address*/
  71. enum {
  72. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  73. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  74. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  75. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  76. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  77. BPM_REG_FGCG_MAX
  78. };
  79. #define RLC_FormatDirectRegListLength 14
  80. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  81. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  86. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  91. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  97. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  102. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  108. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  120. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  121. {
  122. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  123. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  124. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  125. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  126. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  127. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  128. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  129. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  130. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  131. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  132. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  133. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  134. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  135. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  136. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  137. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  138. };
  139. static const u32 golden_settings_tonga_a11[] =
  140. {
  141. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  142. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  143. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  144. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  145. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  146. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  147. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  148. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  149. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  150. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  151. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  152. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  153. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  154. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  155. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  156. };
  157. static const u32 tonga_golden_common_all[] =
  158. {
  159. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  160. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  161. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  162. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  163. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  164. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  165. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  166. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  167. };
  168. static const u32 tonga_mgcg_cgcg_init[] =
  169. {
  170. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  171. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  172. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  173. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  174. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  177. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  179. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  188. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  192. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  195. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  196. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  197. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  198. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  199. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  200. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  201. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  202. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  203. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  204. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  205. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  206. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  207. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  208. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  209. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  210. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  211. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  212. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  213. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  214. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  215. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  216. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  217. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  218. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  219. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  220. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  221. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  222. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  223. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  224. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  225. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  226. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  227. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  228. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  229. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  230. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  231. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  232. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  233. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  234. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  235. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  236. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  237. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  238. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  239. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  240. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  241. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  242. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  243. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  244. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  245. };
  246. static const u32 golden_settings_polaris11_a11[] =
  247. {
  248. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  249. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  250. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  251. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  252. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  253. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  254. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  255. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  256. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  257. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  258. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  259. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  260. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  261. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  262. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  263. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  264. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  265. };
  266. static const u32 polaris11_golden_common_all[] =
  267. {
  268. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  269. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  270. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  271. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  272. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  273. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  274. };
  275. static const u32 golden_settings_polaris10_a11[] =
  276. {
  277. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  278. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  279. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  280. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  281. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  282. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  283. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  284. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  285. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  286. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  287. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  288. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  289. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  290. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  291. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  292. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  293. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  294. };
  295. static const u32 polaris10_golden_common_all[] =
  296. {
  297. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  298. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  299. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  305. };
  306. static const u32 fiji_golden_common_all[] =
  307. {
  308. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  309. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  310. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  311. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  312. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  313. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  314. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  315. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  318. };
  319. static const u32 golden_settings_fiji_a10[] =
  320. {
  321. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  322. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  323. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  324. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  325. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  326. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  327. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  328. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  329. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  330. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  331. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  332. };
  333. static const u32 fiji_mgcg_cgcg_init[] =
  334. {
  335. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  336. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  337. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  338. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  339. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  342. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  344. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  353. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  357. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  360. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  361. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  362. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  363. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  364. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  365. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  366. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  367. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  368. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  369. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  370. };
  371. static const u32 golden_settings_iceland_a11[] =
  372. {
  373. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  374. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  375. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  376. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  377. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  378. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  379. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  380. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  381. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  382. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  383. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  384. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  385. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  386. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  387. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  388. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  389. };
  390. static const u32 iceland_golden_common_all[] =
  391. {
  392. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  393. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  394. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  395. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  396. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  397. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  398. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  399. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  400. };
  401. static const u32 iceland_mgcg_cgcg_init[] =
  402. {
  403. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  404. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  405. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  406. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  408. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  409. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  412. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  416. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  421. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  425. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  426. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  428. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  429. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  430. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  431. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  432. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  433. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  434. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  435. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  436. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  437. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  438. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  439. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  440. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  441. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  442. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  443. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  444. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  445. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  446. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  447. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  448. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  449. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  450. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  451. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  452. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  453. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  454. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  455. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  456. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  457. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  458. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  459. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  460. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  461. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  462. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  463. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  464. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  465. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  466. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  467. };
  468. static const u32 cz_golden_settings_a11[] =
  469. {
  470. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  471. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  472. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  473. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  474. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  475. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  476. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  477. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  478. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  479. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  480. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  481. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  482. };
  483. static const u32 cz_golden_common_all[] =
  484. {
  485. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  486. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  487. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  488. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  489. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  490. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  491. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  492. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  493. };
  494. static const u32 cz_mgcg_cgcg_init[] =
  495. {
  496. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  497. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  498. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  499. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  500. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  505. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  514. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  518. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  521. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  522. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  523. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  524. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  525. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  526. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  527. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  528. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  529. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  530. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  531. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  532. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  533. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  534. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  535. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  536. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  537. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  538. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  539. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  540. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  541. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  542. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  543. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  544. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  545. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  546. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  547. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  548. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  549. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  550. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  551. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  552. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  553. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  554. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  555. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  556. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  557. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  558. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  559. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  560. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  561. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  562. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  563. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  564. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  565. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  566. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  567. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  568. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  569. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  570. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  571. };
  572. static const u32 stoney_golden_settings_a11[] =
  573. {
  574. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  575. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  576. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  577. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  578. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  579. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  580. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  581. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  582. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  583. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  584. };
  585. static const u32 stoney_golden_common_all[] =
  586. {
  587. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  588. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  589. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  590. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  591. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  592. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  593. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  594. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  595. };
  596. static const u32 stoney_mgcg_cgcg_init[] =
  597. {
  598. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  599. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  600. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  601. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  602. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  603. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  604. };
  605. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  606. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  608. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  609. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  610. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  611. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  612. {
  613. switch (adev->asic_type) {
  614. case CHIP_TOPAZ:
  615. amdgpu_program_register_sequence(adev,
  616. iceland_mgcg_cgcg_init,
  617. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  618. amdgpu_program_register_sequence(adev,
  619. golden_settings_iceland_a11,
  620. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  621. amdgpu_program_register_sequence(adev,
  622. iceland_golden_common_all,
  623. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  624. break;
  625. case CHIP_FIJI:
  626. amdgpu_program_register_sequence(adev,
  627. fiji_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_fiji_a10,
  631. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  632. amdgpu_program_register_sequence(adev,
  633. fiji_golden_common_all,
  634. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  635. break;
  636. case CHIP_TONGA:
  637. amdgpu_program_register_sequence(adev,
  638. tonga_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_tonga_a11,
  642. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  643. amdgpu_program_register_sequence(adev,
  644. tonga_golden_common_all,
  645. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  646. break;
  647. case CHIP_POLARIS11:
  648. amdgpu_program_register_sequence(adev,
  649. golden_settings_polaris11_a11,
  650. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  651. amdgpu_program_register_sequence(adev,
  652. polaris11_golden_common_all,
  653. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  654. break;
  655. case CHIP_POLARIS10:
  656. amdgpu_program_register_sequence(adev,
  657. golden_settings_polaris10_a11,
  658. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  659. amdgpu_program_register_sequence(adev,
  660. polaris10_golden_common_all,
  661. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  662. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  663. if (adev->pdev->revision == 0xc7 &&
  664. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  665. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  666. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  667. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  668. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  669. }
  670. break;
  671. case CHIP_CARRIZO:
  672. amdgpu_program_register_sequence(adev,
  673. cz_mgcg_cgcg_init,
  674. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  675. amdgpu_program_register_sequence(adev,
  676. cz_golden_settings_a11,
  677. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  678. amdgpu_program_register_sequence(adev,
  679. cz_golden_common_all,
  680. (const u32)ARRAY_SIZE(cz_golden_common_all));
  681. break;
  682. case CHIP_STONEY:
  683. amdgpu_program_register_sequence(adev,
  684. stoney_mgcg_cgcg_init,
  685. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  686. amdgpu_program_register_sequence(adev,
  687. stoney_golden_settings_a11,
  688. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  689. amdgpu_program_register_sequence(adev,
  690. stoney_golden_common_all,
  691. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  692. break;
  693. default:
  694. break;
  695. }
  696. }
  697. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  698. {
  699. int i;
  700. adev->gfx.scratch.num_reg = 7;
  701. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  702. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  703. adev->gfx.scratch.free[i] = true;
  704. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  705. }
  706. }
  707. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  708. {
  709. struct amdgpu_device *adev = ring->adev;
  710. uint32_t scratch;
  711. uint32_t tmp = 0;
  712. unsigned i;
  713. int r;
  714. r = amdgpu_gfx_scratch_get(adev, &scratch);
  715. if (r) {
  716. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  717. return r;
  718. }
  719. WREG32(scratch, 0xCAFEDEAD);
  720. r = amdgpu_ring_alloc(ring, 3);
  721. if (r) {
  722. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  723. ring->idx, r);
  724. amdgpu_gfx_scratch_free(adev, scratch);
  725. return r;
  726. }
  727. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  728. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  729. amdgpu_ring_write(ring, 0xDEADBEEF);
  730. amdgpu_ring_commit(ring);
  731. for (i = 0; i < adev->usec_timeout; i++) {
  732. tmp = RREG32(scratch);
  733. if (tmp == 0xDEADBEEF)
  734. break;
  735. DRM_UDELAY(1);
  736. }
  737. if (i < adev->usec_timeout) {
  738. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  739. ring->idx, i);
  740. } else {
  741. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  742. ring->idx, scratch, tmp);
  743. r = -EINVAL;
  744. }
  745. amdgpu_gfx_scratch_free(adev, scratch);
  746. return r;
  747. }
  748. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  749. {
  750. struct amdgpu_device *adev = ring->adev;
  751. struct amdgpu_ib ib;
  752. struct fence *f = NULL;
  753. uint32_t scratch;
  754. uint32_t tmp = 0;
  755. long r;
  756. r = amdgpu_gfx_scratch_get(adev, &scratch);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  759. return r;
  760. }
  761. WREG32(scratch, 0xCAFEDEAD);
  762. memset(&ib, 0, sizeof(ib));
  763. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  764. if (r) {
  765. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  766. goto err1;
  767. }
  768. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  769. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  770. ib.ptr[2] = 0xDEADBEEF;
  771. ib.length_dw = 3;
  772. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  773. if (r)
  774. goto err2;
  775. r = fence_wait_timeout(f, false, timeout);
  776. if (r == 0) {
  777. DRM_ERROR("amdgpu: IB test timed out.\n");
  778. r = -ETIMEDOUT;
  779. goto err2;
  780. } else if (r < 0) {
  781. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  782. goto err2;
  783. }
  784. tmp = RREG32(scratch);
  785. if (tmp == 0xDEADBEEF) {
  786. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  787. r = 0;
  788. } else {
  789. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  790. scratch, tmp);
  791. r = -EINVAL;
  792. }
  793. err2:
  794. amdgpu_ib_free(adev, &ib, NULL);
  795. fence_put(f);
  796. err1:
  797. amdgpu_gfx_scratch_free(adev, scratch);
  798. return r;
  799. }
  800. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  801. release_firmware(adev->gfx.pfp_fw);
  802. adev->gfx.pfp_fw = NULL;
  803. release_firmware(adev->gfx.me_fw);
  804. adev->gfx.me_fw = NULL;
  805. release_firmware(adev->gfx.ce_fw);
  806. adev->gfx.ce_fw = NULL;
  807. release_firmware(adev->gfx.rlc_fw);
  808. adev->gfx.rlc_fw = NULL;
  809. release_firmware(adev->gfx.mec_fw);
  810. adev->gfx.mec_fw = NULL;
  811. if ((adev->asic_type != CHIP_STONEY) &&
  812. (adev->asic_type != CHIP_TOPAZ))
  813. release_firmware(adev->gfx.mec2_fw);
  814. adev->gfx.mec2_fw = NULL;
  815. kfree(adev->gfx.rlc.register_list_format);
  816. }
  817. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  818. {
  819. const char *chip_name;
  820. char fw_name[30];
  821. int err;
  822. struct amdgpu_firmware_info *info = NULL;
  823. const struct common_firmware_header *header = NULL;
  824. const struct gfx_firmware_header_v1_0 *cp_hdr;
  825. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  826. unsigned int *tmp = NULL, i;
  827. DRM_DEBUG("\n");
  828. switch (adev->asic_type) {
  829. case CHIP_TOPAZ:
  830. chip_name = "topaz";
  831. break;
  832. case CHIP_TONGA:
  833. chip_name = "tonga";
  834. break;
  835. case CHIP_CARRIZO:
  836. chip_name = "carrizo";
  837. break;
  838. case CHIP_FIJI:
  839. chip_name = "fiji";
  840. break;
  841. case CHIP_POLARIS11:
  842. chip_name = "polaris11";
  843. break;
  844. case CHIP_POLARIS10:
  845. chip_name = "polaris10";
  846. break;
  847. case CHIP_STONEY:
  848. chip_name = "stoney";
  849. break;
  850. default:
  851. BUG();
  852. }
  853. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  854. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  855. if (err)
  856. goto out;
  857. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  858. if (err)
  859. goto out;
  860. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  861. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  862. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  863. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  864. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  865. if (err)
  866. goto out;
  867. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  868. if (err)
  869. goto out;
  870. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  871. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  872. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  873. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  874. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  875. if (err)
  876. goto out;
  877. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  878. if (err)
  879. goto out;
  880. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  881. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  882. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  884. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  885. if (err)
  886. goto out;
  887. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  888. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  889. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  890. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  891. adev->gfx.rlc.save_and_restore_offset =
  892. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  893. adev->gfx.rlc.clear_state_descriptor_offset =
  894. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  895. adev->gfx.rlc.avail_scratch_ram_locations =
  896. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  897. adev->gfx.rlc.reg_restore_list_size =
  898. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  899. adev->gfx.rlc.reg_list_format_start =
  900. le32_to_cpu(rlc_hdr->reg_list_format_start);
  901. adev->gfx.rlc.reg_list_format_separate_start =
  902. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  903. adev->gfx.rlc.starting_offsets_start =
  904. le32_to_cpu(rlc_hdr->starting_offsets_start);
  905. adev->gfx.rlc.reg_list_format_size_bytes =
  906. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  907. adev->gfx.rlc.reg_list_size_bytes =
  908. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  909. adev->gfx.rlc.register_list_format =
  910. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  911. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  912. if (!adev->gfx.rlc.register_list_format) {
  913. err = -ENOMEM;
  914. goto out;
  915. }
  916. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  917. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  918. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  919. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  920. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  921. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  922. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  923. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  924. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  926. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  927. if (err)
  928. goto out;
  929. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  930. if (err)
  931. goto out;
  932. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  933. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  934. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  935. if ((adev->asic_type != CHIP_STONEY) &&
  936. (adev->asic_type != CHIP_TOPAZ)) {
  937. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  938. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  939. if (!err) {
  940. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  941. if (err)
  942. goto out;
  943. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  944. adev->gfx.mec2_fw->data;
  945. adev->gfx.mec2_fw_version =
  946. le32_to_cpu(cp_hdr->header.ucode_version);
  947. adev->gfx.mec2_feature_version =
  948. le32_to_cpu(cp_hdr->ucode_feature_version);
  949. } else {
  950. err = 0;
  951. adev->gfx.mec2_fw = NULL;
  952. }
  953. }
  954. if (adev->firmware.smu_load) {
  955. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  956. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  957. info->fw = adev->gfx.pfp_fw;
  958. header = (const struct common_firmware_header *)info->fw->data;
  959. adev->firmware.fw_size +=
  960. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  961. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  962. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  963. info->fw = adev->gfx.me_fw;
  964. header = (const struct common_firmware_header *)info->fw->data;
  965. adev->firmware.fw_size +=
  966. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  967. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  968. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  969. info->fw = adev->gfx.ce_fw;
  970. header = (const struct common_firmware_header *)info->fw->data;
  971. adev->firmware.fw_size +=
  972. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  973. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  974. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  975. info->fw = adev->gfx.rlc_fw;
  976. header = (const struct common_firmware_header *)info->fw->data;
  977. adev->firmware.fw_size +=
  978. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  979. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  980. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  981. info->fw = adev->gfx.mec_fw;
  982. header = (const struct common_firmware_header *)info->fw->data;
  983. adev->firmware.fw_size +=
  984. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  985. /* we need account JT in */
  986. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  989. if (amdgpu_sriov_vf(adev)) {
  990. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  991. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  992. info->fw = adev->gfx.mec_fw;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  995. }
  996. if (adev->gfx.mec2_fw) {
  997. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  998. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  999. info->fw = adev->gfx.mec2_fw;
  1000. header = (const struct common_firmware_header *)info->fw->data;
  1001. adev->firmware.fw_size +=
  1002. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1003. }
  1004. }
  1005. out:
  1006. if (err) {
  1007. dev_err(adev->dev,
  1008. "gfx8: Failed to load firmware \"%s\"\n",
  1009. fw_name);
  1010. release_firmware(adev->gfx.pfp_fw);
  1011. adev->gfx.pfp_fw = NULL;
  1012. release_firmware(adev->gfx.me_fw);
  1013. adev->gfx.me_fw = NULL;
  1014. release_firmware(adev->gfx.ce_fw);
  1015. adev->gfx.ce_fw = NULL;
  1016. release_firmware(adev->gfx.rlc_fw);
  1017. adev->gfx.rlc_fw = NULL;
  1018. release_firmware(adev->gfx.mec_fw);
  1019. adev->gfx.mec_fw = NULL;
  1020. release_firmware(adev->gfx.mec2_fw);
  1021. adev->gfx.mec2_fw = NULL;
  1022. }
  1023. return err;
  1024. }
  1025. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1026. volatile u32 *buffer)
  1027. {
  1028. u32 count = 0, i;
  1029. const struct cs_section_def *sect = NULL;
  1030. const struct cs_extent_def *ext = NULL;
  1031. if (adev->gfx.rlc.cs_data == NULL)
  1032. return;
  1033. if (buffer == NULL)
  1034. return;
  1035. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1036. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1037. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1038. buffer[count++] = cpu_to_le32(0x80000000);
  1039. buffer[count++] = cpu_to_le32(0x80000000);
  1040. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1041. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1042. if (sect->id == SECT_CONTEXT) {
  1043. buffer[count++] =
  1044. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1045. buffer[count++] = cpu_to_le32(ext->reg_index -
  1046. PACKET3_SET_CONTEXT_REG_START);
  1047. for (i = 0; i < ext->reg_count; i++)
  1048. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1049. } else {
  1050. return;
  1051. }
  1052. }
  1053. }
  1054. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1055. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1056. PACKET3_SET_CONTEXT_REG_START);
  1057. switch (adev->asic_type) {
  1058. case CHIP_TONGA:
  1059. case CHIP_POLARIS10:
  1060. buffer[count++] = cpu_to_le32(0x16000012);
  1061. buffer[count++] = cpu_to_le32(0x0000002A);
  1062. break;
  1063. case CHIP_POLARIS11:
  1064. buffer[count++] = cpu_to_le32(0x16000012);
  1065. buffer[count++] = cpu_to_le32(0x00000000);
  1066. break;
  1067. case CHIP_FIJI:
  1068. buffer[count++] = cpu_to_le32(0x3a00161a);
  1069. buffer[count++] = cpu_to_le32(0x0000002e);
  1070. break;
  1071. case CHIP_TOPAZ:
  1072. case CHIP_CARRIZO:
  1073. buffer[count++] = cpu_to_le32(0x00000002);
  1074. buffer[count++] = cpu_to_le32(0x00000000);
  1075. break;
  1076. case CHIP_STONEY:
  1077. buffer[count++] = cpu_to_le32(0x00000000);
  1078. buffer[count++] = cpu_to_le32(0x00000000);
  1079. break;
  1080. default:
  1081. buffer[count++] = cpu_to_le32(0x00000000);
  1082. buffer[count++] = cpu_to_le32(0x00000000);
  1083. break;
  1084. }
  1085. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1086. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1087. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1088. buffer[count++] = cpu_to_le32(0);
  1089. }
  1090. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1091. {
  1092. const __le32 *fw_data;
  1093. volatile u32 *dst_ptr;
  1094. int me, i, max_me = 4;
  1095. u32 bo_offset = 0;
  1096. u32 table_offset, table_size;
  1097. if (adev->asic_type == CHIP_CARRIZO)
  1098. max_me = 5;
  1099. /* write the cp table buffer */
  1100. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1101. for (me = 0; me < max_me; me++) {
  1102. if (me == 0) {
  1103. const struct gfx_firmware_header_v1_0 *hdr =
  1104. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1105. fw_data = (const __le32 *)
  1106. (adev->gfx.ce_fw->data +
  1107. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1108. table_offset = le32_to_cpu(hdr->jt_offset);
  1109. table_size = le32_to_cpu(hdr->jt_size);
  1110. } else if (me == 1) {
  1111. const struct gfx_firmware_header_v1_0 *hdr =
  1112. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1113. fw_data = (const __le32 *)
  1114. (adev->gfx.pfp_fw->data +
  1115. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1116. table_offset = le32_to_cpu(hdr->jt_offset);
  1117. table_size = le32_to_cpu(hdr->jt_size);
  1118. } else if (me == 2) {
  1119. const struct gfx_firmware_header_v1_0 *hdr =
  1120. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1121. fw_data = (const __le32 *)
  1122. (adev->gfx.me_fw->data +
  1123. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1124. table_offset = le32_to_cpu(hdr->jt_offset);
  1125. table_size = le32_to_cpu(hdr->jt_size);
  1126. } else if (me == 3) {
  1127. const struct gfx_firmware_header_v1_0 *hdr =
  1128. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1129. fw_data = (const __le32 *)
  1130. (adev->gfx.mec_fw->data +
  1131. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1132. table_offset = le32_to_cpu(hdr->jt_offset);
  1133. table_size = le32_to_cpu(hdr->jt_size);
  1134. } else if (me == 4) {
  1135. const struct gfx_firmware_header_v1_0 *hdr =
  1136. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1137. fw_data = (const __le32 *)
  1138. (adev->gfx.mec2_fw->data +
  1139. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1140. table_offset = le32_to_cpu(hdr->jt_offset);
  1141. table_size = le32_to_cpu(hdr->jt_size);
  1142. }
  1143. for (i = 0; i < table_size; i ++) {
  1144. dst_ptr[bo_offset + i] =
  1145. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1146. }
  1147. bo_offset += table_size;
  1148. }
  1149. }
  1150. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1151. {
  1152. int r;
  1153. /* clear state block */
  1154. if (adev->gfx.rlc.clear_state_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1161. adev->gfx.rlc.clear_state_obj = NULL;
  1162. }
  1163. /* jump table block */
  1164. if (adev->gfx.rlc.cp_table_obj) {
  1165. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1166. if (unlikely(r != 0))
  1167. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1168. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1169. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1170. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1171. adev->gfx.rlc.cp_table_obj = NULL;
  1172. }
  1173. }
  1174. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1175. {
  1176. volatile u32 *dst_ptr;
  1177. u32 dws;
  1178. const struct cs_section_def *cs_data;
  1179. int r;
  1180. adev->gfx.rlc.cs_data = vi_cs_data;
  1181. cs_data = adev->gfx.rlc.cs_data;
  1182. if (cs_data) {
  1183. /* clear state block */
  1184. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1185. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1186. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1187. AMDGPU_GEM_DOMAIN_VRAM,
  1188. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1189. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1190. NULL, NULL,
  1191. &adev->gfx.rlc.clear_state_obj);
  1192. if (r) {
  1193. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1194. gfx_v8_0_rlc_fini(adev);
  1195. return r;
  1196. }
  1197. }
  1198. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1199. if (unlikely(r != 0)) {
  1200. gfx_v8_0_rlc_fini(adev);
  1201. return r;
  1202. }
  1203. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1204. &adev->gfx.rlc.clear_state_gpu_addr);
  1205. if (r) {
  1206. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1207. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1208. gfx_v8_0_rlc_fini(adev);
  1209. return r;
  1210. }
  1211. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1212. if (r) {
  1213. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1214. gfx_v8_0_rlc_fini(adev);
  1215. return r;
  1216. }
  1217. /* set up the cs buffer */
  1218. dst_ptr = adev->gfx.rlc.cs_ptr;
  1219. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1220. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1221. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1222. }
  1223. if ((adev->asic_type == CHIP_CARRIZO) ||
  1224. (adev->asic_type == CHIP_STONEY)) {
  1225. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1226. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1227. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1228. AMDGPU_GEM_DOMAIN_VRAM,
  1229. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1230. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1231. NULL, NULL,
  1232. &adev->gfx.rlc.cp_table_obj);
  1233. if (r) {
  1234. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1235. return r;
  1236. }
  1237. }
  1238. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1239. if (unlikely(r != 0)) {
  1240. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1241. return r;
  1242. }
  1243. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1244. &adev->gfx.rlc.cp_table_gpu_addr);
  1245. if (r) {
  1246. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1247. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1248. return r;
  1249. }
  1250. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1251. if (r) {
  1252. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1253. return r;
  1254. }
  1255. cz_init_cp_jump_table(adev);
  1256. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1257. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1258. }
  1259. return 0;
  1260. }
  1261. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1262. {
  1263. int r;
  1264. if (adev->gfx.mec.hpd_eop_obj) {
  1265. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1266. if (unlikely(r != 0))
  1267. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1268. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1269. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1270. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1271. adev->gfx.mec.hpd_eop_obj = NULL;
  1272. }
  1273. }
  1274. #define MEC_HPD_SIZE 2048
  1275. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1276. {
  1277. int r;
  1278. u32 *hpd;
  1279. /*
  1280. * we assign only 1 pipe because all other pipes will
  1281. * be handled by KFD
  1282. */
  1283. adev->gfx.mec.num_mec = 1;
  1284. adev->gfx.mec.num_pipe = 1;
  1285. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1286. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1287. r = amdgpu_bo_create(adev,
  1288. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  1289. PAGE_SIZE, true,
  1290. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1291. &adev->gfx.mec.hpd_eop_obj);
  1292. if (r) {
  1293. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1294. return r;
  1295. }
  1296. }
  1297. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1298. if (unlikely(r != 0)) {
  1299. gfx_v8_0_mec_fini(adev);
  1300. return r;
  1301. }
  1302. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1303. &adev->gfx.mec.hpd_eop_gpu_addr);
  1304. if (r) {
  1305. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1306. gfx_v8_0_mec_fini(adev);
  1307. return r;
  1308. }
  1309. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1310. if (r) {
  1311. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1312. gfx_v8_0_mec_fini(adev);
  1313. return r;
  1314. }
  1315. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  1316. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1317. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1318. return 0;
  1319. }
  1320. static const u32 vgpr_init_compute_shader[] =
  1321. {
  1322. 0x7e000209, 0x7e020208,
  1323. 0x7e040207, 0x7e060206,
  1324. 0x7e080205, 0x7e0a0204,
  1325. 0x7e0c0203, 0x7e0e0202,
  1326. 0x7e100201, 0x7e120200,
  1327. 0x7e140209, 0x7e160208,
  1328. 0x7e180207, 0x7e1a0206,
  1329. 0x7e1c0205, 0x7e1e0204,
  1330. 0x7e200203, 0x7e220202,
  1331. 0x7e240201, 0x7e260200,
  1332. 0x7e280209, 0x7e2a0208,
  1333. 0x7e2c0207, 0x7e2e0206,
  1334. 0x7e300205, 0x7e320204,
  1335. 0x7e340203, 0x7e360202,
  1336. 0x7e380201, 0x7e3a0200,
  1337. 0x7e3c0209, 0x7e3e0208,
  1338. 0x7e400207, 0x7e420206,
  1339. 0x7e440205, 0x7e460204,
  1340. 0x7e480203, 0x7e4a0202,
  1341. 0x7e4c0201, 0x7e4e0200,
  1342. 0x7e500209, 0x7e520208,
  1343. 0x7e540207, 0x7e560206,
  1344. 0x7e580205, 0x7e5a0204,
  1345. 0x7e5c0203, 0x7e5e0202,
  1346. 0x7e600201, 0x7e620200,
  1347. 0x7e640209, 0x7e660208,
  1348. 0x7e680207, 0x7e6a0206,
  1349. 0x7e6c0205, 0x7e6e0204,
  1350. 0x7e700203, 0x7e720202,
  1351. 0x7e740201, 0x7e760200,
  1352. 0x7e780209, 0x7e7a0208,
  1353. 0x7e7c0207, 0x7e7e0206,
  1354. 0xbf8a0000, 0xbf810000,
  1355. };
  1356. static const u32 sgpr_init_compute_shader[] =
  1357. {
  1358. 0xbe8a0100, 0xbe8c0102,
  1359. 0xbe8e0104, 0xbe900106,
  1360. 0xbe920108, 0xbe940100,
  1361. 0xbe960102, 0xbe980104,
  1362. 0xbe9a0106, 0xbe9c0108,
  1363. 0xbe9e0100, 0xbea00102,
  1364. 0xbea20104, 0xbea40106,
  1365. 0xbea60108, 0xbea80100,
  1366. 0xbeaa0102, 0xbeac0104,
  1367. 0xbeae0106, 0xbeb00108,
  1368. 0xbeb20100, 0xbeb40102,
  1369. 0xbeb60104, 0xbeb80106,
  1370. 0xbeba0108, 0xbebc0100,
  1371. 0xbebe0102, 0xbec00104,
  1372. 0xbec20106, 0xbec40108,
  1373. 0xbec60100, 0xbec80102,
  1374. 0xbee60004, 0xbee70005,
  1375. 0xbeea0006, 0xbeeb0007,
  1376. 0xbee80008, 0xbee90009,
  1377. 0xbefc0000, 0xbf8a0000,
  1378. 0xbf810000, 0x00000000,
  1379. };
  1380. static const u32 vgpr_init_regs[] =
  1381. {
  1382. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1383. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1384. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1385. mmCOMPUTE_NUM_THREAD_Y, 1,
  1386. mmCOMPUTE_NUM_THREAD_Z, 1,
  1387. mmCOMPUTE_PGM_RSRC2, 20,
  1388. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1389. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1390. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1391. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1392. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1393. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1394. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1395. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1396. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1397. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1398. };
  1399. static const u32 sgpr1_init_regs[] =
  1400. {
  1401. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1402. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1403. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1404. mmCOMPUTE_NUM_THREAD_Y, 1,
  1405. mmCOMPUTE_NUM_THREAD_Z, 1,
  1406. mmCOMPUTE_PGM_RSRC2, 20,
  1407. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1408. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1409. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1410. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1411. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1412. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1413. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1414. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1415. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1416. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1417. };
  1418. static const u32 sgpr2_init_regs[] =
  1419. {
  1420. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1421. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1422. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1423. mmCOMPUTE_NUM_THREAD_Y, 1,
  1424. mmCOMPUTE_NUM_THREAD_Z, 1,
  1425. mmCOMPUTE_PGM_RSRC2, 20,
  1426. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1427. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1428. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1429. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1430. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1431. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1432. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1433. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1434. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1435. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1436. };
  1437. static const u32 sec_ded_counter_registers[] =
  1438. {
  1439. mmCPC_EDC_ATC_CNT,
  1440. mmCPC_EDC_SCRATCH_CNT,
  1441. mmCPC_EDC_UCODE_CNT,
  1442. mmCPF_EDC_ATC_CNT,
  1443. mmCPF_EDC_ROQ_CNT,
  1444. mmCPF_EDC_TAG_CNT,
  1445. mmCPG_EDC_ATC_CNT,
  1446. mmCPG_EDC_DMA_CNT,
  1447. mmCPG_EDC_TAG_CNT,
  1448. mmDC_EDC_CSINVOC_CNT,
  1449. mmDC_EDC_RESTORE_CNT,
  1450. mmDC_EDC_STATE_CNT,
  1451. mmGDS_EDC_CNT,
  1452. mmGDS_EDC_GRBM_CNT,
  1453. mmGDS_EDC_OA_DED,
  1454. mmSPI_EDC_CNT,
  1455. mmSQC_ATC_EDC_GATCL1_CNT,
  1456. mmSQC_EDC_CNT,
  1457. mmSQ_EDC_DED_CNT,
  1458. mmSQ_EDC_INFO,
  1459. mmSQ_EDC_SEC_CNT,
  1460. mmTCC_EDC_CNT,
  1461. mmTCP_ATC_EDC_GATCL1_CNT,
  1462. mmTCP_EDC_CNT,
  1463. mmTD_EDC_CNT
  1464. };
  1465. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1466. {
  1467. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1468. struct amdgpu_ib ib;
  1469. struct fence *f = NULL;
  1470. int r, i;
  1471. u32 tmp;
  1472. unsigned total_size, vgpr_offset, sgpr_offset;
  1473. u64 gpu_addr;
  1474. /* only supported on CZ */
  1475. if (adev->asic_type != CHIP_CARRIZO)
  1476. return 0;
  1477. /* bail if the compute ring is not ready */
  1478. if (!ring->ready)
  1479. return 0;
  1480. tmp = RREG32(mmGB_EDC_MODE);
  1481. WREG32(mmGB_EDC_MODE, 0);
  1482. total_size =
  1483. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1484. total_size +=
  1485. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1486. total_size +=
  1487. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1488. total_size = ALIGN(total_size, 256);
  1489. vgpr_offset = total_size;
  1490. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1491. sgpr_offset = total_size;
  1492. total_size += sizeof(sgpr_init_compute_shader);
  1493. /* allocate an indirect buffer to put the commands in */
  1494. memset(&ib, 0, sizeof(ib));
  1495. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1496. if (r) {
  1497. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1498. return r;
  1499. }
  1500. /* load the compute shaders */
  1501. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1502. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1503. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1504. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1505. /* init the ib length to 0 */
  1506. ib.length_dw = 0;
  1507. /* VGPR */
  1508. /* write the register state for the compute dispatch */
  1509. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1510. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1511. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1512. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1513. }
  1514. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1515. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1516. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1517. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1518. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1519. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1520. /* write dispatch packet */
  1521. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1522. ib.ptr[ib.length_dw++] = 8; /* x */
  1523. ib.ptr[ib.length_dw++] = 1; /* y */
  1524. ib.ptr[ib.length_dw++] = 1; /* z */
  1525. ib.ptr[ib.length_dw++] =
  1526. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1527. /* write CS partial flush packet */
  1528. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1529. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1530. /* SGPR1 */
  1531. /* write the register state for the compute dispatch */
  1532. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1533. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1534. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1535. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1536. }
  1537. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1538. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1539. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1540. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1541. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1542. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1543. /* write dispatch packet */
  1544. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1545. ib.ptr[ib.length_dw++] = 8; /* x */
  1546. ib.ptr[ib.length_dw++] = 1; /* y */
  1547. ib.ptr[ib.length_dw++] = 1; /* z */
  1548. ib.ptr[ib.length_dw++] =
  1549. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1550. /* write CS partial flush packet */
  1551. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1552. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1553. /* SGPR2 */
  1554. /* write the register state for the compute dispatch */
  1555. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1556. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1557. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1558. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1559. }
  1560. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1561. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1562. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1563. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1564. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1565. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1566. /* write dispatch packet */
  1567. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1568. ib.ptr[ib.length_dw++] = 8; /* x */
  1569. ib.ptr[ib.length_dw++] = 1; /* y */
  1570. ib.ptr[ib.length_dw++] = 1; /* z */
  1571. ib.ptr[ib.length_dw++] =
  1572. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1573. /* write CS partial flush packet */
  1574. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1575. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1576. /* shedule the ib on the ring */
  1577. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1578. if (r) {
  1579. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1580. goto fail;
  1581. }
  1582. /* wait for the GPU to finish processing the IB */
  1583. r = fence_wait(f, false);
  1584. if (r) {
  1585. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1586. goto fail;
  1587. }
  1588. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1589. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1590. WREG32(mmGB_EDC_MODE, tmp);
  1591. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1592. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1593. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1594. /* read back registers to clear the counters */
  1595. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1596. RREG32(sec_ded_counter_registers[i]);
  1597. fail:
  1598. amdgpu_ib_free(adev, &ib, NULL);
  1599. fence_put(f);
  1600. return r;
  1601. }
  1602. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1603. {
  1604. u32 gb_addr_config;
  1605. u32 mc_shared_chmap, mc_arb_ramcfg;
  1606. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1607. u32 tmp;
  1608. int ret;
  1609. switch (adev->asic_type) {
  1610. case CHIP_TOPAZ:
  1611. adev->gfx.config.max_shader_engines = 1;
  1612. adev->gfx.config.max_tile_pipes = 2;
  1613. adev->gfx.config.max_cu_per_sh = 6;
  1614. adev->gfx.config.max_sh_per_se = 1;
  1615. adev->gfx.config.max_backends_per_se = 2;
  1616. adev->gfx.config.max_texture_channel_caches = 2;
  1617. adev->gfx.config.max_gprs = 256;
  1618. adev->gfx.config.max_gs_threads = 32;
  1619. adev->gfx.config.max_hw_contexts = 8;
  1620. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1621. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1622. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1623. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1624. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1625. break;
  1626. case CHIP_FIJI:
  1627. adev->gfx.config.max_shader_engines = 4;
  1628. adev->gfx.config.max_tile_pipes = 16;
  1629. adev->gfx.config.max_cu_per_sh = 16;
  1630. adev->gfx.config.max_sh_per_se = 1;
  1631. adev->gfx.config.max_backends_per_se = 4;
  1632. adev->gfx.config.max_texture_channel_caches = 16;
  1633. adev->gfx.config.max_gprs = 256;
  1634. adev->gfx.config.max_gs_threads = 32;
  1635. adev->gfx.config.max_hw_contexts = 8;
  1636. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1637. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1638. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1639. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1640. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1641. break;
  1642. case CHIP_POLARIS11:
  1643. ret = amdgpu_atombios_get_gfx_info(adev);
  1644. if (ret)
  1645. return ret;
  1646. adev->gfx.config.max_gprs = 256;
  1647. adev->gfx.config.max_gs_threads = 32;
  1648. adev->gfx.config.max_hw_contexts = 8;
  1649. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1650. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1651. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1652. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1653. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1654. break;
  1655. case CHIP_POLARIS10:
  1656. ret = amdgpu_atombios_get_gfx_info(adev);
  1657. if (ret)
  1658. return ret;
  1659. adev->gfx.config.max_gprs = 256;
  1660. adev->gfx.config.max_gs_threads = 32;
  1661. adev->gfx.config.max_hw_contexts = 8;
  1662. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1663. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1664. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1665. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1666. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1667. break;
  1668. case CHIP_TONGA:
  1669. adev->gfx.config.max_shader_engines = 4;
  1670. adev->gfx.config.max_tile_pipes = 8;
  1671. adev->gfx.config.max_cu_per_sh = 8;
  1672. adev->gfx.config.max_sh_per_se = 1;
  1673. adev->gfx.config.max_backends_per_se = 2;
  1674. adev->gfx.config.max_texture_channel_caches = 8;
  1675. adev->gfx.config.max_gprs = 256;
  1676. adev->gfx.config.max_gs_threads = 32;
  1677. adev->gfx.config.max_hw_contexts = 8;
  1678. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1679. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1680. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1681. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1682. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1683. break;
  1684. case CHIP_CARRIZO:
  1685. adev->gfx.config.max_shader_engines = 1;
  1686. adev->gfx.config.max_tile_pipes = 2;
  1687. adev->gfx.config.max_sh_per_se = 1;
  1688. adev->gfx.config.max_backends_per_se = 2;
  1689. switch (adev->pdev->revision) {
  1690. case 0xc4:
  1691. case 0x84:
  1692. case 0xc8:
  1693. case 0xcc:
  1694. case 0xe1:
  1695. case 0xe3:
  1696. /* B10 */
  1697. adev->gfx.config.max_cu_per_sh = 8;
  1698. break;
  1699. case 0xc5:
  1700. case 0x81:
  1701. case 0x85:
  1702. case 0xc9:
  1703. case 0xcd:
  1704. case 0xe2:
  1705. case 0xe4:
  1706. /* B8 */
  1707. adev->gfx.config.max_cu_per_sh = 6;
  1708. break;
  1709. case 0xc6:
  1710. case 0xca:
  1711. case 0xce:
  1712. case 0x88:
  1713. /* B6 */
  1714. adev->gfx.config.max_cu_per_sh = 6;
  1715. break;
  1716. case 0xc7:
  1717. case 0x87:
  1718. case 0xcb:
  1719. case 0xe5:
  1720. case 0x89:
  1721. default:
  1722. /* B4 */
  1723. adev->gfx.config.max_cu_per_sh = 4;
  1724. break;
  1725. }
  1726. adev->gfx.config.max_texture_channel_caches = 2;
  1727. adev->gfx.config.max_gprs = 256;
  1728. adev->gfx.config.max_gs_threads = 32;
  1729. adev->gfx.config.max_hw_contexts = 8;
  1730. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1731. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1732. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1733. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1734. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1735. break;
  1736. case CHIP_STONEY:
  1737. adev->gfx.config.max_shader_engines = 1;
  1738. adev->gfx.config.max_tile_pipes = 2;
  1739. adev->gfx.config.max_sh_per_se = 1;
  1740. adev->gfx.config.max_backends_per_se = 1;
  1741. switch (adev->pdev->revision) {
  1742. case 0xc0:
  1743. case 0xc1:
  1744. case 0xc2:
  1745. case 0xc4:
  1746. case 0xc8:
  1747. case 0xc9:
  1748. adev->gfx.config.max_cu_per_sh = 3;
  1749. break;
  1750. case 0xd0:
  1751. case 0xd1:
  1752. case 0xd2:
  1753. default:
  1754. adev->gfx.config.max_cu_per_sh = 2;
  1755. break;
  1756. }
  1757. adev->gfx.config.max_texture_channel_caches = 2;
  1758. adev->gfx.config.max_gprs = 256;
  1759. adev->gfx.config.max_gs_threads = 16;
  1760. adev->gfx.config.max_hw_contexts = 8;
  1761. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1762. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1763. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1764. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1765. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1766. break;
  1767. default:
  1768. adev->gfx.config.max_shader_engines = 2;
  1769. adev->gfx.config.max_tile_pipes = 4;
  1770. adev->gfx.config.max_cu_per_sh = 2;
  1771. adev->gfx.config.max_sh_per_se = 1;
  1772. adev->gfx.config.max_backends_per_se = 2;
  1773. adev->gfx.config.max_texture_channel_caches = 4;
  1774. adev->gfx.config.max_gprs = 256;
  1775. adev->gfx.config.max_gs_threads = 32;
  1776. adev->gfx.config.max_hw_contexts = 8;
  1777. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1778. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1779. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1780. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1781. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1782. break;
  1783. }
  1784. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1785. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1786. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1787. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1788. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1789. if (adev->flags & AMD_IS_APU) {
  1790. /* Get memory bank mapping mode. */
  1791. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1792. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1793. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1794. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1795. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1796. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1797. /* Validate settings in case only one DIMM installed. */
  1798. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1799. dimm00_addr_map = 0;
  1800. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1801. dimm01_addr_map = 0;
  1802. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1803. dimm10_addr_map = 0;
  1804. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1805. dimm11_addr_map = 0;
  1806. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1807. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1808. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1809. adev->gfx.config.mem_row_size_in_kb = 2;
  1810. else
  1811. adev->gfx.config.mem_row_size_in_kb = 1;
  1812. } else {
  1813. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1814. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1815. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1816. adev->gfx.config.mem_row_size_in_kb = 4;
  1817. }
  1818. adev->gfx.config.shader_engine_tile_size = 32;
  1819. adev->gfx.config.num_gpus = 1;
  1820. adev->gfx.config.multi_gpu_tile_size = 64;
  1821. /* fix up row size */
  1822. switch (adev->gfx.config.mem_row_size_in_kb) {
  1823. case 1:
  1824. default:
  1825. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1826. break;
  1827. case 2:
  1828. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1829. break;
  1830. case 4:
  1831. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1832. break;
  1833. }
  1834. adev->gfx.config.gb_addr_config = gb_addr_config;
  1835. return 0;
  1836. }
  1837. static int gfx_v8_0_sw_init(void *handle)
  1838. {
  1839. int i, r;
  1840. struct amdgpu_ring *ring;
  1841. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1842. /* EOP Event */
  1843. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1844. if (r)
  1845. return r;
  1846. /* Privileged reg */
  1847. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1848. if (r)
  1849. return r;
  1850. /* Privileged inst */
  1851. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1852. if (r)
  1853. return r;
  1854. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1855. gfx_v8_0_scratch_init(adev);
  1856. r = gfx_v8_0_init_microcode(adev);
  1857. if (r) {
  1858. DRM_ERROR("Failed to load gfx firmware!\n");
  1859. return r;
  1860. }
  1861. r = gfx_v8_0_rlc_init(adev);
  1862. if (r) {
  1863. DRM_ERROR("Failed to init rlc BOs!\n");
  1864. return r;
  1865. }
  1866. r = gfx_v8_0_mec_init(adev);
  1867. if (r) {
  1868. DRM_ERROR("Failed to init MEC BOs!\n");
  1869. return r;
  1870. }
  1871. /* set up the gfx ring */
  1872. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1873. ring = &adev->gfx.gfx_ring[i];
  1874. ring->ring_obj = NULL;
  1875. sprintf(ring->name, "gfx");
  1876. /* no gfx doorbells on iceland */
  1877. if (adev->asic_type != CHIP_TOPAZ) {
  1878. ring->use_doorbell = true;
  1879. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1880. }
  1881. r = amdgpu_ring_init(adev, ring, 1024,
  1882. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1883. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  1884. AMDGPU_RING_TYPE_GFX);
  1885. if (r)
  1886. return r;
  1887. }
  1888. /* set up the compute queues */
  1889. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1890. unsigned irq_type;
  1891. /* max 32 queues per MEC */
  1892. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1893. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1894. break;
  1895. }
  1896. ring = &adev->gfx.compute_ring[i];
  1897. ring->ring_obj = NULL;
  1898. ring->use_doorbell = true;
  1899. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1900. ring->me = 1; /* first MEC */
  1901. ring->pipe = i / 8;
  1902. ring->queue = i % 8;
  1903. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1904. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1905. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1906. r = amdgpu_ring_init(adev, ring, 1024,
  1907. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  1908. &adev->gfx.eop_irq, irq_type,
  1909. AMDGPU_RING_TYPE_COMPUTE);
  1910. if (r)
  1911. return r;
  1912. }
  1913. /* reserve GDS, GWS and OA resource for gfx */
  1914. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1915. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1916. &adev->gds.gds_gfx_bo, NULL, NULL);
  1917. if (r)
  1918. return r;
  1919. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1920. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1921. &adev->gds.gws_gfx_bo, NULL, NULL);
  1922. if (r)
  1923. return r;
  1924. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1925. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1926. &adev->gds.oa_gfx_bo, NULL, NULL);
  1927. if (r)
  1928. return r;
  1929. adev->gfx.ce_ram_size = 0x8000;
  1930. r = gfx_v8_0_gpu_early_init(adev);
  1931. if (r)
  1932. return r;
  1933. return 0;
  1934. }
  1935. static int gfx_v8_0_sw_fini(void *handle)
  1936. {
  1937. int i;
  1938. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1939. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1940. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1941. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1942. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1943. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1944. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1945. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1946. gfx_v8_0_mec_fini(adev);
  1947. gfx_v8_0_rlc_fini(adev);
  1948. gfx_v8_0_free_microcode(adev);
  1949. return 0;
  1950. }
  1951. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1952. {
  1953. uint32_t *modearray, *mod2array;
  1954. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1955. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1956. u32 reg_offset;
  1957. modearray = adev->gfx.config.tile_mode_array;
  1958. mod2array = adev->gfx.config.macrotile_mode_array;
  1959. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1960. modearray[reg_offset] = 0;
  1961. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1962. mod2array[reg_offset] = 0;
  1963. switch (adev->asic_type) {
  1964. case CHIP_TOPAZ:
  1965. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1966. PIPE_CONFIG(ADDR_SURF_P2) |
  1967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1969. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1970. PIPE_CONFIG(ADDR_SURF_P2) |
  1971. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1973. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1974. PIPE_CONFIG(ADDR_SURF_P2) |
  1975. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1977. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1978. PIPE_CONFIG(ADDR_SURF_P2) |
  1979. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1981. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1982. PIPE_CONFIG(ADDR_SURF_P2) |
  1983. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1985. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1986. PIPE_CONFIG(ADDR_SURF_P2) |
  1987. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1989. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1990. PIPE_CONFIG(ADDR_SURF_P2) |
  1991. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1993. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1994. PIPE_CONFIG(ADDR_SURF_P2));
  1995. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1996. PIPE_CONFIG(ADDR_SURF_P2) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1999. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2000. PIPE_CONFIG(ADDR_SURF_P2) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2003. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2004. PIPE_CONFIG(ADDR_SURF_P2) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2007. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2008. PIPE_CONFIG(ADDR_SURF_P2) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2011. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2012. PIPE_CONFIG(ADDR_SURF_P2) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2015. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2016. PIPE_CONFIG(ADDR_SURF_P2) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2019. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2020. PIPE_CONFIG(ADDR_SURF_P2) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2023. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2024. PIPE_CONFIG(ADDR_SURF_P2) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2027. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2028. PIPE_CONFIG(ADDR_SURF_P2) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2031. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2032. PIPE_CONFIG(ADDR_SURF_P2) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2035. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2036. PIPE_CONFIG(ADDR_SURF_P2) |
  2037. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2039. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2040. PIPE_CONFIG(ADDR_SURF_P2) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2043. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2044. PIPE_CONFIG(ADDR_SURF_P2) |
  2045. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2047. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2048. PIPE_CONFIG(ADDR_SURF_P2) |
  2049. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2050. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2051. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2052. PIPE_CONFIG(ADDR_SURF_P2) |
  2053. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2055. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2056. PIPE_CONFIG(ADDR_SURF_P2) |
  2057. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2059. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2060. PIPE_CONFIG(ADDR_SURF_P2) |
  2061. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2063. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2064. PIPE_CONFIG(ADDR_SURF_P2) |
  2065. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2067. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2070. NUM_BANKS(ADDR_SURF_8_BANK));
  2071. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2074. NUM_BANKS(ADDR_SURF_8_BANK));
  2075. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2078. NUM_BANKS(ADDR_SURF_8_BANK));
  2079. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2082. NUM_BANKS(ADDR_SURF_8_BANK));
  2083. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2086. NUM_BANKS(ADDR_SURF_8_BANK));
  2087. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2090. NUM_BANKS(ADDR_SURF_8_BANK));
  2091. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2094. NUM_BANKS(ADDR_SURF_8_BANK));
  2095. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2098. NUM_BANKS(ADDR_SURF_16_BANK));
  2099. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2102. NUM_BANKS(ADDR_SURF_16_BANK));
  2103. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2104. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2105. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2106. NUM_BANKS(ADDR_SURF_16_BANK));
  2107. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2108. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2109. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2110. NUM_BANKS(ADDR_SURF_16_BANK));
  2111. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2112. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2113. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2114. NUM_BANKS(ADDR_SURF_16_BANK));
  2115. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2116. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2117. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2118. NUM_BANKS(ADDR_SURF_16_BANK));
  2119. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2120. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2121. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2122. NUM_BANKS(ADDR_SURF_8_BANK));
  2123. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2124. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2125. reg_offset != 23)
  2126. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2127. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2128. if (reg_offset != 7)
  2129. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2130. break;
  2131. case CHIP_FIJI:
  2132. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2133. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2134. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2136. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2137. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2140. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2141. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2142. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2144. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2145. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2146. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2148. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2149. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2150. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2152. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2153. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2154. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2156. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2157. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2158. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2160. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2161. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2162. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2164. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2165. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2166. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2167. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2168. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2170. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2171. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2174. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2175. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2178. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2179. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2182. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2183. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2186. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2188. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2190. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2192. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2194. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2198. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2199. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2202. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2203. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2204. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2206. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2208. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2210. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2214. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2215. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2217. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2218. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2221. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2222. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2223. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2226. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2227. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2229. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2230. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2231. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2233. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2234. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2235. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2238. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2246. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2250. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2254. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2257. NUM_BANKS(ADDR_SURF_8_BANK));
  2258. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2261. NUM_BANKS(ADDR_SURF_8_BANK));
  2262. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2265. NUM_BANKS(ADDR_SURF_8_BANK));
  2266. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2269. NUM_BANKS(ADDR_SURF_8_BANK));
  2270. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2273. NUM_BANKS(ADDR_SURF_8_BANK));
  2274. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2275. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2276. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2277. NUM_BANKS(ADDR_SURF_8_BANK));
  2278. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2279. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2280. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2281. NUM_BANKS(ADDR_SURF_8_BANK));
  2282. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2285. NUM_BANKS(ADDR_SURF_8_BANK));
  2286. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2287. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2288. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2289. NUM_BANKS(ADDR_SURF_8_BANK));
  2290. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2291. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2292. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2293. NUM_BANKS(ADDR_SURF_8_BANK));
  2294. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2295. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2296. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2297. NUM_BANKS(ADDR_SURF_8_BANK));
  2298. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2299. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2300. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2301. NUM_BANKS(ADDR_SURF_8_BANK));
  2302. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2303. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2304. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2305. NUM_BANKS(ADDR_SURF_8_BANK));
  2306. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2307. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2308. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2309. NUM_BANKS(ADDR_SURF_4_BANK));
  2310. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2311. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2312. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2313. if (reg_offset != 7)
  2314. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2315. break;
  2316. case CHIP_TONGA:
  2317. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2319. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2321. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2323. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2325. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2327. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2329. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2331. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2333. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2334. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2335. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2337. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2338. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2339. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2341. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2342. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2343. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2345. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2346. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2347. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2349. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2350. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2351. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2352. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2355. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2359. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2363. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2364. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2367. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2371. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2375. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2379. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2380. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2383. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2384. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2387. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2388. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2391. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2392. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2394. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2395. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2398. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2399. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2400. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2402. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2403. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2404. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2407. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2408. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2411. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2414. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2415. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2416. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2419. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2420. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2423. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2427. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2430. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2431. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2435. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2439. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2442. NUM_BANKS(ADDR_SURF_16_BANK));
  2443. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2450. NUM_BANKS(ADDR_SURF_16_BANK));
  2451. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2454. NUM_BANKS(ADDR_SURF_16_BANK));
  2455. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2460. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2461. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2462. NUM_BANKS(ADDR_SURF_16_BANK));
  2463. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2464. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2465. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2466. NUM_BANKS(ADDR_SURF_16_BANK));
  2467. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2470. NUM_BANKS(ADDR_SURF_16_BANK));
  2471. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2474. NUM_BANKS(ADDR_SURF_16_BANK));
  2475. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2476. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2477. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2478. NUM_BANKS(ADDR_SURF_16_BANK));
  2479. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2480. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2481. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2482. NUM_BANKS(ADDR_SURF_16_BANK));
  2483. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2484. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2485. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2486. NUM_BANKS(ADDR_SURF_8_BANK));
  2487. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2488. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2489. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2490. NUM_BANKS(ADDR_SURF_4_BANK));
  2491. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2492. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2493. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2494. NUM_BANKS(ADDR_SURF_4_BANK));
  2495. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2496. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2497. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2498. if (reg_offset != 7)
  2499. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2500. break;
  2501. case CHIP_POLARIS11:
  2502. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2503. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2504. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2505. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2506. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2507. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2508. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2509. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2510. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2511. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2512. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2513. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2514. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2515. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2516. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2517. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2518. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2519. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2520. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2522. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2523. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2524. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2526. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2528. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2530. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2532. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2534. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2536. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2537. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2538. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2539. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2540. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2541. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2542. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2543. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2544. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2545. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2546. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2547. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2548. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2549. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2550. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2551. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2552. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2553. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2554. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2555. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2556. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2557. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2558. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2559. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2560. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2561. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2562. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2563. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2564. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2565. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2567. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2568. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2569. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2571. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2572. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2573. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2575. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2576. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2577. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2579. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2580. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2581. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2583. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2584. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2585. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2587. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2588. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2589. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2591. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2592. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2593. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2594. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2595. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2596. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2597. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2598. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2599. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2600. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2601. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2602. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2603. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2604. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2605. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2606. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2607. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2608. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2609. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2610. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2611. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2612. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2616. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2619. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2620. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2624. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2625. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2626. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2627. NUM_BANKS(ADDR_SURF_16_BANK));
  2628. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2629. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2630. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2631. NUM_BANKS(ADDR_SURF_16_BANK));
  2632. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2633. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2634. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2635. NUM_BANKS(ADDR_SURF_16_BANK));
  2636. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2639. NUM_BANKS(ADDR_SURF_16_BANK));
  2640. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2641. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2642. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2643. NUM_BANKS(ADDR_SURF_16_BANK));
  2644. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2645. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2646. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2647. NUM_BANKS(ADDR_SURF_16_BANK));
  2648. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2651. NUM_BANKS(ADDR_SURF_16_BANK));
  2652. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2653. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2654. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2655. NUM_BANKS(ADDR_SURF_16_BANK));
  2656. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2657. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2658. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2659. NUM_BANKS(ADDR_SURF_16_BANK));
  2660. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2661. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2662. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2663. NUM_BANKS(ADDR_SURF_16_BANK));
  2664. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2665. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2666. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2667. NUM_BANKS(ADDR_SURF_16_BANK));
  2668. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2669. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2670. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2671. NUM_BANKS(ADDR_SURF_16_BANK));
  2672. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2673. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2674. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2675. NUM_BANKS(ADDR_SURF_8_BANK));
  2676. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2677. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2678. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2679. NUM_BANKS(ADDR_SURF_4_BANK));
  2680. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2681. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2682. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2683. if (reg_offset != 7)
  2684. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2685. break;
  2686. case CHIP_POLARIS10:
  2687. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2688. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2689. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2691. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2692. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2693. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2694. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2695. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2696. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2697. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2698. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2699. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2700. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2701. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2703. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2704. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2705. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2707. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2711. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2713. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2715. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2717. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2719. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2721. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2722. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2723. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2724. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2725. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2726. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2727. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2728. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2729. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2730. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2731. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2732. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2733. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2734. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2735. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2736. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2737. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2738. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2739. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2740. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2741. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2743. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2744. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2745. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2746. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2747. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2748. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2749. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2750. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2751. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2752. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2753. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2754. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2755. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2756. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2757. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2758. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2760. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2761. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2762. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2764. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2765. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2766. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2768. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2769. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2770. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2772. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2773. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2774. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2776. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2777. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2778. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2779. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2780. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2781. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2782. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2783. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2784. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2785. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2786. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2787. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2788. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2789. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2790. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2791. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2792. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2793. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2794. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2795. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2796. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2797. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2801. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2805. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2809. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2810. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2811. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2812. NUM_BANKS(ADDR_SURF_16_BANK));
  2813. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2814. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2815. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2816. NUM_BANKS(ADDR_SURF_16_BANK));
  2817. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2818. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2819. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2820. NUM_BANKS(ADDR_SURF_16_BANK));
  2821. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2822. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2823. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2824. NUM_BANKS(ADDR_SURF_16_BANK));
  2825. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2826. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2827. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2828. NUM_BANKS(ADDR_SURF_16_BANK));
  2829. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2830. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2831. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2832. NUM_BANKS(ADDR_SURF_16_BANK));
  2833. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2834. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2835. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2836. NUM_BANKS(ADDR_SURF_16_BANK));
  2837. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2840. NUM_BANKS(ADDR_SURF_16_BANK));
  2841. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2842. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2843. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2844. NUM_BANKS(ADDR_SURF_16_BANK));
  2845. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2846. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2847. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2848. NUM_BANKS(ADDR_SURF_16_BANK));
  2849. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2852. NUM_BANKS(ADDR_SURF_16_BANK));
  2853. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2854. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2855. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2856. NUM_BANKS(ADDR_SURF_8_BANK));
  2857. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2858. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2859. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2860. NUM_BANKS(ADDR_SURF_4_BANK));
  2861. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2864. NUM_BANKS(ADDR_SURF_4_BANK));
  2865. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2866. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2867. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2868. if (reg_offset != 7)
  2869. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2870. break;
  2871. case CHIP_STONEY:
  2872. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2873. PIPE_CONFIG(ADDR_SURF_P2) |
  2874. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2875. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2876. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2877. PIPE_CONFIG(ADDR_SURF_P2) |
  2878. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2879. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2880. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2881. PIPE_CONFIG(ADDR_SURF_P2) |
  2882. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2884. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2885. PIPE_CONFIG(ADDR_SURF_P2) |
  2886. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2888. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2889. PIPE_CONFIG(ADDR_SURF_P2) |
  2890. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2892. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2893. PIPE_CONFIG(ADDR_SURF_P2) |
  2894. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2896. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2900. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2901. PIPE_CONFIG(ADDR_SURF_P2));
  2902. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2903. PIPE_CONFIG(ADDR_SURF_P2) |
  2904. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2905. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2906. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2907. PIPE_CONFIG(ADDR_SURF_P2) |
  2908. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2909. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2910. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2911. PIPE_CONFIG(ADDR_SURF_P2) |
  2912. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2913. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2914. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2915. PIPE_CONFIG(ADDR_SURF_P2) |
  2916. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2917. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2918. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2919. PIPE_CONFIG(ADDR_SURF_P2) |
  2920. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2921. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2922. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2923. PIPE_CONFIG(ADDR_SURF_P2) |
  2924. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2925. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2926. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2927. PIPE_CONFIG(ADDR_SURF_P2) |
  2928. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2929. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2930. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2931. PIPE_CONFIG(ADDR_SURF_P2) |
  2932. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2933. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2934. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2935. PIPE_CONFIG(ADDR_SURF_P2) |
  2936. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2937. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2938. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2939. PIPE_CONFIG(ADDR_SURF_P2) |
  2940. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2941. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2942. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2943. PIPE_CONFIG(ADDR_SURF_P2) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2946. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2947. PIPE_CONFIG(ADDR_SURF_P2) |
  2948. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2949. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2950. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2951. PIPE_CONFIG(ADDR_SURF_P2) |
  2952. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2953. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2954. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2955. PIPE_CONFIG(ADDR_SURF_P2) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2958. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2959. PIPE_CONFIG(ADDR_SURF_P2) |
  2960. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2961. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2962. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2963. PIPE_CONFIG(ADDR_SURF_P2) |
  2964. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2965. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2966. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2967. PIPE_CONFIG(ADDR_SURF_P2) |
  2968. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2970. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2971. PIPE_CONFIG(ADDR_SURF_P2) |
  2972. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2974. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2975. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2976. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2977. NUM_BANKS(ADDR_SURF_8_BANK));
  2978. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2981. NUM_BANKS(ADDR_SURF_8_BANK));
  2982. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2983. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2984. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2985. NUM_BANKS(ADDR_SURF_8_BANK));
  2986. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2987. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2988. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2989. NUM_BANKS(ADDR_SURF_8_BANK));
  2990. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2991. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2992. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2993. NUM_BANKS(ADDR_SURF_8_BANK));
  2994. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2995. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2996. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2997. NUM_BANKS(ADDR_SURF_8_BANK));
  2998. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3001. NUM_BANKS(ADDR_SURF_8_BANK));
  3002. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3003. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3004. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3005. NUM_BANKS(ADDR_SURF_16_BANK));
  3006. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3007. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3008. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3009. NUM_BANKS(ADDR_SURF_16_BANK));
  3010. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3011. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3012. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3013. NUM_BANKS(ADDR_SURF_16_BANK));
  3014. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3015. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3016. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3017. NUM_BANKS(ADDR_SURF_16_BANK));
  3018. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3021. NUM_BANKS(ADDR_SURF_16_BANK));
  3022. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3023. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3024. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3025. NUM_BANKS(ADDR_SURF_16_BANK));
  3026. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3027. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3028. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3029. NUM_BANKS(ADDR_SURF_8_BANK));
  3030. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3031. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3032. reg_offset != 23)
  3033. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3034. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3035. if (reg_offset != 7)
  3036. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3037. break;
  3038. default:
  3039. dev_warn(adev->dev,
  3040. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3041. adev->asic_type);
  3042. case CHIP_CARRIZO:
  3043. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3044. PIPE_CONFIG(ADDR_SURF_P2) |
  3045. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3046. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3047. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3048. PIPE_CONFIG(ADDR_SURF_P2) |
  3049. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3051. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3052. PIPE_CONFIG(ADDR_SURF_P2) |
  3053. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3054. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3055. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3056. PIPE_CONFIG(ADDR_SURF_P2) |
  3057. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3059. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3060. PIPE_CONFIG(ADDR_SURF_P2) |
  3061. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3063. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3067. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3071. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3072. PIPE_CONFIG(ADDR_SURF_P2));
  3073. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3074. PIPE_CONFIG(ADDR_SURF_P2) |
  3075. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3076. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3077. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3078. PIPE_CONFIG(ADDR_SURF_P2) |
  3079. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3080. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3081. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3082. PIPE_CONFIG(ADDR_SURF_P2) |
  3083. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3084. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3085. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3086. PIPE_CONFIG(ADDR_SURF_P2) |
  3087. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3088. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3089. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3090. PIPE_CONFIG(ADDR_SURF_P2) |
  3091. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3092. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3093. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3094. PIPE_CONFIG(ADDR_SURF_P2) |
  3095. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3096. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3097. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3098. PIPE_CONFIG(ADDR_SURF_P2) |
  3099. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3100. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3101. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3102. PIPE_CONFIG(ADDR_SURF_P2) |
  3103. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3105. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3106. PIPE_CONFIG(ADDR_SURF_P2) |
  3107. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3109. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3110. PIPE_CONFIG(ADDR_SURF_P2) |
  3111. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3112. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3113. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3114. PIPE_CONFIG(ADDR_SURF_P2) |
  3115. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3117. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3118. PIPE_CONFIG(ADDR_SURF_P2) |
  3119. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3121. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3122. PIPE_CONFIG(ADDR_SURF_P2) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3124. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3125. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3126. PIPE_CONFIG(ADDR_SURF_P2) |
  3127. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3129. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3130. PIPE_CONFIG(ADDR_SURF_P2) |
  3131. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3133. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3134. PIPE_CONFIG(ADDR_SURF_P2) |
  3135. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3137. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3138. PIPE_CONFIG(ADDR_SURF_P2) |
  3139. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3141. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3142. PIPE_CONFIG(ADDR_SURF_P2) |
  3143. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3145. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3146. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3147. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3148. NUM_BANKS(ADDR_SURF_8_BANK));
  3149. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3150. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3151. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3152. NUM_BANKS(ADDR_SURF_8_BANK));
  3153. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3154. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3155. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3156. NUM_BANKS(ADDR_SURF_8_BANK));
  3157. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3158. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3159. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3160. NUM_BANKS(ADDR_SURF_8_BANK));
  3161. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3162. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3163. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3164. NUM_BANKS(ADDR_SURF_8_BANK));
  3165. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3166. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3167. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3168. NUM_BANKS(ADDR_SURF_8_BANK));
  3169. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3172. NUM_BANKS(ADDR_SURF_8_BANK));
  3173. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3176. NUM_BANKS(ADDR_SURF_16_BANK));
  3177. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3180. NUM_BANKS(ADDR_SURF_16_BANK));
  3181. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3184. NUM_BANKS(ADDR_SURF_16_BANK));
  3185. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3188. NUM_BANKS(ADDR_SURF_16_BANK));
  3189. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3192. NUM_BANKS(ADDR_SURF_16_BANK));
  3193. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3194. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3195. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3196. NUM_BANKS(ADDR_SURF_16_BANK));
  3197. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3200. NUM_BANKS(ADDR_SURF_8_BANK));
  3201. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3202. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3203. reg_offset != 23)
  3204. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3205. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3206. if (reg_offset != 7)
  3207. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3208. break;
  3209. }
  3210. }
  3211. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3212. u32 se_num, u32 sh_num, u32 instance)
  3213. {
  3214. u32 data;
  3215. if (instance == 0xffffffff)
  3216. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3217. else
  3218. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3219. if (se_num == 0xffffffff)
  3220. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3221. else
  3222. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3223. if (sh_num == 0xffffffff)
  3224. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3225. else
  3226. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3227. WREG32(mmGRBM_GFX_INDEX, data);
  3228. }
  3229. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3230. {
  3231. return (u32)((1ULL << bit_width) - 1);
  3232. }
  3233. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3234. {
  3235. u32 data, mask;
  3236. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3237. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3238. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3239. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3240. adev->gfx.config.max_sh_per_se);
  3241. return (~data) & mask;
  3242. }
  3243. static void
  3244. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3245. {
  3246. switch (adev->asic_type) {
  3247. case CHIP_FIJI:
  3248. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3249. RB_XSEL2(1) | PKR_MAP(2) |
  3250. PKR_XSEL(1) | PKR_YSEL(1) |
  3251. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3252. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3253. SE_PAIR_YSEL(2);
  3254. break;
  3255. case CHIP_TONGA:
  3256. case CHIP_POLARIS10:
  3257. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3258. SE_XSEL(1) | SE_YSEL(1);
  3259. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3260. SE_PAIR_YSEL(2);
  3261. break;
  3262. case CHIP_TOPAZ:
  3263. case CHIP_CARRIZO:
  3264. *rconf |= RB_MAP_PKR0(2);
  3265. *rconf1 |= 0x0;
  3266. break;
  3267. case CHIP_POLARIS11:
  3268. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3269. SE_XSEL(1) | SE_YSEL(1);
  3270. *rconf1 |= 0x0;
  3271. break;
  3272. case CHIP_STONEY:
  3273. *rconf |= 0x0;
  3274. *rconf1 |= 0x0;
  3275. break;
  3276. default:
  3277. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3278. break;
  3279. }
  3280. }
  3281. static void
  3282. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3283. u32 raster_config, u32 raster_config_1,
  3284. unsigned rb_mask, unsigned num_rb)
  3285. {
  3286. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3287. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3288. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3289. unsigned rb_per_se = num_rb / num_se;
  3290. unsigned se_mask[4];
  3291. unsigned se;
  3292. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3293. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3294. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3295. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3296. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3297. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3298. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3299. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3300. (!se_mask[2] && !se_mask[3]))) {
  3301. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3302. if (!se_mask[0] && !se_mask[1]) {
  3303. raster_config_1 |=
  3304. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3305. } else {
  3306. raster_config_1 |=
  3307. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3308. }
  3309. }
  3310. for (se = 0; se < num_se; se++) {
  3311. unsigned raster_config_se = raster_config;
  3312. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3313. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3314. int idx = (se / 2) * 2;
  3315. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3316. raster_config_se &= ~SE_MAP_MASK;
  3317. if (!se_mask[idx]) {
  3318. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3319. } else {
  3320. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3321. }
  3322. }
  3323. pkr0_mask &= rb_mask;
  3324. pkr1_mask &= rb_mask;
  3325. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3326. raster_config_se &= ~PKR_MAP_MASK;
  3327. if (!pkr0_mask) {
  3328. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3329. } else {
  3330. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3331. }
  3332. }
  3333. if (rb_per_se >= 2) {
  3334. unsigned rb0_mask = 1 << (se * rb_per_se);
  3335. unsigned rb1_mask = rb0_mask << 1;
  3336. rb0_mask &= rb_mask;
  3337. rb1_mask &= rb_mask;
  3338. if (!rb0_mask || !rb1_mask) {
  3339. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3340. if (!rb0_mask) {
  3341. raster_config_se |=
  3342. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3343. } else {
  3344. raster_config_se |=
  3345. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3346. }
  3347. }
  3348. if (rb_per_se > 2) {
  3349. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3350. rb1_mask = rb0_mask << 1;
  3351. rb0_mask &= rb_mask;
  3352. rb1_mask &= rb_mask;
  3353. if (!rb0_mask || !rb1_mask) {
  3354. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3355. if (!rb0_mask) {
  3356. raster_config_se |=
  3357. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3358. } else {
  3359. raster_config_se |=
  3360. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3361. }
  3362. }
  3363. }
  3364. }
  3365. /* GRBM_GFX_INDEX has a different offset on VI */
  3366. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3367. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3368. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3369. }
  3370. /* GRBM_GFX_INDEX has a different offset on VI */
  3371. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3372. }
  3373. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3374. {
  3375. int i, j;
  3376. u32 data;
  3377. u32 raster_config = 0, raster_config_1 = 0;
  3378. u32 active_rbs = 0;
  3379. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3380. adev->gfx.config.max_sh_per_se;
  3381. unsigned num_rb_pipes;
  3382. mutex_lock(&adev->grbm_idx_mutex);
  3383. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3384. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3385. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3386. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3387. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3388. rb_bitmap_width_per_sh);
  3389. }
  3390. }
  3391. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3392. adev->gfx.config.backend_enable_mask = active_rbs;
  3393. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3394. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3395. adev->gfx.config.max_shader_engines, 16);
  3396. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3397. if (!adev->gfx.config.backend_enable_mask ||
  3398. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3399. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3400. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3401. } else {
  3402. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3403. adev->gfx.config.backend_enable_mask,
  3404. num_rb_pipes);
  3405. }
  3406. mutex_unlock(&adev->grbm_idx_mutex);
  3407. }
  3408. /**
  3409. * gfx_v8_0_init_compute_vmid - gart enable
  3410. *
  3411. * @rdev: amdgpu_device pointer
  3412. *
  3413. * Initialize compute vmid sh_mem registers
  3414. *
  3415. */
  3416. #define DEFAULT_SH_MEM_BASES (0x6000)
  3417. #define FIRST_COMPUTE_VMID (8)
  3418. #define LAST_COMPUTE_VMID (16)
  3419. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3420. {
  3421. int i;
  3422. uint32_t sh_mem_config;
  3423. uint32_t sh_mem_bases;
  3424. /*
  3425. * Configure apertures:
  3426. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3427. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3428. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3429. */
  3430. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3431. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3432. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3433. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3434. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3435. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3436. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3437. mutex_lock(&adev->srbm_mutex);
  3438. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3439. vi_srbm_select(adev, 0, 0, 0, i);
  3440. /* CP and shaders */
  3441. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3442. WREG32(mmSH_MEM_APE1_BASE, 1);
  3443. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3444. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3445. }
  3446. vi_srbm_select(adev, 0, 0, 0, 0);
  3447. mutex_unlock(&adev->srbm_mutex);
  3448. }
  3449. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3450. {
  3451. u32 tmp;
  3452. int i;
  3453. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3454. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3455. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3456. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3457. gfx_v8_0_tiling_mode_table_init(adev);
  3458. gfx_v8_0_setup_rb(adev);
  3459. gfx_v8_0_get_cu_info(adev);
  3460. /* XXX SH_MEM regs */
  3461. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3462. mutex_lock(&adev->srbm_mutex);
  3463. for (i = 0; i < 16; i++) {
  3464. vi_srbm_select(adev, 0, 0, 0, i);
  3465. /* CP and shaders */
  3466. if (i == 0) {
  3467. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3468. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3469. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3470. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3471. WREG32(mmSH_MEM_CONFIG, tmp);
  3472. } else {
  3473. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3474. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3475. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3476. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3477. WREG32(mmSH_MEM_CONFIG, tmp);
  3478. }
  3479. WREG32(mmSH_MEM_APE1_BASE, 1);
  3480. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3481. WREG32(mmSH_MEM_BASES, 0);
  3482. }
  3483. vi_srbm_select(adev, 0, 0, 0, 0);
  3484. mutex_unlock(&adev->srbm_mutex);
  3485. gfx_v8_0_init_compute_vmid(adev);
  3486. mutex_lock(&adev->grbm_idx_mutex);
  3487. /*
  3488. * making sure that the following register writes will be broadcasted
  3489. * to all the shaders
  3490. */
  3491. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3492. WREG32(mmPA_SC_FIFO_SIZE,
  3493. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3494. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3495. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3496. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3497. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3498. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3499. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3500. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3501. mutex_unlock(&adev->grbm_idx_mutex);
  3502. }
  3503. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3504. {
  3505. u32 i, j, k;
  3506. u32 mask;
  3507. mutex_lock(&adev->grbm_idx_mutex);
  3508. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3509. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3510. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3511. for (k = 0; k < adev->usec_timeout; k++) {
  3512. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3513. break;
  3514. udelay(1);
  3515. }
  3516. }
  3517. }
  3518. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3519. mutex_unlock(&adev->grbm_idx_mutex);
  3520. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3521. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3522. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3523. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3524. for (k = 0; k < adev->usec_timeout; k++) {
  3525. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3526. break;
  3527. udelay(1);
  3528. }
  3529. }
  3530. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3531. bool enable)
  3532. {
  3533. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3534. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3535. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3536. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3537. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3538. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3539. }
  3540. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3541. {
  3542. /* csib */
  3543. WREG32(mmRLC_CSIB_ADDR_HI,
  3544. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3545. WREG32(mmRLC_CSIB_ADDR_LO,
  3546. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3547. WREG32(mmRLC_CSIB_LENGTH,
  3548. adev->gfx.rlc.clear_state_size);
  3549. }
  3550. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3551. int ind_offset,
  3552. int list_size,
  3553. int *unique_indices,
  3554. int *indices_count,
  3555. int max_indices,
  3556. int *ind_start_offsets,
  3557. int *offset_count,
  3558. int max_offset)
  3559. {
  3560. int indices;
  3561. bool new_entry = true;
  3562. for (; ind_offset < list_size; ind_offset++) {
  3563. if (new_entry) {
  3564. new_entry = false;
  3565. ind_start_offsets[*offset_count] = ind_offset;
  3566. *offset_count = *offset_count + 1;
  3567. BUG_ON(*offset_count >= max_offset);
  3568. }
  3569. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3570. new_entry = true;
  3571. continue;
  3572. }
  3573. ind_offset += 2;
  3574. /* look for the matching indice */
  3575. for (indices = 0;
  3576. indices < *indices_count;
  3577. indices++) {
  3578. if (unique_indices[indices] ==
  3579. register_list_format[ind_offset])
  3580. break;
  3581. }
  3582. if (indices >= *indices_count) {
  3583. unique_indices[*indices_count] =
  3584. register_list_format[ind_offset];
  3585. indices = *indices_count;
  3586. *indices_count = *indices_count + 1;
  3587. BUG_ON(*indices_count >= max_indices);
  3588. }
  3589. register_list_format[ind_offset] = indices;
  3590. }
  3591. }
  3592. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3593. {
  3594. int i, temp, data;
  3595. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3596. int indices_count = 0;
  3597. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3598. int offset_count = 0;
  3599. int list_size;
  3600. unsigned int *register_list_format =
  3601. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3602. if (register_list_format == NULL)
  3603. return -ENOMEM;
  3604. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3605. adev->gfx.rlc.reg_list_format_size_bytes);
  3606. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3607. RLC_FormatDirectRegListLength,
  3608. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3609. unique_indices,
  3610. &indices_count,
  3611. sizeof(unique_indices) / sizeof(int),
  3612. indirect_start_offsets,
  3613. &offset_count,
  3614. sizeof(indirect_start_offsets)/sizeof(int));
  3615. /* save and restore list */
  3616. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3617. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3618. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3619. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3620. /* indirect list */
  3621. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3622. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3623. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3624. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3625. list_size = list_size >> 1;
  3626. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3627. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3628. /* starting offsets starts */
  3629. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3630. adev->gfx.rlc.starting_offsets_start);
  3631. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3632. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3633. indirect_start_offsets[i]);
  3634. /* unique indices */
  3635. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3636. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3637. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3638. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3639. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3640. }
  3641. kfree(register_list_format);
  3642. return 0;
  3643. }
  3644. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3645. {
  3646. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3647. }
  3648. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3649. {
  3650. uint32_t data;
  3651. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3652. AMD_PG_SUPPORT_GFX_SMG |
  3653. AMD_PG_SUPPORT_GFX_DMG)) {
  3654. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3655. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3656. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3657. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3658. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3659. WREG32(mmRLC_PG_DELAY, data);
  3660. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3661. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3662. }
  3663. }
  3664. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3665. bool enable)
  3666. {
  3667. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3668. }
  3669. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3670. bool enable)
  3671. {
  3672. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3673. }
  3674. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3675. {
  3676. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3677. }
  3678. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3679. {
  3680. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3681. AMD_PG_SUPPORT_GFX_SMG |
  3682. AMD_PG_SUPPORT_GFX_DMG |
  3683. AMD_PG_SUPPORT_CP |
  3684. AMD_PG_SUPPORT_GDS |
  3685. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3686. gfx_v8_0_init_csb(adev);
  3687. gfx_v8_0_init_save_restore_list(adev);
  3688. gfx_v8_0_enable_save_restore_machine(adev);
  3689. if ((adev->asic_type == CHIP_CARRIZO) ||
  3690. (adev->asic_type == CHIP_STONEY)) {
  3691. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3692. gfx_v8_0_init_power_gating(adev);
  3693. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3694. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3695. cz_enable_sck_slow_down_on_power_up(adev, true);
  3696. cz_enable_sck_slow_down_on_power_down(adev, true);
  3697. } else {
  3698. cz_enable_sck_slow_down_on_power_up(adev, false);
  3699. cz_enable_sck_slow_down_on_power_down(adev, false);
  3700. }
  3701. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3702. cz_enable_cp_power_gating(adev, true);
  3703. else
  3704. cz_enable_cp_power_gating(adev, false);
  3705. } else if (adev->asic_type == CHIP_POLARIS11) {
  3706. gfx_v8_0_init_power_gating(adev);
  3707. }
  3708. }
  3709. }
  3710. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3711. {
  3712. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3713. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3714. gfx_v8_0_wait_for_rlc_serdes(adev);
  3715. }
  3716. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3717. {
  3718. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3719. udelay(50);
  3720. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3721. udelay(50);
  3722. }
  3723. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3724. {
  3725. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3726. /* carrizo do enable cp interrupt after cp inited */
  3727. if (!(adev->flags & AMD_IS_APU))
  3728. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3729. udelay(50);
  3730. }
  3731. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3732. {
  3733. const struct rlc_firmware_header_v2_0 *hdr;
  3734. const __le32 *fw_data;
  3735. unsigned i, fw_size;
  3736. if (!adev->gfx.rlc_fw)
  3737. return -EINVAL;
  3738. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3739. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3740. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3741. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3742. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3743. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3744. for (i = 0; i < fw_size; i++)
  3745. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3746. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3747. return 0;
  3748. }
  3749. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3750. {
  3751. int r;
  3752. u32 tmp;
  3753. gfx_v8_0_rlc_stop(adev);
  3754. /* disable CG */
  3755. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3756. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3757. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3758. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3759. if (adev->asic_type == CHIP_POLARIS11 ||
  3760. adev->asic_type == CHIP_POLARIS10) {
  3761. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3762. tmp &= ~0x3;
  3763. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3764. }
  3765. /* disable PG */
  3766. WREG32(mmRLC_PG_CNTL, 0);
  3767. gfx_v8_0_rlc_reset(adev);
  3768. gfx_v8_0_init_pg(adev);
  3769. if (!adev->pp_enabled) {
  3770. if (!adev->firmware.smu_load) {
  3771. /* legacy rlc firmware loading */
  3772. r = gfx_v8_0_rlc_load_microcode(adev);
  3773. if (r)
  3774. return r;
  3775. } else {
  3776. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3777. AMDGPU_UCODE_ID_RLC_G);
  3778. if (r)
  3779. return -EINVAL;
  3780. }
  3781. }
  3782. gfx_v8_0_rlc_start(adev);
  3783. return 0;
  3784. }
  3785. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3786. {
  3787. int i;
  3788. u32 tmp = RREG32(mmCP_ME_CNTL);
  3789. if (enable) {
  3790. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3791. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3792. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3793. } else {
  3794. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3795. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3796. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3797. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3798. adev->gfx.gfx_ring[i].ready = false;
  3799. }
  3800. WREG32(mmCP_ME_CNTL, tmp);
  3801. udelay(50);
  3802. }
  3803. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3804. {
  3805. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3806. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3807. const struct gfx_firmware_header_v1_0 *me_hdr;
  3808. const __le32 *fw_data;
  3809. unsigned i, fw_size;
  3810. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3811. return -EINVAL;
  3812. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3813. adev->gfx.pfp_fw->data;
  3814. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3815. adev->gfx.ce_fw->data;
  3816. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3817. adev->gfx.me_fw->data;
  3818. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3819. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3820. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3821. gfx_v8_0_cp_gfx_enable(adev, false);
  3822. /* PFP */
  3823. fw_data = (const __le32 *)
  3824. (adev->gfx.pfp_fw->data +
  3825. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3826. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3827. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3828. for (i = 0; i < fw_size; i++)
  3829. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3830. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3831. /* CE */
  3832. fw_data = (const __le32 *)
  3833. (adev->gfx.ce_fw->data +
  3834. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3835. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3836. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3837. for (i = 0; i < fw_size; i++)
  3838. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3839. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3840. /* ME */
  3841. fw_data = (const __le32 *)
  3842. (adev->gfx.me_fw->data +
  3843. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3844. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3845. WREG32(mmCP_ME_RAM_WADDR, 0);
  3846. for (i = 0; i < fw_size; i++)
  3847. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3848. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3849. return 0;
  3850. }
  3851. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3852. {
  3853. u32 count = 0;
  3854. const struct cs_section_def *sect = NULL;
  3855. const struct cs_extent_def *ext = NULL;
  3856. /* begin clear state */
  3857. count += 2;
  3858. /* context control state */
  3859. count += 3;
  3860. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3861. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3862. if (sect->id == SECT_CONTEXT)
  3863. count += 2 + ext->reg_count;
  3864. else
  3865. return 0;
  3866. }
  3867. }
  3868. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3869. count += 4;
  3870. /* end clear state */
  3871. count += 2;
  3872. /* clear state */
  3873. count += 2;
  3874. return count;
  3875. }
  3876. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3877. {
  3878. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3879. const struct cs_section_def *sect = NULL;
  3880. const struct cs_extent_def *ext = NULL;
  3881. int r, i;
  3882. /* init the CP */
  3883. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3884. WREG32(mmCP_ENDIAN_SWAP, 0);
  3885. WREG32(mmCP_DEVICE_ID, 1);
  3886. gfx_v8_0_cp_gfx_enable(adev, true);
  3887. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3888. if (r) {
  3889. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3890. return r;
  3891. }
  3892. /* clear state buffer */
  3893. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3894. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3895. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3896. amdgpu_ring_write(ring, 0x80000000);
  3897. amdgpu_ring_write(ring, 0x80000000);
  3898. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3899. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3900. if (sect->id == SECT_CONTEXT) {
  3901. amdgpu_ring_write(ring,
  3902. PACKET3(PACKET3_SET_CONTEXT_REG,
  3903. ext->reg_count));
  3904. amdgpu_ring_write(ring,
  3905. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3906. for (i = 0; i < ext->reg_count; i++)
  3907. amdgpu_ring_write(ring, ext->extent[i]);
  3908. }
  3909. }
  3910. }
  3911. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3912. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3913. switch (adev->asic_type) {
  3914. case CHIP_TONGA:
  3915. case CHIP_POLARIS10:
  3916. amdgpu_ring_write(ring, 0x16000012);
  3917. amdgpu_ring_write(ring, 0x0000002A);
  3918. break;
  3919. case CHIP_POLARIS11:
  3920. amdgpu_ring_write(ring, 0x16000012);
  3921. amdgpu_ring_write(ring, 0x00000000);
  3922. break;
  3923. case CHIP_FIJI:
  3924. amdgpu_ring_write(ring, 0x3a00161a);
  3925. amdgpu_ring_write(ring, 0x0000002e);
  3926. break;
  3927. case CHIP_CARRIZO:
  3928. amdgpu_ring_write(ring, 0x00000002);
  3929. amdgpu_ring_write(ring, 0x00000000);
  3930. break;
  3931. case CHIP_TOPAZ:
  3932. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3933. 0x00000000 : 0x00000002);
  3934. amdgpu_ring_write(ring, 0x00000000);
  3935. break;
  3936. case CHIP_STONEY:
  3937. amdgpu_ring_write(ring, 0x00000000);
  3938. amdgpu_ring_write(ring, 0x00000000);
  3939. break;
  3940. default:
  3941. BUG();
  3942. }
  3943. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3944. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3945. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3946. amdgpu_ring_write(ring, 0);
  3947. /* init the CE partitions */
  3948. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3949. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3950. amdgpu_ring_write(ring, 0x8000);
  3951. amdgpu_ring_write(ring, 0x8000);
  3952. amdgpu_ring_commit(ring);
  3953. return 0;
  3954. }
  3955. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3956. {
  3957. struct amdgpu_ring *ring;
  3958. u32 tmp;
  3959. u32 rb_bufsz;
  3960. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3961. int r;
  3962. /* Set the write pointer delay */
  3963. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3964. /* set the RB to use vmid 0 */
  3965. WREG32(mmCP_RB_VMID, 0);
  3966. /* Set ring buffer size */
  3967. ring = &adev->gfx.gfx_ring[0];
  3968. rb_bufsz = order_base_2(ring->ring_size / 8);
  3969. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3970. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3971. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3972. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3973. #ifdef __BIG_ENDIAN
  3974. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3975. #endif
  3976. WREG32(mmCP_RB0_CNTL, tmp);
  3977. /* Initialize the ring buffer's read and write pointers */
  3978. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3979. ring->wptr = 0;
  3980. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3981. /* set the wb address wether it's enabled or not */
  3982. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3983. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3984. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3985. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3986. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3987. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3988. mdelay(1);
  3989. WREG32(mmCP_RB0_CNTL, tmp);
  3990. rb_addr = ring->gpu_addr >> 8;
  3991. WREG32(mmCP_RB0_BASE, rb_addr);
  3992. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3993. /* no gfx doorbells on iceland */
  3994. if (adev->asic_type != CHIP_TOPAZ) {
  3995. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3996. if (ring->use_doorbell) {
  3997. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3998. DOORBELL_OFFSET, ring->doorbell_index);
  3999. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4000. DOORBELL_HIT, 0);
  4001. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4002. DOORBELL_EN, 1);
  4003. } else {
  4004. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4005. DOORBELL_EN, 0);
  4006. }
  4007. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4008. if (adev->asic_type == CHIP_TONGA) {
  4009. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4010. DOORBELL_RANGE_LOWER,
  4011. AMDGPU_DOORBELL_GFX_RING0);
  4012. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4013. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4014. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4015. }
  4016. }
  4017. /* start the ring */
  4018. gfx_v8_0_cp_gfx_start(adev);
  4019. ring->ready = true;
  4020. r = amdgpu_ring_test_ring(ring);
  4021. if (r)
  4022. ring->ready = false;
  4023. return r;
  4024. }
  4025. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4026. {
  4027. int i;
  4028. if (enable) {
  4029. WREG32(mmCP_MEC_CNTL, 0);
  4030. } else {
  4031. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4032. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4033. adev->gfx.compute_ring[i].ready = false;
  4034. }
  4035. udelay(50);
  4036. }
  4037. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4038. {
  4039. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4040. const __le32 *fw_data;
  4041. unsigned i, fw_size;
  4042. if (!adev->gfx.mec_fw)
  4043. return -EINVAL;
  4044. gfx_v8_0_cp_compute_enable(adev, false);
  4045. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4046. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4047. fw_data = (const __le32 *)
  4048. (adev->gfx.mec_fw->data +
  4049. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4050. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4051. /* MEC1 */
  4052. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4053. for (i = 0; i < fw_size; i++)
  4054. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4055. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4056. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4057. if (adev->gfx.mec2_fw) {
  4058. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4059. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4060. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4061. fw_data = (const __le32 *)
  4062. (adev->gfx.mec2_fw->data +
  4063. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4064. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4065. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4066. for (i = 0; i < fw_size; i++)
  4067. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4068. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4069. }
  4070. return 0;
  4071. }
  4072. struct vi_mqd {
  4073. uint32_t header; /* ordinal0 */
  4074. uint32_t compute_dispatch_initiator; /* ordinal1 */
  4075. uint32_t compute_dim_x; /* ordinal2 */
  4076. uint32_t compute_dim_y; /* ordinal3 */
  4077. uint32_t compute_dim_z; /* ordinal4 */
  4078. uint32_t compute_start_x; /* ordinal5 */
  4079. uint32_t compute_start_y; /* ordinal6 */
  4080. uint32_t compute_start_z; /* ordinal7 */
  4081. uint32_t compute_num_thread_x; /* ordinal8 */
  4082. uint32_t compute_num_thread_y; /* ordinal9 */
  4083. uint32_t compute_num_thread_z; /* ordinal10 */
  4084. uint32_t compute_pipelinestat_enable; /* ordinal11 */
  4085. uint32_t compute_perfcount_enable; /* ordinal12 */
  4086. uint32_t compute_pgm_lo; /* ordinal13 */
  4087. uint32_t compute_pgm_hi; /* ordinal14 */
  4088. uint32_t compute_tba_lo; /* ordinal15 */
  4089. uint32_t compute_tba_hi; /* ordinal16 */
  4090. uint32_t compute_tma_lo; /* ordinal17 */
  4091. uint32_t compute_tma_hi; /* ordinal18 */
  4092. uint32_t compute_pgm_rsrc1; /* ordinal19 */
  4093. uint32_t compute_pgm_rsrc2; /* ordinal20 */
  4094. uint32_t compute_vmid; /* ordinal21 */
  4095. uint32_t compute_resource_limits; /* ordinal22 */
  4096. uint32_t compute_static_thread_mgmt_se0; /* ordinal23 */
  4097. uint32_t compute_static_thread_mgmt_se1; /* ordinal24 */
  4098. uint32_t compute_tmpring_size; /* ordinal25 */
  4099. uint32_t compute_static_thread_mgmt_se2; /* ordinal26 */
  4100. uint32_t compute_static_thread_mgmt_se3; /* ordinal27 */
  4101. uint32_t compute_restart_x; /* ordinal28 */
  4102. uint32_t compute_restart_y; /* ordinal29 */
  4103. uint32_t compute_restart_z; /* ordinal30 */
  4104. uint32_t compute_thread_trace_enable; /* ordinal31 */
  4105. uint32_t compute_misc_reserved; /* ordinal32 */
  4106. uint32_t compute_dispatch_id; /* ordinal33 */
  4107. uint32_t compute_threadgroup_id; /* ordinal34 */
  4108. uint32_t compute_relaunch; /* ordinal35 */
  4109. uint32_t compute_wave_restore_addr_lo; /* ordinal36 */
  4110. uint32_t compute_wave_restore_addr_hi; /* ordinal37 */
  4111. uint32_t compute_wave_restore_control; /* ordinal38 */
  4112. uint32_t reserved9; /* ordinal39 */
  4113. uint32_t reserved10; /* ordinal40 */
  4114. uint32_t reserved11; /* ordinal41 */
  4115. uint32_t reserved12; /* ordinal42 */
  4116. uint32_t reserved13; /* ordinal43 */
  4117. uint32_t reserved14; /* ordinal44 */
  4118. uint32_t reserved15; /* ordinal45 */
  4119. uint32_t reserved16; /* ordinal46 */
  4120. uint32_t reserved17; /* ordinal47 */
  4121. uint32_t reserved18; /* ordinal48 */
  4122. uint32_t reserved19; /* ordinal49 */
  4123. uint32_t reserved20; /* ordinal50 */
  4124. uint32_t reserved21; /* ordinal51 */
  4125. uint32_t reserved22; /* ordinal52 */
  4126. uint32_t reserved23; /* ordinal53 */
  4127. uint32_t reserved24; /* ordinal54 */
  4128. uint32_t reserved25; /* ordinal55 */
  4129. uint32_t reserved26; /* ordinal56 */
  4130. uint32_t reserved27; /* ordinal57 */
  4131. uint32_t reserved28; /* ordinal58 */
  4132. uint32_t reserved29; /* ordinal59 */
  4133. uint32_t reserved30; /* ordinal60 */
  4134. uint32_t reserved31; /* ordinal61 */
  4135. uint32_t reserved32; /* ordinal62 */
  4136. uint32_t reserved33; /* ordinal63 */
  4137. uint32_t reserved34; /* ordinal64 */
  4138. uint32_t compute_user_data_0; /* ordinal65 */
  4139. uint32_t compute_user_data_1; /* ordinal66 */
  4140. uint32_t compute_user_data_2; /* ordinal67 */
  4141. uint32_t compute_user_data_3; /* ordinal68 */
  4142. uint32_t compute_user_data_4; /* ordinal69 */
  4143. uint32_t compute_user_data_5; /* ordinal70 */
  4144. uint32_t compute_user_data_6; /* ordinal71 */
  4145. uint32_t compute_user_data_7; /* ordinal72 */
  4146. uint32_t compute_user_data_8; /* ordinal73 */
  4147. uint32_t compute_user_data_9; /* ordinal74 */
  4148. uint32_t compute_user_data_10; /* ordinal75 */
  4149. uint32_t compute_user_data_11; /* ordinal76 */
  4150. uint32_t compute_user_data_12; /* ordinal77 */
  4151. uint32_t compute_user_data_13; /* ordinal78 */
  4152. uint32_t compute_user_data_14; /* ordinal79 */
  4153. uint32_t compute_user_data_15; /* ordinal80 */
  4154. uint32_t cp_compute_csinvoc_count_lo; /* ordinal81 */
  4155. uint32_t cp_compute_csinvoc_count_hi; /* ordinal82 */
  4156. uint32_t reserved35; /* ordinal83 */
  4157. uint32_t reserved36; /* ordinal84 */
  4158. uint32_t reserved37; /* ordinal85 */
  4159. uint32_t cp_mqd_query_time_lo; /* ordinal86 */
  4160. uint32_t cp_mqd_query_time_hi; /* ordinal87 */
  4161. uint32_t cp_mqd_connect_start_time_lo; /* ordinal88 */
  4162. uint32_t cp_mqd_connect_start_time_hi; /* ordinal89 */
  4163. uint32_t cp_mqd_connect_end_time_lo; /* ordinal90 */
  4164. uint32_t cp_mqd_connect_end_time_hi; /* ordinal91 */
  4165. uint32_t cp_mqd_connect_end_wf_count; /* ordinal92 */
  4166. uint32_t cp_mqd_connect_end_pq_rptr; /* ordinal93 */
  4167. uint32_t cp_mqd_connect_end_pq_wptr; /* ordinal94 */
  4168. uint32_t cp_mqd_connect_end_ib_rptr; /* ordinal95 */
  4169. uint32_t reserved38; /* ordinal96 */
  4170. uint32_t reserved39; /* ordinal97 */
  4171. uint32_t cp_mqd_save_start_time_lo; /* ordinal98 */
  4172. uint32_t cp_mqd_save_start_time_hi; /* ordinal99 */
  4173. uint32_t cp_mqd_save_end_time_lo; /* ordinal100 */
  4174. uint32_t cp_mqd_save_end_time_hi; /* ordinal101 */
  4175. uint32_t cp_mqd_restore_start_time_lo; /* ordinal102 */
  4176. uint32_t cp_mqd_restore_start_time_hi; /* ordinal103 */
  4177. uint32_t cp_mqd_restore_end_time_lo; /* ordinal104 */
  4178. uint32_t cp_mqd_restore_end_time_hi; /* ordinal105 */
  4179. uint32_t reserved40; /* ordinal106 */
  4180. uint32_t reserved41; /* ordinal107 */
  4181. uint32_t gds_cs_ctxsw_cnt0; /* ordinal108 */
  4182. uint32_t gds_cs_ctxsw_cnt1; /* ordinal109 */
  4183. uint32_t gds_cs_ctxsw_cnt2; /* ordinal110 */
  4184. uint32_t gds_cs_ctxsw_cnt3; /* ordinal111 */
  4185. uint32_t reserved42; /* ordinal112 */
  4186. uint32_t reserved43; /* ordinal113 */
  4187. uint32_t cp_pq_exe_status_lo; /* ordinal114 */
  4188. uint32_t cp_pq_exe_status_hi; /* ordinal115 */
  4189. uint32_t cp_packet_id_lo; /* ordinal116 */
  4190. uint32_t cp_packet_id_hi; /* ordinal117 */
  4191. uint32_t cp_packet_exe_status_lo; /* ordinal118 */
  4192. uint32_t cp_packet_exe_status_hi; /* ordinal119 */
  4193. uint32_t gds_save_base_addr_lo; /* ordinal120 */
  4194. uint32_t gds_save_base_addr_hi; /* ordinal121 */
  4195. uint32_t gds_save_mask_lo; /* ordinal122 */
  4196. uint32_t gds_save_mask_hi; /* ordinal123 */
  4197. uint32_t ctx_save_base_addr_lo; /* ordinal124 */
  4198. uint32_t ctx_save_base_addr_hi; /* ordinal125 */
  4199. uint32_t reserved44; /* ordinal126 */
  4200. uint32_t reserved45; /* ordinal127 */
  4201. uint32_t cp_mqd_base_addr_lo; /* ordinal128 */
  4202. uint32_t cp_mqd_base_addr_hi; /* ordinal129 */
  4203. uint32_t cp_hqd_active; /* ordinal130 */
  4204. uint32_t cp_hqd_vmid; /* ordinal131 */
  4205. uint32_t cp_hqd_persistent_state; /* ordinal132 */
  4206. uint32_t cp_hqd_pipe_priority; /* ordinal133 */
  4207. uint32_t cp_hqd_queue_priority; /* ordinal134 */
  4208. uint32_t cp_hqd_quantum; /* ordinal135 */
  4209. uint32_t cp_hqd_pq_base_lo; /* ordinal136 */
  4210. uint32_t cp_hqd_pq_base_hi; /* ordinal137 */
  4211. uint32_t cp_hqd_pq_rptr; /* ordinal138 */
  4212. uint32_t cp_hqd_pq_rptr_report_addr_lo; /* ordinal139 */
  4213. uint32_t cp_hqd_pq_rptr_report_addr_hi; /* ordinal140 */
  4214. uint32_t cp_hqd_pq_wptr_poll_addr; /* ordinal141 */
  4215. uint32_t cp_hqd_pq_wptr_poll_addr_hi; /* ordinal142 */
  4216. uint32_t cp_hqd_pq_doorbell_control; /* ordinal143 */
  4217. uint32_t cp_hqd_pq_wptr; /* ordinal144 */
  4218. uint32_t cp_hqd_pq_control; /* ordinal145 */
  4219. uint32_t cp_hqd_ib_base_addr_lo; /* ordinal146 */
  4220. uint32_t cp_hqd_ib_base_addr_hi; /* ordinal147 */
  4221. uint32_t cp_hqd_ib_rptr; /* ordinal148 */
  4222. uint32_t cp_hqd_ib_control; /* ordinal149 */
  4223. uint32_t cp_hqd_iq_timer; /* ordinal150 */
  4224. uint32_t cp_hqd_iq_rptr; /* ordinal151 */
  4225. uint32_t cp_hqd_dequeue_request; /* ordinal152 */
  4226. uint32_t cp_hqd_dma_offload; /* ordinal153 */
  4227. uint32_t cp_hqd_sema_cmd; /* ordinal154 */
  4228. uint32_t cp_hqd_msg_type; /* ordinal155 */
  4229. uint32_t cp_hqd_atomic0_preop_lo; /* ordinal156 */
  4230. uint32_t cp_hqd_atomic0_preop_hi; /* ordinal157 */
  4231. uint32_t cp_hqd_atomic1_preop_lo; /* ordinal158 */
  4232. uint32_t cp_hqd_atomic1_preop_hi; /* ordinal159 */
  4233. uint32_t cp_hqd_hq_status0; /* ordinal160 */
  4234. uint32_t cp_hqd_hq_control0; /* ordinal161 */
  4235. uint32_t cp_mqd_control; /* ordinal162 */
  4236. uint32_t cp_hqd_hq_status1; /* ordinal163 */
  4237. uint32_t cp_hqd_hq_control1; /* ordinal164 */
  4238. uint32_t cp_hqd_eop_base_addr_lo; /* ordinal165 */
  4239. uint32_t cp_hqd_eop_base_addr_hi; /* ordinal166 */
  4240. uint32_t cp_hqd_eop_control; /* ordinal167 */
  4241. uint32_t cp_hqd_eop_rptr; /* ordinal168 */
  4242. uint32_t cp_hqd_eop_wptr; /* ordinal169 */
  4243. uint32_t cp_hqd_eop_done_events; /* ordinal170 */
  4244. uint32_t cp_hqd_ctx_save_base_addr_lo; /* ordinal171 */
  4245. uint32_t cp_hqd_ctx_save_base_addr_hi; /* ordinal172 */
  4246. uint32_t cp_hqd_ctx_save_control; /* ordinal173 */
  4247. uint32_t cp_hqd_cntl_stack_offset; /* ordinal174 */
  4248. uint32_t cp_hqd_cntl_stack_size; /* ordinal175 */
  4249. uint32_t cp_hqd_wg_state_offset; /* ordinal176 */
  4250. uint32_t cp_hqd_ctx_save_size; /* ordinal177 */
  4251. uint32_t cp_hqd_gds_resource_state; /* ordinal178 */
  4252. uint32_t cp_hqd_error; /* ordinal179 */
  4253. uint32_t cp_hqd_eop_wptr_mem; /* ordinal180 */
  4254. uint32_t cp_hqd_eop_dones; /* ordinal181 */
  4255. uint32_t reserved46; /* ordinal182 */
  4256. uint32_t reserved47; /* ordinal183 */
  4257. uint32_t reserved48; /* ordinal184 */
  4258. uint32_t reserved49; /* ordinal185 */
  4259. uint32_t reserved50; /* ordinal186 */
  4260. uint32_t reserved51; /* ordinal187 */
  4261. uint32_t reserved52; /* ordinal188 */
  4262. uint32_t reserved53; /* ordinal189 */
  4263. uint32_t reserved54; /* ordinal190 */
  4264. uint32_t reserved55; /* ordinal191 */
  4265. uint32_t iqtimer_pkt_header; /* ordinal192 */
  4266. uint32_t iqtimer_pkt_dw0; /* ordinal193 */
  4267. uint32_t iqtimer_pkt_dw1; /* ordinal194 */
  4268. uint32_t iqtimer_pkt_dw2; /* ordinal195 */
  4269. uint32_t iqtimer_pkt_dw3; /* ordinal196 */
  4270. uint32_t iqtimer_pkt_dw4; /* ordinal197 */
  4271. uint32_t iqtimer_pkt_dw5; /* ordinal198 */
  4272. uint32_t iqtimer_pkt_dw6; /* ordinal199 */
  4273. uint32_t iqtimer_pkt_dw7; /* ordinal200 */
  4274. uint32_t iqtimer_pkt_dw8; /* ordinal201 */
  4275. uint32_t iqtimer_pkt_dw9; /* ordinal202 */
  4276. uint32_t iqtimer_pkt_dw10; /* ordinal203 */
  4277. uint32_t iqtimer_pkt_dw11; /* ordinal204 */
  4278. uint32_t iqtimer_pkt_dw12; /* ordinal205 */
  4279. uint32_t iqtimer_pkt_dw13; /* ordinal206 */
  4280. uint32_t iqtimer_pkt_dw14; /* ordinal207 */
  4281. uint32_t iqtimer_pkt_dw15; /* ordinal208 */
  4282. uint32_t iqtimer_pkt_dw16; /* ordinal209 */
  4283. uint32_t iqtimer_pkt_dw17; /* ordinal210 */
  4284. uint32_t iqtimer_pkt_dw18; /* ordinal211 */
  4285. uint32_t iqtimer_pkt_dw19; /* ordinal212 */
  4286. uint32_t iqtimer_pkt_dw20; /* ordinal213 */
  4287. uint32_t iqtimer_pkt_dw21; /* ordinal214 */
  4288. uint32_t iqtimer_pkt_dw22; /* ordinal215 */
  4289. uint32_t iqtimer_pkt_dw23; /* ordinal216 */
  4290. uint32_t iqtimer_pkt_dw24; /* ordinal217 */
  4291. uint32_t iqtimer_pkt_dw25; /* ordinal218 */
  4292. uint32_t iqtimer_pkt_dw26; /* ordinal219 */
  4293. uint32_t iqtimer_pkt_dw27; /* ordinal220 */
  4294. uint32_t iqtimer_pkt_dw28; /* ordinal221 */
  4295. uint32_t iqtimer_pkt_dw29; /* ordinal222 */
  4296. uint32_t iqtimer_pkt_dw30; /* ordinal223 */
  4297. uint32_t iqtimer_pkt_dw31; /* ordinal224 */
  4298. uint32_t reserved56; /* ordinal225 */
  4299. uint32_t reserved57; /* ordinal226 */
  4300. uint32_t reserved58; /* ordinal227 */
  4301. uint32_t set_resources_header; /* ordinal228 */
  4302. uint32_t set_resources_dw1; /* ordinal229 */
  4303. uint32_t set_resources_dw2; /* ordinal230 */
  4304. uint32_t set_resources_dw3; /* ordinal231 */
  4305. uint32_t set_resources_dw4; /* ordinal232 */
  4306. uint32_t set_resources_dw5; /* ordinal233 */
  4307. uint32_t set_resources_dw6; /* ordinal234 */
  4308. uint32_t set_resources_dw7; /* ordinal235 */
  4309. uint32_t reserved59; /* ordinal236 */
  4310. uint32_t reserved60; /* ordinal237 */
  4311. uint32_t reserved61; /* ordinal238 */
  4312. uint32_t reserved62; /* ordinal239 */
  4313. uint32_t reserved63; /* ordinal240 */
  4314. uint32_t reserved64; /* ordinal241 */
  4315. uint32_t reserved65; /* ordinal242 */
  4316. uint32_t reserved66; /* ordinal243 */
  4317. uint32_t reserved67; /* ordinal244 */
  4318. uint32_t reserved68; /* ordinal245 */
  4319. uint32_t reserved69; /* ordinal246 */
  4320. uint32_t reserved70; /* ordinal247 */
  4321. uint32_t reserved71; /* ordinal248 */
  4322. uint32_t reserved72; /* ordinal249 */
  4323. uint32_t reserved73; /* ordinal250 */
  4324. uint32_t reserved74; /* ordinal251 */
  4325. uint32_t reserved75; /* ordinal252 */
  4326. uint32_t reserved76; /* ordinal253 */
  4327. uint32_t reserved77; /* ordinal254 */
  4328. uint32_t reserved78; /* ordinal255 */
  4329. uint32_t reserved_t[256]; /* Reserve 256 dword buffer used by ucode */
  4330. };
  4331. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4332. {
  4333. int i, r;
  4334. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4335. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4336. if (ring->mqd_obj) {
  4337. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4338. if (unlikely(r != 0))
  4339. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4340. amdgpu_bo_unpin(ring->mqd_obj);
  4341. amdgpu_bo_unreserve(ring->mqd_obj);
  4342. amdgpu_bo_unref(&ring->mqd_obj);
  4343. ring->mqd_obj = NULL;
  4344. }
  4345. }
  4346. }
  4347. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4348. {
  4349. int r, i, j;
  4350. u32 tmp;
  4351. bool use_doorbell = true;
  4352. u64 hqd_gpu_addr;
  4353. u64 mqd_gpu_addr;
  4354. u64 eop_gpu_addr;
  4355. u64 wb_gpu_addr;
  4356. u32 *buf;
  4357. struct vi_mqd *mqd;
  4358. /* init the pipes */
  4359. mutex_lock(&adev->srbm_mutex);
  4360. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4361. int me = (i < 4) ? 1 : 2;
  4362. int pipe = (i < 4) ? i : (i - 4);
  4363. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4364. eop_gpu_addr >>= 8;
  4365. vi_srbm_select(adev, me, pipe, 0, 0);
  4366. /* write the EOP addr */
  4367. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4368. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4369. /* set the VMID assigned */
  4370. WREG32(mmCP_HQD_VMID, 0);
  4371. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4372. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4373. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4374. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4375. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4376. }
  4377. vi_srbm_select(adev, 0, 0, 0, 0);
  4378. mutex_unlock(&adev->srbm_mutex);
  4379. /* init the queues. Just two for now. */
  4380. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4381. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4382. if (ring->mqd_obj == NULL) {
  4383. r = amdgpu_bo_create(adev,
  4384. sizeof(struct vi_mqd),
  4385. PAGE_SIZE, true,
  4386. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4387. NULL, &ring->mqd_obj);
  4388. if (r) {
  4389. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4390. return r;
  4391. }
  4392. }
  4393. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4394. if (unlikely(r != 0)) {
  4395. gfx_v8_0_cp_compute_fini(adev);
  4396. return r;
  4397. }
  4398. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4399. &mqd_gpu_addr);
  4400. if (r) {
  4401. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4402. gfx_v8_0_cp_compute_fini(adev);
  4403. return r;
  4404. }
  4405. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4406. if (r) {
  4407. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4408. gfx_v8_0_cp_compute_fini(adev);
  4409. return r;
  4410. }
  4411. /* init the mqd struct */
  4412. memset(buf, 0, sizeof(struct vi_mqd));
  4413. mqd = (struct vi_mqd *)buf;
  4414. mqd->header = 0xC0310800;
  4415. mqd->compute_pipelinestat_enable = 0x00000001;
  4416. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4417. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4418. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4419. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4420. mqd->compute_misc_reserved = 0x00000003;
  4421. mutex_lock(&adev->srbm_mutex);
  4422. vi_srbm_select(adev, ring->me,
  4423. ring->pipe,
  4424. ring->queue, 0);
  4425. /* disable wptr polling */
  4426. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4427. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4428. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4429. mqd->cp_hqd_eop_base_addr_lo =
  4430. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4431. mqd->cp_hqd_eop_base_addr_hi =
  4432. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4433. /* enable doorbell? */
  4434. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4435. if (use_doorbell) {
  4436. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4437. } else {
  4438. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4439. }
  4440. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4441. mqd->cp_hqd_pq_doorbell_control = tmp;
  4442. /* disable the queue if it's active */
  4443. mqd->cp_hqd_dequeue_request = 0;
  4444. mqd->cp_hqd_pq_rptr = 0;
  4445. mqd->cp_hqd_pq_wptr= 0;
  4446. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4447. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4448. for (j = 0; j < adev->usec_timeout; j++) {
  4449. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4450. break;
  4451. udelay(1);
  4452. }
  4453. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4454. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4455. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4456. }
  4457. /* set the pointer to the MQD */
  4458. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4459. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4460. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4461. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4462. /* set MQD vmid to 0 */
  4463. tmp = RREG32(mmCP_MQD_CONTROL);
  4464. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4465. WREG32(mmCP_MQD_CONTROL, tmp);
  4466. mqd->cp_mqd_control = tmp;
  4467. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4468. hqd_gpu_addr = ring->gpu_addr >> 8;
  4469. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4470. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4471. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4472. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4473. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4474. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4475. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4476. (order_base_2(ring->ring_size / 4) - 1));
  4477. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4478. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4479. #ifdef __BIG_ENDIAN
  4480. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4481. #endif
  4482. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4483. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4484. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4485. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4486. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4487. mqd->cp_hqd_pq_control = tmp;
  4488. /* set the wb address wether it's enabled or not */
  4489. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4490. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4491. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4492. upper_32_bits(wb_gpu_addr) & 0xffff;
  4493. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4494. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4495. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4496. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4497. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4498. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4499. mqd->cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  4500. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4501. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr);
  4502. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4503. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4504. /* enable the doorbell if requested */
  4505. if (use_doorbell) {
  4506. if ((adev->asic_type == CHIP_CARRIZO) ||
  4507. (adev->asic_type == CHIP_FIJI) ||
  4508. (adev->asic_type == CHIP_STONEY) ||
  4509. (adev->asic_type == CHIP_POLARIS11) ||
  4510. (adev->asic_type == CHIP_POLARIS10)) {
  4511. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4512. AMDGPU_DOORBELL_KIQ << 2);
  4513. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4514. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4515. }
  4516. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4517. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4518. DOORBELL_OFFSET, ring->doorbell_index);
  4519. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4520. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4521. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4522. mqd->cp_hqd_pq_doorbell_control = tmp;
  4523. } else {
  4524. mqd->cp_hqd_pq_doorbell_control = 0;
  4525. }
  4526. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4527. mqd->cp_hqd_pq_doorbell_control);
  4528. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4529. ring->wptr = 0;
  4530. mqd->cp_hqd_pq_wptr = ring->wptr;
  4531. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4532. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4533. /* set the vmid for the queue */
  4534. mqd->cp_hqd_vmid = 0;
  4535. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4536. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4537. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4538. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4539. mqd->cp_hqd_persistent_state = tmp;
  4540. if (adev->asic_type == CHIP_STONEY ||
  4541. adev->asic_type == CHIP_POLARIS11 ||
  4542. adev->asic_type == CHIP_POLARIS10) {
  4543. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4544. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4545. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4546. }
  4547. /* activate the queue */
  4548. mqd->cp_hqd_active = 1;
  4549. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4550. vi_srbm_select(adev, 0, 0, 0, 0);
  4551. mutex_unlock(&adev->srbm_mutex);
  4552. amdgpu_bo_kunmap(ring->mqd_obj);
  4553. amdgpu_bo_unreserve(ring->mqd_obj);
  4554. }
  4555. if (use_doorbell) {
  4556. tmp = RREG32(mmCP_PQ_STATUS);
  4557. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4558. WREG32(mmCP_PQ_STATUS, tmp);
  4559. }
  4560. gfx_v8_0_cp_compute_enable(adev, true);
  4561. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4562. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4563. ring->ready = true;
  4564. r = amdgpu_ring_test_ring(ring);
  4565. if (r)
  4566. ring->ready = false;
  4567. }
  4568. return 0;
  4569. }
  4570. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4571. {
  4572. int r;
  4573. if (!(adev->flags & AMD_IS_APU))
  4574. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4575. if (!adev->pp_enabled) {
  4576. if (!adev->firmware.smu_load) {
  4577. /* legacy firmware loading */
  4578. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4579. if (r)
  4580. return r;
  4581. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4582. if (r)
  4583. return r;
  4584. } else {
  4585. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4586. AMDGPU_UCODE_ID_CP_CE);
  4587. if (r)
  4588. return -EINVAL;
  4589. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4590. AMDGPU_UCODE_ID_CP_PFP);
  4591. if (r)
  4592. return -EINVAL;
  4593. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4594. AMDGPU_UCODE_ID_CP_ME);
  4595. if (r)
  4596. return -EINVAL;
  4597. if (adev->asic_type == CHIP_TOPAZ) {
  4598. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4599. if (r)
  4600. return r;
  4601. } else {
  4602. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4603. AMDGPU_UCODE_ID_CP_MEC1);
  4604. if (r)
  4605. return -EINVAL;
  4606. }
  4607. }
  4608. }
  4609. r = gfx_v8_0_cp_gfx_resume(adev);
  4610. if (r)
  4611. return r;
  4612. r = gfx_v8_0_cp_compute_resume(adev);
  4613. if (r)
  4614. return r;
  4615. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4616. return 0;
  4617. }
  4618. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4619. {
  4620. gfx_v8_0_cp_gfx_enable(adev, enable);
  4621. gfx_v8_0_cp_compute_enable(adev, enable);
  4622. }
  4623. static int gfx_v8_0_hw_init(void *handle)
  4624. {
  4625. int r;
  4626. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4627. gfx_v8_0_init_golden_registers(adev);
  4628. gfx_v8_0_gpu_init(adev);
  4629. r = gfx_v8_0_rlc_resume(adev);
  4630. if (r)
  4631. return r;
  4632. r = gfx_v8_0_cp_resume(adev);
  4633. return r;
  4634. }
  4635. static int gfx_v8_0_hw_fini(void *handle)
  4636. {
  4637. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4638. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4639. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4640. gfx_v8_0_cp_enable(adev, false);
  4641. gfx_v8_0_rlc_stop(adev);
  4642. gfx_v8_0_cp_compute_fini(adev);
  4643. amdgpu_set_powergating_state(adev,
  4644. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4645. return 0;
  4646. }
  4647. static int gfx_v8_0_suspend(void *handle)
  4648. {
  4649. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4650. return gfx_v8_0_hw_fini(adev);
  4651. }
  4652. static int gfx_v8_0_resume(void *handle)
  4653. {
  4654. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4655. return gfx_v8_0_hw_init(adev);
  4656. }
  4657. static bool gfx_v8_0_is_idle(void *handle)
  4658. {
  4659. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4660. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4661. return false;
  4662. else
  4663. return true;
  4664. }
  4665. static int gfx_v8_0_wait_for_idle(void *handle)
  4666. {
  4667. unsigned i;
  4668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4669. for (i = 0; i < adev->usec_timeout; i++) {
  4670. if (gfx_v8_0_is_idle(handle))
  4671. return 0;
  4672. udelay(1);
  4673. }
  4674. return -ETIMEDOUT;
  4675. }
  4676. static bool gfx_v8_0_check_soft_reset(void *handle)
  4677. {
  4678. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4679. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4680. u32 tmp;
  4681. /* GRBM_STATUS */
  4682. tmp = RREG32(mmGRBM_STATUS);
  4683. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4684. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4685. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4686. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4687. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4688. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4689. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4690. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4691. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4692. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4693. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4694. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4695. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4696. }
  4697. /* GRBM_STATUS2 */
  4698. tmp = RREG32(mmGRBM_STATUS2);
  4699. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4700. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4701. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4702. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4703. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4704. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4705. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4706. SOFT_RESET_CPF, 1);
  4707. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4708. SOFT_RESET_CPC, 1);
  4709. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4710. SOFT_RESET_CPG, 1);
  4711. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4712. SOFT_RESET_GRBM, 1);
  4713. }
  4714. /* SRBM_STATUS */
  4715. tmp = RREG32(mmSRBM_STATUS);
  4716. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4717. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4718. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4719. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4720. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4721. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4722. if (grbm_soft_reset || srbm_soft_reset) {
  4723. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4724. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4725. return true;
  4726. } else {
  4727. adev->gfx.grbm_soft_reset = 0;
  4728. adev->gfx.srbm_soft_reset = 0;
  4729. return false;
  4730. }
  4731. }
  4732. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4733. struct amdgpu_ring *ring)
  4734. {
  4735. int i;
  4736. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4737. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4738. u32 tmp;
  4739. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4740. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4741. DEQUEUE_REQ, 2);
  4742. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4743. for (i = 0; i < adev->usec_timeout; i++) {
  4744. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4745. break;
  4746. udelay(1);
  4747. }
  4748. }
  4749. }
  4750. static int gfx_v8_0_pre_soft_reset(void *handle)
  4751. {
  4752. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4753. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4754. if ((!adev->gfx.grbm_soft_reset) &&
  4755. (!adev->gfx.srbm_soft_reset))
  4756. return 0;
  4757. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4758. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4759. /* stop the rlc */
  4760. gfx_v8_0_rlc_stop(adev);
  4761. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4762. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4763. /* Disable GFX parsing/prefetching */
  4764. gfx_v8_0_cp_gfx_enable(adev, false);
  4765. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4766. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4767. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4768. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4769. int i;
  4770. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4771. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4772. gfx_v8_0_inactive_hqd(adev, ring);
  4773. }
  4774. /* Disable MEC parsing/prefetching */
  4775. gfx_v8_0_cp_compute_enable(adev, false);
  4776. }
  4777. return 0;
  4778. }
  4779. static int gfx_v8_0_soft_reset(void *handle)
  4780. {
  4781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4782. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4783. u32 tmp;
  4784. if ((!adev->gfx.grbm_soft_reset) &&
  4785. (!adev->gfx.srbm_soft_reset))
  4786. return 0;
  4787. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4788. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4789. if (grbm_soft_reset || srbm_soft_reset) {
  4790. tmp = RREG32(mmGMCON_DEBUG);
  4791. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4792. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4793. WREG32(mmGMCON_DEBUG, tmp);
  4794. udelay(50);
  4795. }
  4796. if (grbm_soft_reset) {
  4797. tmp = RREG32(mmGRBM_SOFT_RESET);
  4798. tmp |= grbm_soft_reset;
  4799. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4800. WREG32(mmGRBM_SOFT_RESET, tmp);
  4801. tmp = RREG32(mmGRBM_SOFT_RESET);
  4802. udelay(50);
  4803. tmp &= ~grbm_soft_reset;
  4804. WREG32(mmGRBM_SOFT_RESET, tmp);
  4805. tmp = RREG32(mmGRBM_SOFT_RESET);
  4806. }
  4807. if (srbm_soft_reset) {
  4808. tmp = RREG32(mmSRBM_SOFT_RESET);
  4809. tmp |= srbm_soft_reset;
  4810. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4811. WREG32(mmSRBM_SOFT_RESET, tmp);
  4812. tmp = RREG32(mmSRBM_SOFT_RESET);
  4813. udelay(50);
  4814. tmp &= ~srbm_soft_reset;
  4815. WREG32(mmSRBM_SOFT_RESET, tmp);
  4816. tmp = RREG32(mmSRBM_SOFT_RESET);
  4817. }
  4818. if (grbm_soft_reset || srbm_soft_reset) {
  4819. tmp = RREG32(mmGMCON_DEBUG);
  4820. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4821. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4822. WREG32(mmGMCON_DEBUG, tmp);
  4823. }
  4824. /* Wait a little for things to settle down */
  4825. udelay(50);
  4826. return 0;
  4827. }
  4828. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4829. struct amdgpu_ring *ring)
  4830. {
  4831. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4832. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4833. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4834. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4835. vi_srbm_select(adev, 0, 0, 0, 0);
  4836. }
  4837. static int gfx_v8_0_post_soft_reset(void *handle)
  4838. {
  4839. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4840. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4841. if ((!adev->gfx.grbm_soft_reset) &&
  4842. (!adev->gfx.srbm_soft_reset))
  4843. return 0;
  4844. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4845. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4846. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4847. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4848. gfx_v8_0_cp_gfx_resume(adev);
  4849. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4850. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4851. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4852. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4853. int i;
  4854. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4855. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4856. gfx_v8_0_init_hqd(adev, ring);
  4857. }
  4858. gfx_v8_0_cp_compute_resume(adev);
  4859. }
  4860. gfx_v8_0_rlc_start(adev);
  4861. return 0;
  4862. }
  4863. /**
  4864. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4865. *
  4866. * @adev: amdgpu_device pointer
  4867. *
  4868. * Fetches a GPU clock counter snapshot.
  4869. * Returns the 64 bit clock counter snapshot.
  4870. */
  4871. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4872. {
  4873. uint64_t clock;
  4874. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4875. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4876. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4877. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4878. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4879. return clock;
  4880. }
  4881. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4882. uint32_t vmid,
  4883. uint32_t gds_base, uint32_t gds_size,
  4884. uint32_t gws_base, uint32_t gws_size,
  4885. uint32_t oa_base, uint32_t oa_size)
  4886. {
  4887. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4888. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4889. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4890. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4891. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4892. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4893. /* GDS Base */
  4894. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4895. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4896. WRITE_DATA_DST_SEL(0)));
  4897. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4898. amdgpu_ring_write(ring, 0);
  4899. amdgpu_ring_write(ring, gds_base);
  4900. /* GDS Size */
  4901. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4902. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4903. WRITE_DATA_DST_SEL(0)));
  4904. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4905. amdgpu_ring_write(ring, 0);
  4906. amdgpu_ring_write(ring, gds_size);
  4907. /* GWS */
  4908. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4909. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4910. WRITE_DATA_DST_SEL(0)));
  4911. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4912. amdgpu_ring_write(ring, 0);
  4913. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4914. /* OA */
  4915. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4916. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4917. WRITE_DATA_DST_SEL(0)));
  4918. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4919. amdgpu_ring_write(ring, 0);
  4920. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4921. }
  4922. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4923. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4924. .select_se_sh = &gfx_v8_0_select_se_sh,
  4925. };
  4926. static int gfx_v8_0_early_init(void *handle)
  4927. {
  4928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4929. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4930. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4931. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4932. gfx_v8_0_set_ring_funcs(adev);
  4933. gfx_v8_0_set_irq_funcs(adev);
  4934. gfx_v8_0_set_gds_init(adev);
  4935. gfx_v8_0_set_rlc_funcs(adev);
  4936. return 0;
  4937. }
  4938. static int gfx_v8_0_late_init(void *handle)
  4939. {
  4940. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4941. int r;
  4942. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4943. if (r)
  4944. return r;
  4945. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4946. if (r)
  4947. return r;
  4948. /* requires IBs so do in late init after IB pool is initialized */
  4949. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4950. if (r)
  4951. return r;
  4952. amdgpu_set_powergating_state(adev,
  4953. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4954. return 0;
  4955. }
  4956. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4957. bool enable)
  4958. {
  4959. if (adev->asic_type == CHIP_POLARIS11)
  4960. /* Send msg to SMU via Powerplay */
  4961. amdgpu_set_powergating_state(adev,
  4962. AMD_IP_BLOCK_TYPE_SMC,
  4963. enable ?
  4964. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4965. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4966. }
  4967. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4968. bool enable)
  4969. {
  4970. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4971. }
  4972. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4973. bool enable)
  4974. {
  4975. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4976. }
  4977. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4978. bool enable)
  4979. {
  4980. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4981. }
  4982. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4983. bool enable)
  4984. {
  4985. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4986. /* Read any GFX register to wake up GFX. */
  4987. if (!enable)
  4988. RREG32(mmDB_RENDER_CONTROL);
  4989. }
  4990. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4991. bool enable)
  4992. {
  4993. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4994. cz_enable_gfx_cg_power_gating(adev, true);
  4995. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4996. cz_enable_gfx_pipeline_power_gating(adev, true);
  4997. } else {
  4998. cz_enable_gfx_cg_power_gating(adev, false);
  4999. cz_enable_gfx_pipeline_power_gating(adev, false);
  5000. }
  5001. }
  5002. static int gfx_v8_0_set_powergating_state(void *handle,
  5003. enum amd_powergating_state state)
  5004. {
  5005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5006. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  5007. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  5008. return 0;
  5009. switch (adev->asic_type) {
  5010. case CHIP_CARRIZO:
  5011. case CHIP_STONEY:
  5012. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  5013. cz_update_gfx_cg_power_gating(adev, enable);
  5014. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5015. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5016. else
  5017. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5018. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5019. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5020. else
  5021. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5022. break;
  5023. case CHIP_POLARIS11:
  5024. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5025. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5026. else
  5027. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5028. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5029. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5030. else
  5031. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5032. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5033. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5034. else
  5035. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5036. break;
  5037. default:
  5038. break;
  5039. }
  5040. return 0;
  5041. }
  5042. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5043. uint32_t reg_addr, uint32_t cmd)
  5044. {
  5045. uint32_t data;
  5046. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5047. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5048. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5049. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5050. if (adev->asic_type == CHIP_STONEY)
  5051. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5052. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5053. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5054. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5055. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5056. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5057. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5058. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5059. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5060. else
  5061. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5062. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5063. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5064. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5065. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5066. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5067. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5068. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5069. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5070. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5071. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5072. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5073. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5074. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5075. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5076. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5077. }
  5078. #define MSG_ENTER_RLC_SAFE_MODE 1
  5079. #define MSG_EXIT_RLC_SAFE_MODE 0
  5080. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5081. #define RLC_GPR_REG2__REQ__SHIFT 0
  5082. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5083. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5084. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5085. {
  5086. u32 data = 0;
  5087. unsigned i;
  5088. data = RREG32(mmRLC_CNTL);
  5089. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5090. return;
  5091. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5092. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5093. AMD_PG_SUPPORT_GFX_DMG))) {
  5094. data |= RLC_GPR_REG2__REQ_MASK;
  5095. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5096. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5097. WREG32(mmRLC_GPR_REG2, data);
  5098. for (i = 0; i < adev->usec_timeout; i++) {
  5099. if ((RREG32(mmRLC_GPM_STAT) &
  5100. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5101. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5102. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5103. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5104. break;
  5105. udelay(1);
  5106. }
  5107. for (i = 0; i < adev->usec_timeout; i++) {
  5108. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5109. break;
  5110. udelay(1);
  5111. }
  5112. adev->gfx.rlc.in_safe_mode = true;
  5113. }
  5114. }
  5115. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5116. {
  5117. u32 data;
  5118. unsigned i;
  5119. data = RREG32(mmRLC_CNTL);
  5120. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  5121. return;
  5122. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  5123. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  5124. AMD_PG_SUPPORT_GFX_DMG))) {
  5125. data |= RLC_GPR_REG2__REQ_MASK;
  5126. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  5127. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  5128. WREG32(mmRLC_GPR_REG2, data);
  5129. adev->gfx.rlc.in_safe_mode = false;
  5130. }
  5131. for (i = 0; i < adev->usec_timeout; i++) {
  5132. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  5133. break;
  5134. udelay(1);
  5135. }
  5136. }
  5137. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5138. {
  5139. u32 data;
  5140. unsigned i;
  5141. data = RREG32(mmRLC_CNTL);
  5142. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5143. return;
  5144. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5145. data |= RLC_SAFE_MODE__CMD_MASK;
  5146. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5147. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5148. WREG32(mmRLC_SAFE_MODE, data);
  5149. for (i = 0; i < adev->usec_timeout; i++) {
  5150. if ((RREG32(mmRLC_GPM_STAT) &
  5151. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5152. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5153. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5154. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5155. break;
  5156. udelay(1);
  5157. }
  5158. for (i = 0; i < adev->usec_timeout; i++) {
  5159. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5160. break;
  5161. udelay(1);
  5162. }
  5163. adev->gfx.rlc.in_safe_mode = true;
  5164. }
  5165. }
  5166. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5167. {
  5168. u32 data = 0;
  5169. unsigned i;
  5170. data = RREG32(mmRLC_CNTL);
  5171. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5172. return;
  5173. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5174. if (adev->gfx.rlc.in_safe_mode) {
  5175. data |= RLC_SAFE_MODE__CMD_MASK;
  5176. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5177. WREG32(mmRLC_SAFE_MODE, data);
  5178. adev->gfx.rlc.in_safe_mode = false;
  5179. }
  5180. }
  5181. for (i = 0; i < adev->usec_timeout; i++) {
  5182. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5183. break;
  5184. udelay(1);
  5185. }
  5186. }
  5187. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5188. {
  5189. adev->gfx.rlc.in_safe_mode = true;
  5190. }
  5191. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5192. {
  5193. adev->gfx.rlc.in_safe_mode = false;
  5194. }
  5195. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  5196. .enter_safe_mode = cz_enter_rlc_safe_mode,
  5197. .exit_safe_mode = cz_exit_rlc_safe_mode
  5198. };
  5199. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5200. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5201. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5202. };
  5203. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  5204. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  5205. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  5206. };
  5207. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5208. bool enable)
  5209. {
  5210. uint32_t temp, data;
  5211. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5212. /* It is disabled by HW by default */
  5213. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5214. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5215. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5216. /* 1 - RLC memory Light sleep */
  5217. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5218. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5219. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5220. }
  5221. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5222. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5223. if (adev->flags & AMD_IS_APU)
  5224. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5225. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5226. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5227. else
  5228. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5229. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5230. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5231. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5232. if (temp != data)
  5233. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5234. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5235. gfx_v8_0_wait_for_rlc_serdes(adev);
  5236. /* 5 - clear mgcg override */
  5237. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5238. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5239. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5240. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5241. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5242. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5243. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5244. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5245. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5246. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5247. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5248. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5249. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5250. if (temp != data)
  5251. WREG32(mmCGTS_SM_CTRL_REG, data);
  5252. }
  5253. udelay(50);
  5254. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5255. gfx_v8_0_wait_for_rlc_serdes(adev);
  5256. } else {
  5257. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5258. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5259. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5260. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5261. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5262. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5263. if (temp != data)
  5264. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5265. /* 2 - disable MGLS in RLC */
  5266. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5267. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5268. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5269. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5270. }
  5271. /* 3 - disable MGLS in CP */
  5272. data = RREG32(mmCP_MEM_SLP_CNTL);
  5273. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5274. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5275. WREG32(mmCP_MEM_SLP_CNTL, data);
  5276. }
  5277. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5278. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5279. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5280. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5281. if (temp != data)
  5282. WREG32(mmCGTS_SM_CTRL_REG, data);
  5283. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5284. gfx_v8_0_wait_for_rlc_serdes(adev);
  5285. /* 6 - set mgcg override */
  5286. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5287. udelay(50);
  5288. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5289. gfx_v8_0_wait_for_rlc_serdes(adev);
  5290. }
  5291. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5292. }
  5293. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5294. bool enable)
  5295. {
  5296. uint32_t temp, temp1, data, data1;
  5297. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5298. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5299. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5300. /* 1 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5301. * Cmp_busy/GFX_Idle interrupts
  5302. */
  5303. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5304. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5305. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5306. if (temp1 != data1)
  5307. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5308. /* 2 wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5309. gfx_v8_0_wait_for_rlc_serdes(adev);
  5310. /* 3 - clear cgcg override */
  5311. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5312. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5313. gfx_v8_0_wait_for_rlc_serdes(adev);
  5314. /* 4 - write cmd to set CGLS */
  5315. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5316. /* 5 - enable cgcg */
  5317. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5318. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5319. /* enable cgls*/
  5320. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5321. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5322. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5323. if (temp1 != data1)
  5324. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5325. } else {
  5326. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5327. }
  5328. if (temp != data)
  5329. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5330. } else {
  5331. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5332. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5333. /* TEST CGCG */
  5334. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5335. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5336. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5337. if (temp1 != data1)
  5338. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5339. /* read gfx register to wake up cgcg */
  5340. RREG32(mmCB_CGTT_SCLK_CTRL);
  5341. RREG32(mmCB_CGTT_SCLK_CTRL);
  5342. RREG32(mmCB_CGTT_SCLK_CTRL);
  5343. RREG32(mmCB_CGTT_SCLK_CTRL);
  5344. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5345. gfx_v8_0_wait_for_rlc_serdes(adev);
  5346. /* write cmd to Set CGCG Overrride */
  5347. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5348. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5349. gfx_v8_0_wait_for_rlc_serdes(adev);
  5350. /* write cmd to Clear CGLS */
  5351. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5352. /* disable cgcg, cgls should be disabled too. */
  5353. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5354. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5355. if (temp != data)
  5356. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5357. }
  5358. gfx_v8_0_wait_for_rlc_serdes(adev);
  5359. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5360. }
  5361. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5362. bool enable)
  5363. {
  5364. if (enable) {
  5365. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5366. * === MGCG + MGLS + TS(CG/LS) ===
  5367. */
  5368. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5369. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5370. } else {
  5371. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5372. * === CGCG + CGLS ===
  5373. */
  5374. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5375. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5376. }
  5377. return 0;
  5378. }
  5379. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5380. enum amd_clockgating_state state)
  5381. {
  5382. uint32_t msg_id, pp_state;
  5383. void *pp_handle = adev->powerplay.pp_handle;
  5384. if (state == AMD_CG_STATE_UNGATE)
  5385. pp_state = 0;
  5386. else
  5387. pp_state = PP_STATE_CG | PP_STATE_LS;
  5388. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5389. PP_BLOCK_GFX_CG,
  5390. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5391. pp_state);
  5392. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5393. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5394. PP_BLOCK_GFX_MG,
  5395. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5396. pp_state);
  5397. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5398. return 0;
  5399. }
  5400. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5401. enum amd_clockgating_state state)
  5402. {
  5403. uint32_t msg_id, pp_state;
  5404. void *pp_handle = adev->powerplay.pp_handle;
  5405. if (state == AMD_CG_STATE_UNGATE)
  5406. pp_state = 0;
  5407. else
  5408. pp_state = PP_STATE_CG | PP_STATE_LS;
  5409. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5410. PP_BLOCK_GFX_CG,
  5411. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5412. pp_state);
  5413. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5414. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5415. PP_BLOCK_GFX_3D,
  5416. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5417. pp_state);
  5418. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5419. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5420. PP_BLOCK_GFX_MG,
  5421. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5422. pp_state);
  5423. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5424. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5425. PP_BLOCK_GFX_RLC,
  5426. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5427. pp_state);
  5428. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5429. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5430. PP_BLOCK_GFX_CP,
  5431. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5432. pp_state);
  5433. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5434. return 0;
  5435. }
  5436. static int gfx_v8_0_set_clockgating_state(void *handle,
  5437. enum amd_clockgating_state state)
  5438. {
  5439. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5440. switch (adev->asic_type) {
  5441. case CHIP_FIJI:
  5442. case CHIP_CARRIZO:
  5443. case CHIP_STONEY:
  5444. gfx_v8_0_update_gfx_clock_gating(adev,
  5445. state == AMD_CG_STATE_GATE ? true : false);
  5446. break;
  5447. case CHIP_TONGA:
  5448. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5449. break;
  5450. case CHIP_POLARIS10:
  5451. case CHIP_POLARIS11:
  5452. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5453. break;
  5454. default:
  5455. break;
  5456. }
  5457. return 0;
  5458. }
  5459. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5460. {
  5461. return ring->adev->wb.wb[ring->rptr_offs];
  5462. }
  5463. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5464. {
  5465. struct amdgpu_device *adev = ring->adev;
  5466. if (ring->use_doorbell)
  5467. /* XXX check if swapping is necessary on BE */
  5468. return ring->adev->wb.wb[ring->wptr_offs];
  5469. else
  5470. return RREG32(mmCP_RB0_WPTR);
  5471. }
  5472. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5473. {
  5474. struct amdgpu_device *adev = ring->adev;
  5475. if (ring->use_doorbell) {
  5476. /* XXX check if swapping is necessary on BE */
  5477. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5478. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5479. } else {
  5480. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5481. (void)RREG32(mmCP_RB0_WPTR);
  5482. }
  5483. }
  5484. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5485. {
  5486. u32 ref_and_mask, reg_mem_engine;
  5487. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  5488. switch (ring->me) {
  5489. case 1:
  5490. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5491. break;
  5492. case 2:
  5493. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5494. break;
  5495. default:
  5496. return;
  5497. }
  5498. reg_mem_engine = 0;
  5499. } else {
  5500. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5501. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5502. }
  5503. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5504. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5505. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5506. reg_mem_engine));
  5507. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5508. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5509. amdgpu_ring_write(ring, ref_and_mask);
  5510. amdgpu_ring_write(ring, ref_and_mask);
  5511. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5512. }
  5513. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5514. {
  5515. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5516. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5517. WRITE_DATA_DST_SEL(0) |
  5518. WR_CONFIRM));
  5519. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5520. amdgpu_ring_write(ring, 0);
  5521. amdgpu_ring_write(ring, 1);
  5522. }
  5523. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5524. struct amdgpu_ib *ib,
  5525. unsigned vm_id, bool ctx_switch)
  5526. {
  5527. u32 header, control = 0;
  5528. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5529. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5530. else
  5531. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5532. control |= ib->length_dw | (vm_id << 24);
  5533. amdgpu_ring_write(ring, header);
  5534. amdgpu_ring_write(ring,
  5535. #ifdef __BIG_ENDIAN
  5536. (2 << 0) |
  5537. #endif
  5538. (ib->gpu_addr & 0xFFFFFFFC));
  5539. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5540. amdgpu_ring_write(ring, control);
  5541. }
  5542. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5543. struct amdgpu_ib *ib,
  5544. unsigned vm_id, bool ctx_switch)
  5545. {
  5546. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5547. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5548. amdgpu_ring_write(ring,
  5549. #ifdef __BIG_ENDIAN
  5550. (2 << 0) |
  5551. #endif
  5552. (ib->gpu_addr & 0xFFFFFFFC));
  5553. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5554. amdgpu_ring_write(ring, control);
  5555. }
  5556. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5557. u64 seq, unsigned flags)
  5558. {
  5559. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5560. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5561. /* EVENT_WRITE_EOP - flush caches, send int */
  5562. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5563. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5564. EOP_TC_ACTION_EN |
  5565. EOP_TC_WB_ACTION_EN |
  5566. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5567. EVENT_INDEX(5)));
  5568. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5569. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5570. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5571. amdgpu_ring_write(ring, lower_32_bits(seq));
  5572. amdgpu_ring_write(ring, upper_32_bits(seq));
  5573. }
  5574. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5575. {
  5576. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5577. uint32_t seq = ring->fence_drv.sync_seq;
  5578. uint64_t addr = ring->fence_drv.gpu_addr;
  5579. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5580. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5581. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5582. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5583. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5584. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5585. amdgpu_ring_write(ring, seq);
  5586. amdgpu_ring_write(ring, 0xffffffff);
  5587. amdgpu_ring_write(ring, 4); /* poll interval */
  5588. }
  5589. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5590. unsigned vm_id, uint64_t pd_addr)
  5591. {
  5592. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  5593. /* GFX8 emits 128 dw nop to prevent DE do vm_flush before CE finish CEIB */
  5594. if (usepfp)
  5595. amdgpu_ring_insert_nop(ring, 128);
  5596. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5597. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5598. WRITE_DATA_DST_SEL(0)) |
  5599. WR_CONFIRM);
  5600. if (vm_id < 8) {
  5601. amdgpu_ring_write(ring,
  5602. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5603. } else {
  5604. amdgpu_ring_write(ring,
  5605. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5606. }
  5607. amdgpu_ring_write(ring, 0);
  5608. amdgpu_ring_write(ring, pd_addr >> 12);
  5609. /* bits 0-15 are the VM contexts0-15 */
  5610. /* invalidate the cache */
  5611. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5612. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5613. WRITE_DATA_DST_SEL(0)));
  5614. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5615. amdgpu_ring_write(ring, 0);
  5616. amdgpu_ring_write(ring, 1 << vm_id);
  5617. /* wait for the invalidate to complete */
  5618. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5619. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5620. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5621. WAIT_REG_MEM_ENGINE(0))); /* me */
  5622. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5623. amdgpu_ring_write(ring, 0);
  5624. amdgpu_ring_write(ring, 0); /* ref */
  5625. amdgpu_ring_write(ring, 0); /* mask */
  5626. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5627. /* compute doesn't have PFP */
  5628. if (usepfp) {
  5629. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5630. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5631. amdgpu_ring_write(ring, 0x0);
  5632. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5633. amdgpu_ring_insert_nop(ring, 128);
  5634. }
  5635. }
  5636. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5637. {
  5638. return ring->adev->wb.wb[ring->wptr_offs];
  5639. }
  5640. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5641. {
  5642. struct amdgpu_device *adev = ring->adev;
  5643. /* XXX check if swapping is necessary on BE */
  5644. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5645. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5646. }
  5647. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5648. u64 addr, u64 seq,
  5649. unsigned flags)
  5650. {
  5651. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5652. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5653. /* RELEASE_MEM - flush caches, send int */
  5654. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5655. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5656. EOP_TC_ACTION_EN |
  5657. EOP_TC_WB_ACTION_EN |
  5658. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5659. EVENT_INDEX(5)));
  5660. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5661. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5662. amdgpu_ring_write(ring, upper_32_bits(addr));
  5663. amdgpu_ring_write(ring, lower_32_bits(seq));
  5664. amdgpu_ring_write(ring, upper_32_bits(seq));
  5665. }
  5666. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5667. {
  5668. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5669. amdgpu_ring_write(ring, 0);
  5670. }
  5671. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5672. {
  5673. uint32_t dw2 = 0;
  5674. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5675. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5676. /* set load_global_config & load_global_uconfig */
  5677. dw2 |= 0x8001;
  5678. /* set load_cs_sh_regs */
  5679. dw2 |= 0x01000000;
  5680. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5681. dw2 |= 0x10002;
  5682. /* set load_ce_ram if preamble presented */
  5683. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5684. dw2 |= 0x10000000;
  5685. } else {
  5686. /* still load_ce_ram if this is the first time preamble presented
  5687. * although there is no context switch happens.
  5688. */
  5689. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5690. dw2 |= 0x10000000;
  5691. }
  5692. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5693. amdgpu_ring_write(ring, dw2);
  5694. amdgpu_ring_write(ring, 0);
  5695. }
  5696. static unsigned gfx_v8_0_ring_get_emit_ib_size_gfx(struct amdgpu_ring *ring)
  5697. {
  5698. return
  5699. 4; /* gfx_v8_0_ring_emit_ib_gfx */
  5700. }
  5701. static unsigned gfx_v8_0_ring_get_dma_frame_size_gfx(struct amdgpu_ring *ring)
  5702. {
  5703. return
  5704. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5705. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5706. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5707. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5708. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5709. 256 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5710. 2 + /* gfx_v8_ring_emit_sb */
  5711. 3; /* gfx_v8_ring_emit_cntxcntl */
  5712. }
  5713. static unsigned gfx_v8_0_ring_get_emit_ib_size_compute(struct amdgpu_ring *ring)
  5714. {
  5715. return
  5716. 4; /* gfx_v8_0_ring_emit_ib_compute */
  5717. }
  5718. static unsigned gfx_v8_0_ring_get_dma_frame_size_compute(struct amdgpu_ring *ring)
  5719. {
  5720. return
  5721. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5722. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5723. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5724. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5725. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5726. 7 + 7 + 7; /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5727. }
  5728. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5729. enum amdgpu_interrupt_state state)
  5730. {
  5731. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5732. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5733. }
  5734. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5735. int me, int pipe,
  5736. enum amdgpu_interrupt_state state)
  5737. {
  5738. /*
  5739. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5740. * handles the setting of interrupts for this specific pipe. All other
  5741. * pipes' interrupts are set by amdkfd.
  5742. */
  5743. if (me == 1) {
  5744. switch (pipe) {
  5745. case 0:
  5746. break;
  5747. default:
  5748. DRM_DEBUG("invalid pipe %d\n", pipe);
  5749. return;
  5750. }
  5751. } else {
  5752. DRM_DEBUG("invalid me %d\n", me);
  5753. return;
  5754. }
  5755. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5756. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5757. }
  5758. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5759. struct amdgpu_irq_src *source,
  5760. unsigned type,
  5761. enum amdgpu_interrupt_state state)
  5762. {
  5763. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5764. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5765. return 0;
  5766. }
  5767. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5768. struct amdgpu_irq_src *source,
  5769. unsigned type,
  5770. enum amdgpu_interrupt_state state)
  5771. {
  5772. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5773. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5774. return 0;
  5775. }
  5776. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5777. struct amdgpu_irq_src *src,
  5778. unsigned type,
  5779. enum amdgpu_interrupt_state state)
  5780. {
  5781. switch (type) {
  5782. case AMDGPU_CP_IRQ_GFX_EOP:
  5783. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5784. break;
  5785. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5786. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5787. break;
  5788. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5789. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5790. break;
  5791. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5792. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5793. break;
  5794. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5795. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5796. break;
  5797. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5798. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5799. break;
  5800. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5801. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5802. break;
  5803. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5804. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5805. break;
  5806. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5807. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5808. break;
  5809. default:
  5810. break;
  5811. }
  5812. return 0;
  5813. }
  5814. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5815. struct amdgpu_irq_src *source,
  5816. struct amdgpu_iv_entry *entry)
  5817. {
  5818. int i;
  5819. u8 me_id, pipe_id, queue_id;
  5820. struct amdgpu_ring *ring;
  5821. DRM_DEBUG("IH: CP EOP\n");
  5822. me_id = (entry->ring_id & 0x0c) >> 2;
  5823. pipe_id = (entry->ring_id & 0x03) >> 0;
  5824. queue_id = (entry->ring_id & 0x70) >> 4;
  5825. switch (me_id) {
  5826. case 0:
  5827. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5828. break;
  5829. case 1:
  5830. case 2:
  5831. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5832. ring = &adev->gfx.compute_ring[i];
  5833. /* Per-queue interrupt is supported for MEC starting from VI.
  5834. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5835. */
  5836. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5837. amdgpu_fence_process(ring);
  5838. }
  5839. break;
  5840. }
  5841. return 0;
  5842. }
  5843. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5844. struct amdgpu_irq_src *source,
  5845. struct amdgpu_iv_entry *entry)
  5846. {
  5847. DRM_ERROR("Illegal register access in command stream\n");
  5848. schedule_work(&adev->reset_work);
  5849. return 0;
  5850. }
  5851. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5852. struct amdgpu_irq_src *source,
  5853. struct amdgpu_iv_entry *entry)
  5854. {
  5855. DRM_ERROR("Illegal instruction in command stream\n");
  5856. schedule_work(&adev->reset_work);
  5857. return 0;
  5858. }
  5859. const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5860. .name = "gfx_v8_0",
  5861. .early_init = gfx_v8_0_early_init,
  5862. .late_init = gfx_v8_0_late_init,
  5863. .sw_init = gfx_v8_0_sw_init,
  5864. .sw_fini = gfx_v8_0_sw_fini,
  5865. .hw_init = gfx_v8_0_hw_init,
  5866. .hw_fini = gfx_v8_0_hw_fini,
  5867. .suspend = gfx_v8_0_suspend,
  5868. .resume = gfx_v8_0_resume,
  5869. .is_idle = gfx_v8_0_is_idle,
  5870. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5871. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5872. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5873. .soft_reset = gfx_v8_0_soft_reset,
  5874. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5875. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5876. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5877. };
  5878. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5879. .get_rptr = gfx_v8_0_ring_get_rptr,
  5880. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5881. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5882. .parse_cs = NULL,
  5883. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5884. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5885. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5886. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5887. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5888. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5889. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5890. .test_ring = gfx_v8_0_ring_test_ring,
  5891. .test_ib = gfx_v8_0_ring_test_ib,
  5892. .insert_nop = amdgpu_ring_insert_nop,
  5893. .pad_ib = amdgpu_ring_generic_pad_ib,
  5894. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5895. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5896. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_gfx,
  5897. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_gfx,
  5898. };
  5899. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5900. .get_rptr = gfx_v8_0_ring_get_rptr,
  5901. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5902. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5903. .parse_cs = NULL,
  5904. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5905. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5906. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5907. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5908. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5909. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5910. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5911. .test_ring = gfx_v8_0_ring_test_ring,
  5912. .test_ib = gfx_v8_0_ring_test_ib,
  5913. .insert_nop = amdgpu_ring_insert_nop,
  5914. .pad_ib = amdgpu_ring_generic_pad_ib,
  5915. .get_emit_ib_size = gfx_v8_0_ring_get_emit_ib_size_compute,
  5916. .get_dma_frame_size = gfx_v8_0_ring_get_dma_frame_size_compute,
  5917. };
  5918. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5919. {
  5920. int i;
  5921. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5922. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5923. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5924. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5925. }
  5926. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5927. .set = gfx_v8_0_set_eop_interrupt_state,
  5928. .process = gfx_v8_0_eop_irq,
  5929. };
  5930. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5931. .set = gfx_v8_0_set_priv_reg_fault_state,
  5932. .process = gfx_v8_0_priv_reg_irq,
  5933. };
  5934. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5935. .set = gfx_v8_0_set_priv_inst_fault_state,
  5936. .process = gfx_v8_0_priv_inst_irq,
  5937. };
  5938. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5939. {
  5940. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5941. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5942. adev->gfx.priv_reg_irq.num_types = 1;
  5943. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5944. adev->gfx.priv_inst_irq.num_types = 1;
  5945. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5946. }
  5947. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5948. {
  5949. switch (adev->asic_type) {
  5950. case CHIP_TOPAZ:
  5951. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5952. break;
  5953. case CHIP_STONEY:
  5954. case CHIP_CARRIZO:
  5955. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5956. break;
  5957. default:
  5958. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5959. break;
  5960. }
  5961. }
  5962. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5963. {
  5964. /* init asci gds info */
  5965. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5966. adev->gds.gws.total_size = 64;
  5967. adev->gds.oa.total_size = 16;
  5968. if (adev->gds.mem.total_size == 64 * 1024) {
  5969. adev->gds.mem.gfx_partition_size = 4096;
  5970. adev->gds.mem.cs_partition_size = 4096;
  5971. adev->gds.gws.gfx_partition_size = 4;
  5972. adev->gds.gws.cs_partition_size = 4;
  5973. adev->gds.oa.gfx_partition_size = 4;
  5974. adev->gds.oa.cs_partition_size = 1;
  5975. } else {
  5976. adev->gds.mem.gfx_partition_size = 1024;
  5977. adev->gds.mem.cs_partition_size = 1024;
  5978. adev->gds.gws.gfx_partition_size = 16;
  5979. adev->gds.gws.cs_partition_size = 16;
  5980. adev->gds.oa.gfx_partition_size = 4;
  5981. adev->gds.oa.cs_partition_size = 4;
  5982. }
  5983. }
  5984. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5985. u32 bitmap)
  5986. {
  5987. u32 data;
  5988. if (!bitmap)
  5989. return;
  5990. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5991. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5992. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5993. }
  5994. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5995. {
  5996. u32 data, mask;
  5997. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5998. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5999. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6000. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6001. }
  6002. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6003. {
  6004. int i, j, k, counter, active_cu_number = 0;
  6005. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6006. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6007. unsigned disable_masks[4 * 2];
  6008. memset(cu_info, 0, sizeof(*cu_info));
  6009. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6010. mutex_lock(&adev->grbm_idx_mutex);
  6011. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6012. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6013. mask = 1;
  6014. ao_bitmap = 0;
  6015. counter = 0;
  6016. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6017. if (i < 4 && j < 2)
  6018. gfx_v8_0_set_user_cu_inactive_bitmap(
  6019. adev, disable_masks[i * 2 + j]);
  6020. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6021. cu_info->bitmap[i][j] = bitmap;
  6022. for (k = 0; k < 16; k ++) {
  6023. if (bitmap & mask) {
  6024. if (counter < 2)
  6025. ao_bitmap |= mask;
  6026. counter ++;
  6027. }
  6028. mask <<= 1;
  6029. }
  6030. active_cu_number += counter;
  6031. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6032. }
  6033. }
  6034. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6035. mutex_unlock(&adev->grbm_idx_mutex);
  6036. cu_info->number = active_cu_number;
  6037. cu_info->ao_cu_mask = ao_cu_mask;
  6038. }