cz_dpm.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static void cz_dpm_fini(struct amdgpu_device *adev);
  45. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  46. {
  47. struct cz_ps *ps = rps->ps_priv;
  48. return ps;
  49. }
  50. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  51. {
  52. struct cz_power_info *pi = adev->pm.dpm.priv;
  53. return pi;
  54. }
  55. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  56. uint16_t voltage)
  57. {
  58. uint16_t tmp = 6200 - voltage * 25;
  59. return tmp;
  60. }
  61. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  62. struct amdgpu_clock_and_voltage_limits *table)
  63. {
  64. struct cz_power_info *pi = cz_get_pi(adev);
  65. struct amdgpu_clock_voltage_dependency_table *dep_table =
  66. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  67. if (dep_table->count > 0) {
  68. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  69. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  70. dep_table->entries[dep_table->count - 1].v);
  71. }
  72. table->mclk = pi->sys_info.nbp_memory_clock[0];
  73. }
  74. union igp_info {
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  78. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  79. };
  80. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  81. {
  82. struct cz_power_info *pi = cz_get_pi(adev);
  83. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  84. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  85. union igp_info *igp_info;
  86. u8 frev, crev;
  87. u16 data_offset;
  88. int i = 0;
  89. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  90. &frev, &crev, &data_offset)) {
  91. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  92. data_offset);
  93. if (crev != 9) {
  94. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  95. return -EINVAL;
  96. }
  97. pi->sys_info.bootup_sclk =
  98. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  99. pi->sys_info.bootup_uma_clk =
  100. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  101. pi->sys_info.dentist_vco_freq =
  102. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  103. pi->sys_info.bootup_nb_voltage_index =
  104. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  105. if (igp_info->info_9.ucHtcTmpLmt == 0)
  106. pi->sys_info.htc_tmp_lmt = 203;
  107. else
  108. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  109. if (igp_info->info_9.ucHtcHystLmt == 0)
  110. pi->sys_info.htc_hyst_lmt = 5;
  111. else
  112. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  113. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  114. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  115. return -EINVAL;
  116. }
  117. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  118. pi->enable_nb_ps_policy)
  119. pi->sys_info.nb_dpm_enable = true;
  120. else
  121. pi->sys_info.nb_dpm_enable = false;
  122. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  123. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  124. pi->sys_info.nbp_memory_clock[i] =
  125. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  126. pi->sys_info.nbp_n_clock[i] =
  127. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  128. }
  129. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  130. pi->sys_info.display_clock[i] =
  131. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  132. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  133. pi->sys_info.nbp_voltage_index[i] =
  134. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  135. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  136. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  137. pi->caps_enable_dfs_bypass = true;
  138. pi->sys_info.uma_channel_number =
  139. igp_info->info_9.ucUMAChannelNumber;
  140. cz_construct_max_power_limits_table(adev,
  141. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  142. }
  143. return 0;
  144. }
  145. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  146. {
  147. int i;
  148. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  149. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  150. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  151. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  152. struct amdgpu_clock_voltage_dependency_table *acp_table =
  153. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  154. if (uvd_table->count) {
  155. for (i = 0; i < uvd_table->count; i++)
  156. uvd_table->entries[i].v =
  157. cz_convert_8bit_index_to_voltage(adev,
  158. uvd_table->entries[i].v);
  159. }
  160. if (vce_table->count) {
  161. for (i = 0; i < vce_table->count; i++)
  162. vce_table->entries[i].v =
  163. cz_convert_8bit_index_to_voltage(adev,
  164. vce_table->entries[i].v);
  165. }
  166. if (acp_table->count) {
  167. for (i = 0; i < acp_table->count; i++)
  168. acp_table->entries[i].v =
  169. cz_convert_8bit_index_to_voltage(adev,
  170. acp_table->entries[i].v);
  171. }
  172. }
  173. static void cz_construct_boot_state(struct amdgpu_device *adev)
  174. {
  175. struct cz_power_info *pi = cz_get_pi(adev);
  176. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  177. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  178. pi->boot_pl.ds_divider_index = 0;
  179. pi->boot_pl.ss_divider_index = 0;
  180. pi->boot_pl.allow_gnb_slow = 1;
  181. pi->boot_pl.force_nbp_state = 0;
  182. pi->boot_pl.display_wm = 0;
  183. pi->boot_pl.vce_wm = 0;
  184. }
  185. static void cz_patch_boot_state(struct amdgpu_device *adev,
  186. struct cz_ps *ps)
  187. {
  188. struct cz_power_info *pi = cz_get_pi(adev);
  189. ps->num_levels = 1;
  190. ps->levels[0] = pi->boot_pl;
  191. }
  192. union pplib_clock_info {
  193. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  194. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  195. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  196. };
  197. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  198. struct amdgpu_ps *rps, int index,
  199. union pplib_clock_info *clock_info)
  200. {
  201. struct cz_power_info *pi = cz_get_pi(adev);
  202. struct cz_ps *ps = cz_get_ps(rps);
  203. struct cz_pl *pl = &ps->levels[index];
  204. struct amdgpu_clock_voltage_dependency_table *table =
  205. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  206. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  207. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  208. ps->num_levels = index + 1;
  209. if (pi->caps_sclk_ds) {
  210. pl->ds_divider_index = 5;
  211. pl->ss_divider_index = 5;
  212. }
  213. }
  214. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  215. struct amdgpu_ps *rps,
  216. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  217. u8 table_rev)
  218. {
  219. struct cz_ps *ps = cz_get_ps(rps);
  220. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  221. rps->class = le16_to_cpu(non_clock_info->usClassification);
  222. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  223. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  224. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  225. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  226. } else {
  227. rps->vclk = 0;
  228. rps->dclk = 0;
  229. }
  230. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  231. adev->pm.dpm.boot_ps = rps;
  232. cz_patch_boot_state(adev, ps);
  233. }
  234. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  235. adev->pm.dpm.uvd_ps = rps;
  236. }
  237. union power_info {
  238. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  242. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  243. };
  244. union pplib_power_state {
  245. struct _ATOM_PPLIB_STATE v1;
  246. struct _ATOM_PPLIB_STATE_V2 v2;
  247. };
  248. static int cz_parse_power_table(struct amdgpu_device *adev)
  249. {
  250. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  251. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  252. union pplib_power_state *power_state;
  253. int i, j, k, non_clock_array_index, clock_array_index;
  254. union pplib_clock_info *clock_info;
  255. struct _StateArray *state_array;
  256. struct _ClockInfoArray *clock_info_array;
  257. struct _NonClockInfoArray *non_clock_info_array;
  258. union power_info *power_info;
  259. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  260. u16 data_offset;
  261. u8 frev, crev;
  262. u8 *power_state_offset;
  263. struct cz_ps *ps;
  264. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  265. &frev, &crev, &data_offset))
  266. return -EINVAL;
  267. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  268. state_array = (struct _StateArray *)
  269. (mode_info->atom_context->bios + data_offset +
  270. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  271. clock_info_array = (struct _ClockInfoArray *)
  272. (mode_info->atom_context->bios + data_offset +
  273. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  274. non_clock_info_array = (struct _NonClockInfoArray *)
  275. (mode_info->atom_context->bios + data_offset +
  276. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  277. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  278. state_array->ucNumEntries, GFP_KERNEL);
  279. if (!adev->pm.dpm.ps)
  280. return -ENOMEM;
  281. power_state_offset = (u8 *)state_array->states;
  282. adev->pm.dpm.platform_caps =
  283. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  284. adev->pm.dpm.backbias_response_time =
  285. le16_to_cpu(power_info->pplib.usBackbiasTime);
  286. adev->pm.dpm.voltage_response_time =
  287. le16_to_cpu(power_info->pplib.usVoltageTime);
  288. for (i = 0; i < state_array->ucNumEntries; i++) {
  289. power_state = (union pplib_power_state *)power_state_offset;
  290. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  291. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  292. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  293. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  294. if (ps == NULL) {
  295. for (j = 0; j < i; j++)
  296. kfree(adev->pm.dpm.ps[j].ps_priv);
  297. kfree(adev->pm.dpm.ps);
  298. return -ENOMEM;
  299. }
  300. adev->pm.dpm.ps[i].ps_priv = ps;
  301. k = 0;
  302. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  303. clock_array_index = power_state->v2.clockInfoIndex[j];
  304. if (clock_array_index >= clock_info_array->ucNumEntries)
  305. continue;
  306. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  307. break;
  308. clock_info = (union pplib_clock_info *)
  309. &clock_info_array->clockInfo[clock_array_index *
  310. clock_info_array->ucEntrySize];
  311. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  312. k, clock_info);
  313. k++;
  314. }
  315. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  316. non_clock_info,
  317. non_clock_info_array->ucEntrySize);
  318. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  319. }
  320. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  321. return 0;
  322. }
  323. static int cz_process_firmware_header(struct amdgpu_device *adev)
  324. {
  325. struct cz_power_info *pi = cz_get_pi(adev);
  326. u32 tmp;
  327. int ret;
  328. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  329. offsetof(struct SMU8_Firmware_Header,
  330. DpmTable),
  331. &tmp, pi->sram_end);
  332. if (ret == 0)
  333. pi->dpm_table_start = tmp;
  334. return ret;
  335. }
  336. static int cz_dpm_init(struct amdgpu_device *adev)
  337. {
  338. struct cz_power_info *pi;
  339. int ret, i;
  340. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  341. if (NULL == pi)
  342. return -ENOMEM;
  343. adev->pm.dpm.priv = pi;
  344. ret = amdgpu_get_platform_caps(adev);
  345. if (ret)
  346. goto err;
  347. ret = amdgpu_parse_extended_power_table(adev);
  348. if (ret)
  349. goto err;
  350. pi->sram_end = SMC_RAM_END;
  351. /* set up DPM defaults */
  352. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  353. pi->active_target[i] = CZ_AT_DFLT;
  354. pi->mgcg_cgtt_local0 = 0x0;
  355. pi->mgcg_cgtt_local1 = 0x0;
  356. pi->clock_slow_down_step = 25000;
  357. pi->skip_clock_slow_down = 1;
  358. pi->enable_nb_ps_policy = false;
  359. pi->caps_power_containment = true;
  360. pi->caps_cac = true;
  361. pi->didt_enabled = false;
  362. if (pi->didt_enabled) {
  363. pi->caps_sq_ramping = true;
  364. pi->caps_db_ramping = true;
  365. pi->caps_td_ramping = true;
  366. pi->caps_tcp_ramping = true;
  367. }
  368. if (amdgpu_sclk_deep_sleep_en)
  369. pi->caps_sclk_ds = true;
  370. else
  371. pi->caps_sclk_ds = false;
  372. pi->voting_clients = 0x00c00033;
  373. pi->auto_thermal_throttling_enabled = true;
  374. pi->bapm_enabled = false;
  375. pi->disable_nb_ps3_in_battery = false;
  376. pi->voltage_drop_threshold = 0;
  377. pi->caps_sclk_throttle_low_notification = false;
  378. pi->gfx_pg_threshold = 500;
  379. pi->caps_fps = true;
  380. /* uvd */
  381. pi->caps_uvd_pg = (adev->pg_flags & AMD_PG_SUPPORT_UVD) ? true : false;
  382. pi->caps_uvd_dpm = true;
  383. /* vce */
  384. pi->caps_vce_pg = (adev->pg_flags & AMD_PG_SUPPORT_VCE) ? true : false;
  385. pi->caps_vce_dpm = true;
  386. /* acp */
  387. pi->caps_acp_pg = (adev->pg_flags & AMD_PG_SUPPORT_ACP) ? true : false;
  388. pi->caps_acp_dpm = true;
  389. pi->caps_stable_power_state = false;
  390. pi->nb_dpm_enabled_by_driver = true;
  391. pi->nb_dpm_enabled = false;
  392. pi->caps_voltage_island = false;
  393. /* flags which indicate need to upload pptable */
  394. pi->need_pptable_upload = true;
  395. ret = cz_parse_sys_info_table(adev);
  396. if (ret)
  397. goto err;
  398. cz_patch_voltage_values(adev);
  399. cz_construct_boot_state(adev);
  400. ret = cz_parse_power_table(adev);
  401. if (ret)
  402. goto err;
  403. ret = cz_process_firmware_header(adev);
  404. if (ret)
  405. goto err;
  406. pi->dpm_enabled = true;
  407. pi->uvd_dynamic_pg = false;
  408. return 0;
  409. err:
  410. cz_dpm_fini(adev);
  411. return ret;
  412. }
  413. static void cz_dpm_fini(struct amdgpu_device *adev)
  414. {
  415. int i;
  416. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  417. kfree(adev->pm.dpm.ps[i].ps_priv);
  418. kfree(adev->pm.dpm.ps);
  419. kfree(adev->pm.dpm.priv);
  420. amdgpu_free_extended_power_table(adev);
  421. }
  422. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  423. #define CURRENT_NB_VID_MASK 0xff000000
  424. #define CURRENT_NB_VID__SHIFT 24
  425. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  426. #define CURRENT_GFX_VID_MASK 0xff000000
  427. #define CURRENT_GFX_VID__SHIFT 24
  428. static void
  429. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  430. struct seq_file *m)
  431. {
  432. struct cz_power_info *pi = cz_get_pi(adev);
  433. struct amdgpu_clock_voltage_dependency_table *table =
  434. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  435. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  436. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  437. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  438. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  439. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  440. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  441. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  442. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  443. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  444. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  445. u32 sclk, vclk, dclk, ecclk, tmp;
  446. u16 vddnb, vddgfx;
  447. if (sclk_index >= NUM_SCLK_LEVELS) {
  448. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  449. } else {
  450. sclk = table->entries[sclk_index].clk;
  451. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  452. }
  453. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  454. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  455. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  456. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  457. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  458. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  459. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  460. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  461. if (!pi->uvd_power_gated) {
  462. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  463. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  464. } else {
  465. vclk = uvd_table->entries[uvd_index].vclk;
  466. dclk = uvd_table->entries[uvd_index].dclk;
  467. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  468. }
  469. }
  470. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  471. if (!pi->vce_power_gated) {
  472. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  473. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  474. } else {
  475. ecclk = vce_table->entries[vce_index].ecclk;
  476. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  477. }
  478. }
  479. }
  480. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  481. struct amdgpu_ps *rps)
  482. {
  483. int i;
  484. struct cz_ps *ps = cz_get_ps(rps);
  485. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  486. amdgpu_dpm_print_cap_info(rps->caps);
  487. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  488. for (i = 0; i < ps->num_levels; i++) {
  489. struct cz_pl *pl = &ps->levels[i];
  490. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  491. i, pl->sclk,
  492. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  493. }
  494. amdgpu_dpm_print_ps_status(adev, rps);
  495. }
  496. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  497. static int cz_dpm_early_init(void *handle)
  498. {
  499. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  500. cz_dpm_set_funcs(adev);
  501. return 0;
  502. }
  503. static int cz_dpm_late_init(void *handle)
  504. {
  505. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  506. if (amdgpu_dpm) {
  507. int ret;
  508. /* init the sysfs and debugfs files late */
  509. ret = amdgpu_pm_sysfs_init(adev);
  510. if (ret)
  511. return ret;
  512. /* powerdown unused blocks for now */
  513. cz_dpm_powergate_uvd(adev, true);
  514. cz_dpm_powergate_vce(adev, true);
  515. }
  516. return 0;
  517. }
  518. static int cz_dpm_sw_init(void *handle)
  519. {
  520. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  521. int ret = 0;
  522. /* fix me to add thermal support TODO */
  523. /* default to balanced state */
  524. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  525. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  526. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  527. adev->pm.default_sclk = adev->clock.default_sclk;
  528. adev->pm.default_mclk = adev->clock.default_mclk;
  529. adev->pm.current_sclk = adev->clock.default_sclk;
  530. adev->pm.current_mclk = adev->clock.default_mclk;
  531. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  532. if (amdgpu_dpm == 0)
  533. return 0;
  534. mutex_lock(&adev->pm.mutex);
  535. ret = cz_dpm_init(adev);
  536. if (ret)
  537. goto dpm_init_failed;
  538. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  539. if (amdgpu_dpm == 1)
  540. amdgpu_pm_print_power_states(adev);
  541. mutex_unlock(&adev->pm.mutex);
  542. DRM_INFO("amdgpu: dpm initialized\n");
  543. return 0;
  544. dpm_init_failed:
  545. cz_dpm_fini(adev);
  546. mutex_unlock(&adev->pm.mutex);
  547. DRM_ERROR("amdgpu: dpm initialization failed\n");
  548. return ret;
  549. }
  550. static int cz_dpm_sw_fini(void *handle)
  551. {
  552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  553. mutex_lock(&adev->pm.mutex);
  554. amdgpu_pm_sysfs_fini(adev);
  555. cz_dpm_fini(adev);
  556. mutex_unlock(&adev->pm.mutex);
  557. return 0;
  558. }
  559. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  560. {
  561. struct cz_power_info *pi = cz_get_pi(adev);
  562. pi->active_process_mask = 0;
  563. }
  564. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  565. void **table)
  566. {
  567. return cz_smu_download_pptable(adev, table);
  568. }
  569. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  570. {
  571. struct cz_power_info *pi = cz_get_pi(adev);
  572. struct SMU8_Fusion_ClkTable *clock_table;
  573. struct atom_clock_dividers dividers;
  574. void *table = NULL;
  575. uint8_t i = 0;
  576. int ret = 0;
  577. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  578. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  579. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  580. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  581. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  582. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  583. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  584. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  585. struct amdgpu_clock_voltage_dependency_table *acp_table =
  586. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  587. if (!pi->need_pptable_upload)
  588. return 0;
  589. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  590. if (ret) {
  591. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  592. return -EINVAL;
  593. }
  594. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  595. /* patch clock table */
  596. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  597. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  598. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  599. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  600. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  601. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  602. return -EINVAL;
  603. }
  604. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  605. /* vddc sclk */
  606. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  607. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  608. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  609. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  610. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  611. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  612. false, &dividers);
  613. if (ret)
  614. return ret;
  615. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  616. (uint8_t)dividers.post_divider;
  617. /* vddgfx sclk */
  618. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  619. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  620. /* acp breakdown */
  621. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  622. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  623. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  624. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  625. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  626. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  627. false, &dividers);
  628. if (ret)
  629. return ret;
  630. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  631. (uint8_t)dividers.post_divider;
  632. /* uvd breakdown */
  633. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  634. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  635. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  636. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  637. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  638. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  639. false, &dividers);
  640. if (ret)
  641. return ret;
  642. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  643. (uint8_t)dividers.post_divider;
  644. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  645. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  646. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  647. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  648. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  649. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  650. false, &dividers);
  651. if (ret)
  652. return ret;
  653. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  654. (uint8_t)dividers.post_divider;
  655. /* vce breakdown */
  656. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  657. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  658. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  659. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  660. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  661. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  662. false, &dividers);
  663. if (ret)
  664. return ret;
  665. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  666. (uint8_t)dividers.post_divider;
  667. }
  668. /* its time to upload to SMU */
  669. ret = cz_smu_upload_pptable(adev);
  670. if (ret) {
  671. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  672. return ret;
  673. }
  674. return 0;
  675. }
  676. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  677. {
  678. struct cz_power_info *pi = cz_get_pi(adev);
  679. struct amdgpu_clock_voltage_dependency_table *table =
  680. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  681. uint32_t clock = 0, level;
  682. if (!table || !table->count) {
  683. DRM_ERROR("Invalid Voltage Dependency table.\n");
  684. return;
  685. }
  686. pi->sclk_dpm.soft_min_clk = 0;
  687. pi->sclk_dpm.hard_min_clk = 0;
  688. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  689. level = cz_get_argument(adev);
  690. if (level < table->count) {
  691. clock = table->entries[level].clk;
  692. } else {
  693. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  694. clock = table->entries[table->count - 1].clk;
  695. }
  696. pi->sclk_dpm.soft_max_clk = clock;
  697. pi->sclk_dpm.hard_max_clk = clock;
  698. }
  699. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  700. {
  701. struct cz_power_info *pi = cz_get_pi(adev);
  702. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  703. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  704. uint32_t clock = 0, level;
  705. if (!table || !table->count) {
  706. DRM_ERROR("Invalid Voltage Dependency table.\n");
  707. return;
  708. }
  709. pi->uvd_dpm.soft_min_clk = 0;
  710. pi->uvd_dpm.hard_min_clk = 0;
  711. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  712. level = cz_get_argument(adev);
  713. if (level < table->count) {
  714. clock = table->entries[level].vclk;
  715. } else {
  716. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  717. clock = table->entries[table->count - 1].vclk;
  718. }
  719. pi->uvd_dpm.soft_max_clk = clock;
  720. pi->uvd_dpm.hard_max_clk = clock;
  721. }
  722. static void cz_init_vce_limit(struct amdgpu_device *adev)
  723. {
  724. struct cz_power_info *pi = cz_get_pi(adev);
  725. struct amdgpu_vce_clock_voltage_dependency_table *table =
  726. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  727. uint32_t clock = 0, level;
  728. if (!table || !table->count) {
  729. DRM_ERROR("Invalid Voltage Dependency table.\n");
  730. return;
  731. }
  732. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  733. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  734. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  735. level = cz_get_argument(adev);
  736. if (level < table->count) {
  737. clock = table->entries[level].ecclk;
  738. } else {
  739. /* future BIOS would fix this error */
  740. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  741. clock = table->entries[table->count - 1].ecclk;
  742. }
  743. pi->vce_dpm.soft_max_clk = clock;
  744. pi->vce_dpm.hard_max_clk = clock;
  745. }
  746. static void cz_init_acp_limit(struct amdgpu_device *adev)
  747. {
  748. struct cz_power_info *pi = cz_get_pi(adev);
  749. struct amdgpu_clock_voltage_dependency_table *table =
  750. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  751. uint32_t clock = 0, level;
  752. if (!table || !table->count) {
  753. DRM_ERROR("Invalid Voltage Dependency table.\n");
  754. return;
  755. }
  756. pi->acp_dpm.soft_min_clk = 0;
  757. pi->acp_dpm.hard_min_clk = 0;
  758. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  759. level = cz_get_argument(adev);
  760. if (level < table->count) {
  761. clock = table->entries[level].clk;
  762. } else {
  763. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  764. clock = table->entries[table->count - 1].clk;
  765. }
  766. pi->acp_dpm.soft_max_clk = clock;
  767. pi->acp_dpm.hard_max_clk = clock;
  768. }
  769. static void cz_init_pg_state(struct amdgpu_device *adev)
  770. {
  771. struct cz_power_info *pi = cz_get_pi(adev);
  772. pi->uvd_power_gated = false;
  773. pi->vce_power_gated = false;
  774. pi->acp_power_gated = false;
  775. }
  776. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  777. {
  778. struct cz_power_info *pi = cz_get_pi(adev);
  779. pi->low_sclk_interrupt_threshold = 0;
  780. }
  781. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  782. {
  783. cz_reset_ap_mask(adev);
  784. cz_dpm_upload_pptable_to_smu(adev);
  785. cz_init_sclk_limit(adev);
  786. cz_init_uvd_limit(adev);
  787. cz_init_vce_limit(adev);
  788. cz_init_acp_limit(adev);
  789. cz_init_pg_state(adev);
  790. cz_init_sclk_threshold(adev);
  791. }
  792. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  793. uint32_t feature)
  794. {
  795. uint32_t smu_feature = 0;
  796. int ret;
  797. ret = cz_send_msg_to_smc_with_parameter(adev,
  798. PPSMC_MSG_GetFeatureStatus, 0);
  799. if (ret) {
  800. DRM_ERROR("Failed to get SMU features from SMC.\n");
  801. return false;
  802. } else {
  803. smu_feature = cz_get_argument(adev);
  804. if (feature & smu_feature)
  805. return true;
  806. }
  807. return false;
  808. }
  809. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  810. {
  811. if (cz_check_smu_feature(adev,
  812. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  813. return true;
  814. return false;
  815. }
  816. static void cz_program_voting_clients(struct amdgpu_device *adev)
  817. {
  818. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  819. }
  820. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  821. {
  822. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  823. }
  824. static int cz_start_dpm(struct amdgpu_device *adev)
  825. {
  826. int ret = 0;
  827. if (amdgpu_dpm) {
  828. ret = cz_send_msg_to_smc_with_parameter(adev,
  829. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  830. if (ret) {
  831. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  832. return -EINVAL;
  833. }
  834. }
  835. return 0;
  836. }
  837. static int cz_stop_dpm(struct amdgpu_device *adev)
  838. {
  839. int ret = 0;
  840. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  841. ret = cz_send_msg_to_smc_with_parameter(adev,
  842. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  843. if (ret) {
  844. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  845. return -EINVAL;
  846. }
  847. }
  848. return 0;
  849. }
  850. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  851. uint32_t clock, uint16_t msg)
  852. {
  853. int i = 0;
  854. struct amdgpu_clock_voltage_dependency_table *table =
  855. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  856. switch (msg) {
  857. case PPSMC_MSG_SetSclkSoftMin:
  858. case PPSMC_MSG_SetSclkHardMin:
  859. for (i = 0; i < table->count; i++)
  860. if (clock <= table->entries[i].clk)
  861. break;
  862. if (i == table->count)
  863. i = table->count - 1;
  864. break;
  865. case PPSMC_MSG_SetSclkSoftMax:
  866. case PPSMC_MSG_SetSclkHardMax:
  867. for (i = table->count - 1; i >= 0; i--)
  868. if (clock >= table->entries[i].clk)
  869. break;
  870. if (i < 0)
  871. i = 0;
  872. break;
  873. default:
  874. break;
  875. }
  876. return i;
  877. }
  878. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  879. uint32_t clock, uint16_t msg)
  880. {
  881. int i = 0;
  882. struct amdgpu_vce_clock_voltage_dependency_table *table =
  883. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  884. if (table->count == 0)
  885. return 0;
  886. switch (msg) {
  887. case PPSMC_MSG_SetEclkSoftMin:
  888. case PPSMC_MSG_SetEclkHardMin:
  889. for (i = 0; i < table->count-1; i++)
  890. if (clock <= table->entries[i].ecclk)
  891. break;
  892. break;
  893. case PPSMC_MSG_SetEclkSoftMax:
  894. case PPSMC_MSG_SetEclkHardMax:
  895. for (i = table->count - 1; i > 0; i--)
  896. if (clock >= table->entries[i].ecclk)
  897. break;
  898. break;
  899. default:
  900. break;
  901. }
  902. return i;
  903. }
  904. static uint32_t cz_get_uvd_level(struct amdgpu_device *adev,
  905. uint32_t clock, uint16_t msg)
  906. {
  907. int i = 0;
  908. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  909. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  910. switch (msg) {
  911. case PPSMC_MSG_SetUvdSoftMin:
  912. case PPSMC_MSG_SetUvdHardMin:
  913. for (i = 0; i < table->count; i++)
  914. if (clock <= table->entries[i].vclk)
  915. break;
  916. if (i == table->count)
  917. i = table->count - 1;
  918. break;
  919. case PPSMC_MSG_SetUvdSoftMax:
  920. case PPSMC_MSG_SetUvdHardMax:
  921. for (i = table->count - 1; i >= 0; i--)
  922. if (clock >= table->entries[i].vclk)
  923. break;
  924. if (i < 0)
  925. i = 0;
  926. break;
  927. default:
  928. break;
  929. }
  930. return i;
  931. }
  932. static int cz_program_bootup_state(struct amdgpu_device *adev)
  933. {
  934. struct cz_power_info *pi = cz_get_pi(adev);
  935. uint32_t soft_min_clk = 0;
  936. uint32_t soft_max_clk = 0;
  937. int ret = 0;
  938. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  939. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  940. soft_min_clk = cz_get_sclk_level(adev,
  941. pi->sclk_dpm.soft_min_clk,
  942. PPSMC_MSG_SetSclkSoftMin);
  943. soft_max_clk = cz_get_sclk_level(adev,
  944. pi->sclk_dpm.soft_max_clk,
  945. PPSMC_MSG_SetSclkSoftMax);
  946. ret = cz_send_msg_to_smc_with_parameter(adev,
  947. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  948. if (ret)
  949. return -EINVAL;
  950. ret = cz_send_msg_to_smc_with_parameter(adev,
  951. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  952. if (ret)
  953. return -EINVAL;
  954. return 0;
  955. }
  956. /* TODO */
  957. static int cz_disable_cgpg(struct amdgpu_device *adev)
  958. {
  959. return 0;
  960. }
  961. /* TODO */
  962. static int cz_enable_cgpg(struct amdgpu_device *adev)
  963. {
  964. return 0;
  965. }
  966. /* TODO */
  967. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  968. {
  969. return 0;
  970. }
  971. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  972. {
  973. struct cz_power_info *pi = cz_get_pi(adev);
  974. uint32_t reg = 0;
  975. if (pi->caps_sq_ramping) {
  976. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  977. if (enable)
  978. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  979. else
  980. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  981. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  982. }
  983. if (pi->caps_db_ramping) {
  984. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  985. if (enable)
  986. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  987. else
  988. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  989. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  990. }
  991. if (pi->caps_td_ramping) {
  992. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  993. if (enable)
  994. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  995. else
  996. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  997. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  998. }
  999. if (pi->caps_tcp_ramping) {
  1000. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  1001. if (enable)
  1002. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  1003. else
  1004. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  1005. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  1006. }
  1007. }
  1008. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  1009. {
  1010. struct cz_power_info *pi = cz_get_pi(adev);
  1011. int ret;
  1012. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  1013. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  1014. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  1015. ret = cz_disable_cgpg(adev);
  1016. if (ret) {
  1017. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  1018. return -EINVAL;
  1019. }
  1020. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  1021. }
  1022. ret = cz_program_pt_config_registers(adev);
  1023. if (ret) {
  1024. DRM_ERROR("Di/Dt config failed\n");
  1025. return -EINVAL;
  1026. }
  1027. cz_do_enable_didt(adev, enable);
  1028. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  1029. ret = cz_enable_cgpg(adev);
  1030. if (ret) {
  1031. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  1032. return -EINVAL;
  1033. }
  1034. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1035. }
  1036. }
  1037. return 0;
  1038. }
  1039. /* TODO */
  1040. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1041. {
  1042. }
  1043. static void cz_update_current_ps(struct amdgpu_device *adev,
  1044. struct amdgpu_ps *rps)
  1045. {
  1046. struct cz_power_info *pi = cz_get_pi(adev);
  1047. struct cz_ps *ps = cz_get_ps(rps);
  1048. pi->current_ps = *ps;
  1049. pi->current_rps = *rps;
  1050. pi->current_rps.ps_priv = ps;
  1051. }
  1052. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1053. struct amdgpu_ps *rps)
  1054. {
  1055. struct cz_power_info *pi = cz_get_pi(adev);
  1056. struct cz_ps *ps = cz_get_ps(rps);
  1057. pi->requested_ps = *ps;
  1058. pi->requested_rps = *rps;
  1059. pi->requested_rps.ps_priv = ps;
  1060. }
  1061. /* PP arbiter support needed TODO */
  1062. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1063. struct amdgpu_ps *new_rps,
  1064. struct amdgpu_ps *old_rps)
  1065. {
  1066. struct cz_ps *ps = cz_get_ps(new_rps);
  1067. struct cz_power_info *pi = cz_get_pi(adev);
  1068. struct amdgpu_clock_and_voltage_limits *limits =
  1069. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1070. /* 10kHz memory clock */
  1071. uint32_t mclk = 0;
  1072. ps->force_high = false;
  1073. ps->need_dfs_bypass = true;
  1074. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1075. new_rps->evclk || new_rps->ecclk;
  1076. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1077. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1078. pi->battery_state = true;
  1079. else
  1080. pi->battery_state = false;
  1081. if (pi->caps_stable_power_state)
  1082. mclk = limits->mclk;
  1083. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1084. ps->force_high = true;
  1085. }
  1086. static int cz_dpm_enable(struct amdgpu_device *adev)
  1087. {
  1088. const char *chip_name;
  1089. int ret = 0;
  1090. /* renable will hang up SMU, so check first */
  1091. if (cz_check_for_dpm_enabled(adev))
  1092. return -EINVAL;
  1093. cz_program_voting_clients(adev);
  1094. switch (adev->asic_type) {
  1095. case CHIP_CARRIZO:
  1096. chip_name = "carrizo";
  1097. break;
  1098. case CHIP_STONEY:
  1099. chip_name = "stoney";
  1100. break;
  1101. default:
  1102. BUG();
  1103. }
  1104. ret = cz_start_dpm(adev);
  1105. if (ret) {
  1106. DRM_ERROR("%s DPM enable failed\n", chip_name);
  1107. return -EINVAL;
  1108. }
  1109. ret = cz_program_bootup_state(adev);
  1110. if (ret) {
  1111. DRM_ERROR("%s bootup state program failed\n", chip_name);
  1112. return -EINVAL;
  1113. }
  1114. ret = cz_enable_didt(adev, true);
  1115. if (ret) {
  1116. DRM_ERROR("%s enable di/dt failed\n", chip_name);
  1117. return -EINVAL;
  1118. }
  1119. cz_reset_acp_boot_level(adev);
  1120. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1121. return 0;
  1122. }
  1123. static int cz_dpm_hw_init(void *handle)
  1124. {
  1125. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1126. int ret = 0;
  1127. mutex_lock(&adev->pm.mutex);
  1128. /* smu init only needs to be called at startup, not resume.
  1129. * It should be in sw_init, but requires the fw info gathered
  1130. * in sw_init from other IP modules.
  1131. */
  1132. ret = cz_smu_init(adev);
  1133. if (ret) {
  1134. DRM_ERROR("amdgpu: smc initialization failed\n");
  1135. mutex_unlock(&adev->pm.mutex);
  1136. return ret;
  1137. }
  1138. /* do the actual fw loading */
  1139. ret = cz_smu_start(adev);
  1140. if (ret) {
  1141. DRM_ERROR("amdgpu: smc start failed\n");
  1142. mutex_unlock(&adev->pm.mutex);
  1143. return ret;
  1144. }
  1145. if (!amdgpu_dpm) {
  1146. adev->pm.dpm_enabled = false;
  1147. mutex_unlock(&adev->pm.mutex);
  1148. return ret;
  1149. }
  1150. /* cz dpm setup asic */
  1151. cz_dpm_setup_asic(adev);
  1152. /* cz dpm enable */
  1153. ret = cz_dpm_enable(adev);
  1154. if (ret)
  1155. adev->pm.dpm_enabled = false;
  1156. else
  1157. adev->pm.dpm_enabled = true;
  1158. mutex_unlock(&adev->pm.mutex);
  1159. return 0;
  1160. }
  1161. static int cz_dpm_disable(struct amdgpu_device *adev)
  1162. {
  1163. int ret = 0;
  1164. if (!cz_check_for_dpm_enabled(adev))
  1165. return -EINVAL;
  1166. ret = cz_enable_didt(adev, false);
  1167. if (ret) {
  1168. DRM_ERROR("disable di/dt failed\n");
  1169. return -EINVAL;
  1170. }
  1171. /* powerup blocks */
  1172. cz_dpm_powergate_uvd(adev, false);
  1173. cz_dpm_powergate_vce(adev, false);
  1174. cz_clear_voting_clients(adev);
  1175. cz_stop_dpm(adev);
  1176. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1177. return 0;
  1178. }
  1179. static int cz_dpm_hw_fini(void *handle)
  1180. {
  1181. int ret = 0;
  1182. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1183. mutex_lock(&adev->pm.mutex);
  1184. /* smu fini only needs to be called at teardown, not suspend.
  1185. * It should be in sw_fini, but we put it here for symmetry
  1186. * with smu init.
  1187. */
  1188. cz_smu_fini(adev);
  1189. if (adev->pm.dpm_enabled) {
  1190. ret = cz_dpm_disable(adev);
  1191. adev->pm.dpm.current_ps =
  1192. adev->pm.dpm.requested_ps =
  1193. adev->pm.dpm.boot_ps;
  1194. }
  1195. adev->pm.dpm_enabled = false;
  1196. mutex_unlock(&adev->pm.mutex);
  1197. return ret;
  1198. }
  1199. static int cz_dpm_suspend(void *handle)
  1200. {
  1201. int ret = 0;
  1202. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1203. if (adev->pm.dpm_enabled) {
  1204. mutex_lock(&adev->pm.mutex);
  1205. ret = cz_dpm_disable(adev);
  1206. adev->pm.dpm.current_ps =
  1207. adev->pm.dpm.requested_ps =
  1208. adev->pm.dpm.boot_ps;
  1209. mutex_unlock(&adev->pm.mutex);
  1210. }
  1211. return ret;
  1212. }
  1213. static int cz_dpm_resume(void *handle)
  1214. {
  1215. int ret = 0;
  1216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1217. mutex_lock(&adev->pm.mutex);
  1218. /* do the actual fw loading */
  1219. ret = cz_smu_start(adev);
  1220. if (ret) {
  1221. DRM_ERROR("amdgpu: smc start failed\n");
  1222. mutex_unlock(&adev->pm.mutex);
  1223. return ret;
  1224. }
  1225. if (!amdgpu_dpm) {
  1226. adev->pm.dpm_enabled = false;
  1227. mutex_unlock(&adev->pm.mutex);
  1228. return ret;
  1229. }
  1230. /* cz dpm setup asic */
  1231. cz_dpm_setup_asic(adev);
  1232. /* cz dpm enable */
  1233. ret = cz_dpm_enable(adev);
  1234. if (ret)
  1235. adev->pm.dpm_enabled = false;
  1236. else
  1237. adev->pm.dpm_enabled = true;
  1238. mutex_unlock(&adev->pm.mutex);
  1239. /* upon resume, re-compute the clocks */
  1240. if (adev->pm.dpm_enabled)
  1241. amdgpu_pm_compute_clocks(adev);
  1242. return 0;
  1243. }
  1244. static int cz_dpm_set_clockgating_state(void *handle,
  1245. enum amd_clockgating_state state)
  1246. {
  1247. return 0;
  1248. }
  1249. static int cz_dpm_set_powergating_state(void *handle,
  1250. enum amd_powergating_state state)
  1251. {
  1252. return 0;
  1253. }
  1254. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1255. {
  1256. int actual_temp = 0;
  1257. uint32_t val = RREG32_SMC(ixTHM_TCON_CUR_TMP);
  1258. uint32_t temp = REG_GET_FIELD(val, THM_TCON_CUR_TMP, CUR_TEMP);
  1259. if (REG_GET_FIELD(val, THM_TCON_CUR_TMP, CUR_TEMP_RANGE_SEL))
  1260. actual_temp = 1000 * ((temp / 8) - 49);
  1261. else
  1262. actual_temp = 1000 * (temp / 8);
  1263. return actual_temp;
  1264. }
  1265. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1266. {
  1267. struct cz_power_info *pi = cz_get_pi(adev);
  1268. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1269. struct amdgpu_ps *new_ps = &requested_ps;
  1270. cz_update_requested_ps(adev, new_ps);
  1271. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1272. &pi->current_rps);
  1273. return 0;
  1274. }
  1275. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1276. {
  1277. struct cz_power_info *pi = cz_get_pi(adev);
  1278. struct amdgpu_clock_and_voltage_limits *limits =
  1279. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1280. uint32_t clock, stable_ps_clock = 0;
  1281. clock = pi->sclk_dpm.soft_min_clk;
  1282. if (pi->caps_stable_power_state) {
  1283. stable_ps_clock = limits->sclk * 75 / 100;
  1284. if (clock < stable_ps_clock)
  1285. clock = stable_ps_clock;
  1286. }
  1287. if (clock != pi->sclk_dpm.soft_min_clk) {
  1288. pi->sclk_dpm.soft_min_clk = clock;
  1289. cz_send_msg_to_smc_with_parameter(adev,
  1290. PPSMC_MSG_SetSclkSoftMin,
  1291. cz_get_sclk_level(adev, clock,
  1292. PPSMC_MSG_SetSclkSoftMin));
  1293. }
  1294. if (pi->caps_stable_power_state &&
  1295. pi->sclk_dpm.soft_max_clk != clock) {
  1296. pi->sclk_dpm.soft_max_clk = clock;
  1297. cz_send_msg_to_smc_with_parameter(adev,
  1298. PPSMC_MSG_SetSclkSoftMax,
  1299. cz_get_sclk_level(adev, clock,
  1300. PPSMC_MSG_SetSclkSoftMax));
  1301. } else {
  1302. cz_send_msg_to_smc_with_parameter(adev,
  1303. PPSMC_MSG_SetSclkSoftMax,
  1304. cz_get_sclk_level(adev,
  1305. pi->sclk_dpm.soft_max_clk,
  1306. PPSMC_MSG_SetSclkSoftMax));
  1307. }
  1308. return 0;
  1309. }
  1310. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1311. {
  1312. struct cz_power_info *pi = cz_get_pi(adev);
  1313. if (pi->caps_sclk_ds) {
  1314. cz_send_msg_to_smc_with_parameter(adev,
  1315. PPSMC_MSG_SetMinDeepSleepSclk,
  1316. CZ_MIN_DEEP_SLEEP_SCLK);
  1317. }
  1318. return 0;
  1319. }
  1320. /* ?? without dal support, is this still needed in setpowerstate list*/
  1321. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1322. {
  1323. struct cz_power_info *pi = cz_get_pi(adev);
  1324. cz_send_msg_to_smc_with_parameter(adev,
  1325. PPSMC_MSG_SetWatermarkFrequency,
  1326. pi->sclk_dpm.soft_max_clk);
  1327. return 0;
  1328. }
  1329. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1330. {
  1331. int ret = 0;
  1332. struct cz_power_info *pi = cz_get_pi(adev);
  1333. /* also depend on dal NBPStateDisableRequired */
  1334. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1335. ret = cz_send_msg_to_smc_with_parameter(adev,
  1336. PPSMC_MSG_EnableAllSmuFeatures,
  1337. NB_DPM_MASK);
  1338. if (ret) {
  1339. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1340. return ret;
  1341. }
  1342. pi->nb_dpm_enabled = true;
  1343. }
  1344. return ret;
  1345. }
  1346. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1347. bool enable)
  1348. {
  1349. if (enable)
  1350. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1351. else
  1352. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1353. }
  1354. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1355. {
  1356. struct cz_power_info *pi = cz_get_pi(adev);
  1357. struct cz_ps *ps = &pi->requested_ps;
  1358. if (pi->sys_info.nb_dpm_enable) {
  1359. if (ps->force_high)
  1360. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1361. else
  1362. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1363. }
  1364. return 0;
  1365. }
  1366. /* with dpm enabled */
  1367. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1368. {
  1369. cz_dpm_update_sclk_limit(adev);
  1370. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1371. cz_dpm_set_watermark_threshold(adev);
  1372. cz_dpm_enable_nbdpm(adev);
  1373. cz_dpm_update_low_memory_pstate(adev);
  1374. return 0;
  1375. }
  1376. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1377. {
  1378. struct cz_power_info *pi = cz_get_pi(adev);
  1379. struct amdgpu_ps *ps = &pi->requested_rps;
  1380. cz_update_current_ps(adev, ps);
  1381. }
  1382. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1383. {
  1384. struct cz_power_info *pi = cz_get_pi(adev);
  1385. int ret = 0;
  1386. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1387. pi->sclk_dpm.soft_min_clk =
  1388. pi->sclk_dpm.soft_max_clk;
  1389. ret = cz_send_msg_to_smc_with_parameter(adev,
  1390. PPSMC_MSG_SetSclkSoftMin,
  1391. cz_get_sclk_level(adev,
  1392. pi->sclk_dpm.soft_min_clk,
  1393. PPSMC_MSG_SetSclkSoftMin));
  1394. if (ret)
  1395. return ret;
  1396. }
  1397. return ret;
  1398. }
  1399. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1400. {
  1401. struct cz_power_info *pi = cz_get_pi(adev);
  1402. int ret = 0;
  1403. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1404. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1405. ret = cz_send_msg_to_smc_with_parameter(adev,
  1406. PPSMC_MSG_SetSclkSoftMax,
  1407. cz_get_sclk_level(adev,
  1408. pi->sclk_dpm.soft_max_clk,
  1409. PPSMC_MSG_SetSclkSoftMax));
  1410. if (ret)
  1411. return ret;
  1412. }
  1413. return ret;
  1414. }
  1415. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1416. {
  1417. struct cz_power_info *pi = cz_get_pi(adev);
  1418. if (!pi->max_sclk_level) {
  1419. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1420. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1421. }
  1422. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1423. DRM_ERROR("Invalid max sclk level!\n");
  1424. return -EINVAL;
  1425. }
  1426. return pi->max_sclk_level;
  1427. }
  1428. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1429. {
  1430. struct cz_power_info *pi = cz_get_pi(adev);
  1431. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1432. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1433. uint32_t level = 0;
  1434. int ret = 0;
  1435. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1436. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1437. if (level < dep_table->count)
  1438. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1439. else
  1440. pi->sclk_dpm.soft_max_clk =
  1441. dep_table->entries[dep_table->count - 1].clk;
  1442. /* get min/max sclk soft value
  1443. * notify SMU to execute */
  1444. ret = cz_send_msg_to_smc_with_parameter(adev,
  1445. PPSMC_MSG_SetSclkSoftMin,
  1446. cz_get_sclk_level(adev,
  1447. pi->sclk_dpm.soft_min_clk,
  1448. PPSMC_MSG_SetSclkSoftMin));
  1449. if (ret)
  1450. return ret;
  1451. ret = cz_send_msg_to_smc_with_parameter(adev,
  1452. PPSMC_MSG_SetSclkSoftMax,
  1453. cz_get_sclk_level(adev,
  1454. pi->sclk_dpm.soft_max_clk,
  1455. PPSMC_MSG_SetSclkSoftMax));
  1456. if (ret)
  1457. return ret;
  1458. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1459. pi->sclk_dpm.soft_min_clk,
  1460. pi->sclk_dpm.soft_max_clk);
  1461. return 0;
  1462. }
  1463. static int cz_dpm_uvd_force_highest(struct amdgpu_device *adev)
  1464. {
  1465. struct cz_power_info *pi = cz_get_pi(adev);
  1466. int ret = 0;
  1467. if (pi->uvd_dpm.soft_min_clk != pi->uvd_dpm.soft_max_clk) {
  1468. pi->uvd_dpm.soft_min_clk =
  1469. pi->uvd_dpm.soft_max_clk;
  1470. ret = cz_send_msg_to_smc_with_parameter(adev,
  1471. PPSMC_MSG_SetUvdSoftMin,
  1472. cz_get_uvd_level(adev,
  1473. pi->uvd_dpm.soft_min_clk,
  1474. PPSMC_MSG_SetUvdSoftMin));
  1475. if (ret)
  1476. return ret;
  1477. }
  1478. return ret;
  1479. }
  1480. static int cz_dpm_uvd_force_lowest(struct amdgpu_device *adev)
  1481. {
  1482. struct cz_power_info *pi = cz_get_pi(adev);
  1483. int ret = 0;
  1484. if (pi->uvd_dpm.soft_max_clk != pi->uvd_dpm.soft_min_clk) {
  1485. pi->uvd_dpm.soft_max_clk = pi->uvd_dpm.soft_min_clk;
  1486. ret = cz_send_msg_to_smc_with_parameter(adev,
  1487. PPSMC_MSG_SetUvdSoftMax,
  1488. cz_get_uvd_level(adev,
  1489. pi->uvd_dpm.soft_max_clk,
  1490. PPSMC_MSG_SetUvdSoftMax));
  1491. if (ret)
  1492. return ret;
  1493. }
  1494. return ret;
  1495. }
  1496. static uint32_t cz_dpm_get_max_uvd_level(struct amdgpu_device *adev)
  1497. {
  1498. struct cz_power_info *pi = cz_get_pi(adev);
  1499. if (!pi->max_uvd_level) {
  1500. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  1501. pi->max_uvd_level = cz_get_argument(adev) + 1;
  1502. }
  1503. if (pi->max_uvd_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1504. DRM_ERROR("Invalid max uvd level!\n");
  1505. return -EINVAL;
  1506. }
  1507. return pi->max_uvd_level;
  1508. }
  1509. static int cz_dpm_unforce_uvd_dpm_levels(struct amdgpu_device *adev)
  1510. {
  1511. struct cz_power_info *pi = cz_get_pi(adev);
  1512. struct amdgpu_uvd_clock_voltage_dependency_table *dep_table =
  1513. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  1514. uint32_t level = 0;
  1515. int ret = 0;
  1516. pi->uvd_dpm.soft_min_clk = dep_table->entries[0].vclk;
  1517. level = cz_dpm_get_max_uvd_level(adev) - 1;
  1518. if (level < dep_table->count)
  1519. pi->uvd_dpm.soft_max_clk = dep_table->entries[level].vclk;
  1520. else
  1521. pi->uvd_dpm.soft_max_clk =
  1522. dep_table->entries[dep_table->count - 1].vclk;
  1523. /* get min/max sclk soft value
  1524. * notify SMU to execute */
  1525. ret = cz_send_msg_to_smc_with_parameter(adev,
  1526. PPSMC_MSG_SetUvdSoftMin,
  1527. cz_get_uvd_level(adev,
  1528. pi->uvd_dpm.soft_min_clk,
  1529. PPSMC_MSG_SetUvdSoftMin));
  1530. if (ret)
  1531. return ret;
  1532. ret = cz_send_msg_to_smc_with_parameter(adev,
  1533. PPSMC_MSG_SetUvdSoftMax,
  1534. cz_get_uvd_level(adev,
  1535. pi->uvd_dpm.soft_max_clk,
  1536. PPSMC_MSG_SetUvdSoftMax));
  1537. if (ret)
  1538. return ret;
  1539. DRM_DEBUG("DPM uvd unforce state min=%d, max=%d.\n",
  1540. pi->uvd_dpm.soft_min_clk,
  1541. pi->uvd_dpm.soft_max_clk);
  1542. return 0;
  1543. }
  1544. static int cz_dpm_vce_force_highest(struct amdgpu_device *adev)
  1545. {
  1546. struct cz_power_info *pi = cz_get_pi(adev);
  1547. int ret = 0;
  1548. if (pi->vce_dpm.soft_min_clk != pi->vce_dpm.soft_max_clk) {
  1549. pi->vce_dpm.soft_min_clk =
  1550. pi->vce_dpm.soft_max_clk;
  1551. ret = cz_send_msg_to_smc_with_parameter(adev,
  1552. PPSMC_MSG_SetEclkSoftMin,
  1553. cz_get_eclk_level(adev,
  1554. pi->vce_dpm.soft_min_clk,
  1555. PPSMC_MSG_SetEclkSoftMin));
  1556. if (ret)
  1557. return ret;
  1558. }
  1559. return ret;
  1560. }
  1561. static int cz_dpm_vce_force_lowest(struct amdgpu_device *adev)
  1562. {
  1563. struct cz_power_info *pi = cz_get_pi(adev);
  1564. int ret = 0;
  1565. if (pi->vce_dpm.soft_max_clk != pi->vce_dpm.soft_min_clk) {
  1566. pi->vce_dpm.soft_max_clk = pi->vce_dpm.soft_min_clk;
  1567. ret = cz_send_msg_to_smc_with_parameter(adev,
  1568. PPSMC_MSG_SetEclkSoftMax,
  1569. cz_get_uvd_level(adev,
  1570. pi->vce_dpm.soft_max_clk,
  1571. PPSMC_MSG_SetEclkSoftMax));
  1572. if (ret)
  1573. return ret;
  1574. }
  1575. return ret;
  1576. }
  1577. static uint32_t cz_dpm_get_max_vce_level(struct amdgpu_device *adev)
  1578. {
  1579. struct cz_power_info *pi = cz_get_pi(adev);
  1580. if (!pi->max_vce_level) {
  1581. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  1582. pi->max_vce_level = cz_get_argument(adev) + 1;
  1583. }
  1584. if (pi->max_vce_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1585. DRM_ERROR("Invalid max vce level!\n");
  1586. return -EINVAL;
  1587. }
  1588. return pi->max_vce_level;
  1589. }
  1590. static int cz_dpm_unforce_vce_dpm_levels(struct amdgpu_device *adev)
  1591. {
  1592. struct cz_power_info *pi = cz_get_pi(adev);
  1593. struct amdgpu_vce_clock_voltage_dependency_table *dep_table =
  1594. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1595. uint32_t level = 0;
  1596. int ret = 0;
  1597. pi->vce_dpm.soft_min_clk = dep_table->entries[0].ecclk;
  1598. level = cz_dpm_get_max_vce_level(adev) - 1;
  1599. if (level < dep_table->count)
  1600. pi->vce_dpm.soft_max_clk = dep_table->entries[level].ecclk;
  1601. else
  1602. pi->vce_dpm.soft_max_clk =
  1603. dep_table->entries[dep_table->count - 1].ecclk;
  1604. /* get min/max sclk soft value
  1605. * notify SMU to execute */
  1606. ret = cz_send_msg_to_smc_with_parameter(adev,
  1607. PPSMC_MSG_SetEclkSoftMin,
  1608. cz_get_eclk_level(adev,
  1609. pi->vce_dpm.soft_min_clk,
  1610. PPSMC_MSG_SetEclkSoftMin));
  1611. if (ret)
  1612. return ret;
  1613. ret = cz_send_msg_to_smc_with_parameter(adev,
  1614. PPSMC_MSG_SetEclkSoftMax,
  1615. cz_get_eclk_level(adev,
  1616. pi->vce_dpm.soft_max_clk,
  1617. PPSMC_MSG_SetEclkSoftMax));
  1618. if (ret)
  1619. return ret;
  1620. DRM_DEBUG("DPM vce unforce state min=%d, max=%d.\n",
  1621. pi->vce_dpm.soft_min_clk,
  1622. pi->vce_dpm.soft_max_clk);
  1623. return 0;
  1624. }
  1625. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1626. enum amdgpu_dpm_forced_level level)
  1627. {
  1628. int ret = 0;
  1629. switch (level) {
  1630. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1631. /* sclk */
  1632. ret = cz_dpm_unforce_dpm_levels(adev);
  1633. if (ret)
  1634. return ret;
  1635. ret = cz_dpm_force_highest(adev);
  1636. if (ret)
  1637. return ret;
  1638. /* uvd */
  1639. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1640. if (ret)
  1641. return ret;
  1642. ret = cz_dpm_uvd_force_highest(adev);
  1643. if (ret)
  1644. return ret;
  1645. /* vce */
  1646. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1647. if (ret)
  1648. return ret;
  1649. ret = cz_dpm_vce_force_highest(adev);
  1650. if (ret)
  1651. return ret;
  1652. break;
  1653. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1654. /* sclk */
  1655. ret = cz_dpm_unforce_dpm_levels(adev);
  1656. if (ret)
  1657. return ret;
  1658. ret = cz_dpm_force_lowest(adev);
  1659. if (ret)
  1660. return ret;
  1661. /* uvd */
  1662. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1663. if (ret)
  1664. return ret;
  1665. ret = cz_dpm_uvd_force_lowest(adev);
  1666. if (ret)
  1667. return ret;
  1668. /* vce */
  1669. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1670. if (ret)
  1671. return ret;
  1672. ret = cz_dpm_vce_force_lowest(adev);
  1673. if (ret)
  1674. return ret;
  1675. break;
  1676. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1677. /* sclk */
  1678. ret = cz_dpm_unforce_dpm_levels(adev);
  1679. if (ret)
  1680. return ret;
  1681. /* uvd */
  1682. ret = cz_dpm_unforce_uvd_dpm_levels(adev);
  1683. if (ret)
  1684. return ret;
  1685. /* vce */
  1686. ret = cz_dpm_unforce_vce_dpm_levels(adev);
  1687. if (ret)
  1688. return ret;
  1689. break;
  1690. default:
  1691. break;
  1692. }
  1693. adev->pm.dpm.forced_level = level;
  1694. return ret;
  1695. }
  1696. /* fix me, display configuration change lists here
  1697. * mostly dal related*/
  1698. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1699. {
  1700. }
  1701. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1702. {
  1703. struct cz_power_info *pi = cz_get_pi(adev);
  1704. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1705. if (low)
  1706. return requested_state->levels[0].sclk;
  1707. else
  1708. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1709. }
  1710. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1711. {
  1712. struct cz_power_info *pi = cz_get_pi(adev);
  1713. return pi->sys_info.bootup_uma_clk;
  1714. }
  1715. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1716. {
  1717. struct cz_power_info *pi = cz_get_pi(adev);
  1718. int ret = 0;
  1719. if (enable && pi->caps_uvd_dpm ) {
  1720. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1721. DRM_DEBUG("UVD DPM Enabled.\n");
  1722. ret = cz_send_msg_to_smc_with_parameter(adev,
  1723. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1724. } else {
  1725. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1726. DRM_DEBUG("UVD DPM Stopped\n");
  1727. ret = cz_send_msg_to_smc_with_parameter(adev,
  1728. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1729. }
  1730. return ret;
  1731. }
  1732. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1733. {
  1734. return cz_enable_uvd_dpm(adev, !gate);
  1735. }
  1736. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1737. {
  1738. struct cz_power_info *pi = cz_get_pi(adev);
  1739. int ret;
  1740. if (pi->uvd_power_gated == gate)
  1741. return;
  1742. pi->uvd_power_gated = gate;
  1743. if (gate) {
  1744. if (pi->caps_uvd_pg) {
  1745. /* disable clockgating so we can properly shut down the block */
  1746. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1747. AMD_CG_STATE_UNGATE);
  1748. if (ret) {
  1749. DRM_ERROR("UVD DPM Power Gating failed to set clockgating state\n");
  1750. return;
  1751. }
  1752. /* shutdown the UVD block */
  1753. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1754. AMD_PG_STATE_GATE);
  1755. if (ret) {
  1756. DRM_ERROR("UVD DPM Power Gating failed to set powergating state\n");
  1757. return;
  1758. }
  1759. }
  1760. cz_update_uvd_dpm(adev, gate);
  1761. if (pi->caps_uvd_pg) {
  1762. /* power off the UVD block */
  1763. ret = cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1764. if (ret) {
  1765. DRM_ERROR("UVD DPM Power Gating failed to send SMU PowerOFF message\n");
  1766. return;
  1767. }
  1768. }
  1769. } else {
  1770. if (pi->caps_uvd_pg) {
  1771. /* power on the UVD block */
  1772. if (pi->uvd_dynamic_pg)
  1773. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1774. else
  1775. ret = cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1776. if (ret) {
  1777. DRM_ERROR("UVD DPM Power Gating Failed to send SMU PowerON message\n");
  1778. return;
  1779. }
  1780. /* re-init the UVD block */
  1781. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1782. AMD_PG_STATE_UNGATE);
  1783. if (ret) {
  1784. DRM_ERROR("UVD DPM Power Gating Failed to set powergating state\n");
  1785. return;
  1786. }
  1787. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1788. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1789. AMD_CG_STATE_GATE);
  1790. if (ret) {
  1791. DRM_ERROR("UVD DPM Power Gating Failed to set clockgating state\n");
  1792. return;
  1793. }
  1794. }
  1795. cz_update_uvd_dpm(adev, gate);
  1796. }
  1797. }
  1798. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1799. {
  1800. struct cz_power_info *pi = cz_get_pi(adev);
  1801. int ret = 0;
  1802. if (enable && pi->caps_vce_dpm) {
  1803. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1804. DRM_DEBUG("VCE DPM Enabled.\n");
  1805. ret = cz_send_msg_to_smc_with_parameter(adev,
  1806. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1807. } else {
  1808. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1809. DRM_DEBUG("VCE DPM Stopped\n");
  1810. ret = cz_send_msg_to_smc_with_parameter(adev,
  1811. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1812. }
  1813. return ret;
  1814. }
  1815. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1816. {
  1817. struct cz_power_info *pi = cz_get_pi(adev);
  1818. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1819. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1820. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1821. if (pi->caps_stable_power_state) {
  1822. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1823. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1824. /* leave it as set by user */
  1825. /*pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;*/
  1826. }
  1827. cz_send_msg_to_smc_with_parameter(adev,
  1828. PPSMC_MSG_SetEclkHardMin,
  1829. cz_get_eclk_level(adev,
  1830. pi->vce_dpm.hard_min_clk,
  1831. PPSMC_MSG_SetEclkHardMin));
  1832. return 0;
  1833. }
  1834. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1835. {
  1836. struct cz_power_info *pi = cz_get_pi(adev);
  1837. if (pi->caps_vce_pg) {
  1838. if (pi->vce_power_gated != gate) {
  1839. if (gate) {
  1840. /* disable clockgating so we can properly shut down the block */
  1841. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1842. AMD_CG_STATE_UNGATE);
  1843. /* shutdown the VCE block */
  1844. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1845. AMD_PG_STATE_GATE);
  1846. cz_enable_vce_dpm(adev, false);
  1847. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF);
  1848. pi->vce_power_gated = true;
  1849. } else {
  1850. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1851. pi->vce_power_gated = false;
  1852. /* re-init the VCE block */
  1853. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1854. AMD_PG_STATE_UNGATE);
  1855. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1856. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1857. AMD_CG_STATE_GATE);
  1858. cz_update_vce_dpm(adev);
  1859. cz_enable_vce_dpm(adev, true);
  1860. }
  1861. } else {
  1862. if (! pi->vce_power_gated) {
  1863. cz_update_vce_dpm(adev);
  1864. }
  1865. }
  1866. } else { /*pi->caps_vce_pg*/
  1867. pi->vce_power_gated = gate;
  1868. cz_update_vce_dpm(adev);
  1869. cz_enable_vce_dpm(adev, !gate);
  1870. }
  1871. }
  1872. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1873. .name = "cz_dpm",
  1874. .early_init = cz_dpm_early_init,
  1875. .late_init = cz_dpm_late_init,
  1876. .sw_init = cz_dpm_sw_init,
  1877. .sw_fini = cz_dpm_sw_fini,
  1878. .hw_init = cz_dpm_hw_init,
  1879. .hw_fini = cz_dpm_hw_fini,
  1880. .suspend = cz_dpm_suspend,
  1881. .resume = cz_dpm_resume,
  1882. .is_idle = NULL,
  1883. .wait_for_idle = NULL,
  1884. .soft_reset = NULL,
  1885. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1886. .set_powergating_state = cz_dpm_set_powergating_state,
  1887. };
  1888. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1889. .get_temperature = cz_dpm_get_temperature,
  1890. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1891. .set_power_state = cz_dpm_set_power_state,
  1892. .post_set_power_state = cz_dpm_post_set_power_state,
  1893. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1894. .get_sclk = cz_dpm_get_sclk,
  1895. .get_mclk = cz_dpm_get_mclk,
  1896. .print_power_state = cz_dpm_print_power_state,
  1897. .debugfs_print_current_performance_level =
  1898. cz_dpm_debugfs_print_current_performance_level,
  1899. .force_performance_level = cz_dpm_force_dpm_level,
  1900. .vblank_too_short = NULL,
  1901. .powergate_uvd = cz_dpm_powergate_uvd,
  1902. .powergate_vce = cz_dpm_powergate_vce,
  1903. };
  1904. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1905. {
  1906. if (NULL == adev->pm.funcs)
  1907. adev->pm.funcs = &cz_dpm_funcs;
  1908. }