gfx_v8_0.c 241 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  144. {
  145. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  146. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  147. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  148. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  149. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  150. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  151. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  152. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  153. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  154. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  155. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  156. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  157. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  158. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  159. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  160. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  161. };
  162. static const u32 golden_settings_tonga_a11[] =
  163. {
  164. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  165. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  166. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  167. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  168. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  169. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  170. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  171. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  172. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  173. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  174. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  175. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  176. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  177. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  178. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  179. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  180. };
  181. static const u32 tonga_golden_common_all[] =
  182. {
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  185. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  186. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  187. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  190. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  191. };
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  195. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  196. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  200. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  201. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  205. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  215. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  216. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  219. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  220. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  221. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  223. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  251. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  252. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  253. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  254. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  255. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  256. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  257. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  258. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  259. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  260. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  263. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  266. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  267. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  268. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  269. };
  270. static const u32 golden_settings_polaris11_a11[] =
  271. {
  272. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  273. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  274. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  275. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  276. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  277. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  278. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  279. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  280. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  281. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  282. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  283. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  284. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  288. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  289. };
  290. static const u32 polaris11_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  294. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  298. };
  299. static const u32 golden_settings_polaris10_a11[] =
  300. {
  301. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  302. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  303. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  304. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  305. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  306. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  307. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  308. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  309. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  310. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  311. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  312. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  313. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  314. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  315. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  316. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  317. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  318. };
  319. static const u32 polaris10_golden_common_all[] =
  320. {
  321. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  322. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  323. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  324. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  325. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  328. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  329. };
  330. static const u32 fiji_golden_common_all[] =
  331. {
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  334. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  335. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  336. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  339. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  342. };
  343. static const u32 golden_settings_fiji_a10[] =
  344. {
  345. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  346. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  347. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  348. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  349. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  350. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  351. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  352. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  353. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  354. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  355. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  356. };
  357. static const u32 fiji_mgcg_cgcg_init[] =
  358. {
  359. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  365. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  366. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  370. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  380. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  381. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  383. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  384. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  385. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  386. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  388. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  389. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  390. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  391. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  392. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  393. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  394. };
  395. static const u32 golden_settings_iceland_a11[] =
  396. {
  397. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  398. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  399. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  400. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  401. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  402. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  403. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  404. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  405. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  406. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  407. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  408. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  409. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  410. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  411. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  412. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  413. };
  414. static const u32 iceland_golden_common_all[] =
  415. {
  416. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  417. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  418. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  419. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  420. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  423. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  424. };
  425. static const u32 iceland_mgcg_cgcg_init[] =
  426. {
  427. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  434. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  438. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  448. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  449. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  450. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  451. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  452. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  453. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  454. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  456. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  457. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  458. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  461. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  466. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  474. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  475. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  476. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  477. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  478. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  479. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  480. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  481. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  482. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  483. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  484. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  485. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  486. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  487. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  488. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  489. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  490. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  491. };
  492. static const u32 cz_golden_settings_a11[] =
  493. {
  494. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  495. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  496. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  497. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  498. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  499. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  500. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  501. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  502. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  503. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  504. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  505. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  506. };
  507. static const u32 cz_golden_common_all[] =
  508. {
  509. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  510. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  511. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  512. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  513. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  517. };
  518. static const u32 cz_mgcg_cgcg_init[] =
  519. {
  520. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  531. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  541. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  542. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  545. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  546. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  547. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  549. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  550. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  551. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  577. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  578. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  579. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  580. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  581. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  582. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  583. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  584. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  585. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  586. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  592. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  593. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  594. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  595. };
  596. static const u32 stoney_golden_settings_a11[] =
  597. {
  598. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  599. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  600. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  601. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  602. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  603. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  604. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  605. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  606. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  607. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  608. };
  609. static const u32 stoney_golden_common_all[] =
  610. {
  611. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  612. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  613. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  614. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  615. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  618. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  619. };
  620. static const u32 stoney_mgcg_cgcg_init[] =
  621. {
  622. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  623. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  624. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  627. };
  628. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  631. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  632. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  633. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  634. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  636. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  637. {
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. amdgpu_device_program_register_sequence(adev,
  641. iceland_mgcg_cgcg_init,
  642. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  643. amdgpu_device_program_register_sequence(adev,
  644. golden_settings_iceland_a11,
  645. ARRAY_SIZE(golden_settings_iceland_a11));
  646. amdgpu_device_program_register_sequence(adev,
  647. iceland_golden_common_all,
  648. ARRAY_SIZE(iceland_golden_common_all));
  649. break;
  650. case CHIP_FIJI:
  651. amdgpu_device_program_register_sequence(adev,
  652. fiji_mgcg_cgcg_init,
  653. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  654. amdgpu_device_program_register_sequence(adev,
  655. golden_settings_fiji_a10,
  656. ARRAY_SIZE(golden_settings_fiji_a10));
  657. amdgpu_device_program_register_sequence(adev,
  658. fiji_golden_common_all,
  659. ARRAY_SIZE(fiji_golden_common_all));
  660. break;
  661. case CHIP_TONGA:
  662. amdgpu_device_program_register_sequence(adev,
  663. tonga_mgcg_cgcg_init,
  664. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  665. amdgpu_device_program_register_sequence(adev,
  666. golden_settings_tonga_a11,
  667. ARRAY_SIZE(golden_settings_tonga_a11));
  668. amdgpu_device_program_register_sequence(adev,
  669. tonga_golden_common_all,
  670. ARRAY_SIZE(tonga_golden_common_all));
  671. break;
  672. case CHIP_POLARIS11:
  673. case CHIP_POLARIS12:
  674. amdgpu_device_program_register_sequence(adev,
  675. golden_settings_polaris11_a11,
  676. ARRAY_SIZE(golden_settings_polaris11_a11));
  677. amdgpu_device_program_register_sequence(adev,
  678. polaris11_golden_common_all,
  679. ARRAY_SIZE(polaris11_golden_common_all));
  680. break;
  681. case CHIP_POLARIS10:
  682. amdgpu_device_program_register_sequence(adev,
  683. golden_settings_polaris10_a11,
  684. ARRAY_SIZE(golden_settings_polaris10_a11));
  685. amdgpu_device_program_register_sequence(adev,
  686. polaris10_golden_common_all,
  687. ARRAY_SIZE(polaris10_golden_common_all));
  688. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  689. if (adev->pdev->revision == 0xc7 &&
  690. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  691. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  692. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  694. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  695. }
  696. break;
  697. case CHIP_CARRIZO:
  698. amdgpu_device_program_register_sequence(adev,
  699. cz_mgcg_cgcg_init,
  700. ARRAY_SIZE(cz_mgcg_cgcg_init));
  701. amdgpu_device_program_register_sequence(adev,
  702. cz_golden_settings_a11,
  703. ARRAY_SIZE(cz_golden_settings_a11));
  704. amdgpu_device_program_register_sequence(adev,
  705. cz_golden_common_all,
  706. ARRAY_SIZE(cz_golden_common_all));
  707. break;
  708. case CHIP_STONEY:
  709. amdgpu_device_program_register_sequence(adev,
  710. stoney_mgcg_cgcg_init,
  711. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  712. amdgpu_device_program_register_sequence(adev,
  713. stoney_golden_settings_a11,
  714. ARRAY_SIZE(stoney_golden_settings_a11));
  715. amdgpu_device_program_register_sequence(adev,
  716. stoney_golden_common_all,
  717. ARRAY_SIZE(stoney_golden_common_all));
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  724. {
  725. adev->gfx.scratch.num_reg = 8;
  726. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  727. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  728. }
  729. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. uint32_t scratch;
  733. uint32_t tmp = 0;
  734. unsigned i;
  735. int r;
  736. r = amdgpu_gfx_scratch_get(adev, &scratch);
  737. if (r) {
  738. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  739. return r;
  740. }
  741. WREG32(scratch, 0xCAFEDEAD);
  742. r = amdgpu_ring_alloc(ring, 3);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  745. ring->idx, r);
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  750. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  751. amdgpu_ring_write(ring, 0xDEADBEEF);
  752. amdgpu_ring_commit(ring);
  753. for (i = 0; i < adev->usec_timeout; i++) {
  754. tmp = RREG32(scratch);
  755. if (tmp == 0xDEADBEEF)
  756. break;
  757. DRM_UDELAY(1);
  758. }
  759. if (i < adev->usec_timeout) {
  760. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  761. ring->idx, i);
  762. } else {
  763. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  764. ring->idx, scratch, tmp);
  765. r = -EINVAL;
  766. }
  767. amdgpu_gfx_scratch_free(adev, scratch);
  768. return r;
  769. }
  770. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  771. {
  772. struct amdgpu_device *adev = ring->adev;
  773. struct amdgpu_ib ib;
  774. struct dma_fence *f = NULL;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. long r;
  778. r = amdgpu_gfx_scratch_get(adev, &scratch);
  779. if (r) {
  780. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  781. return r;
  782. }
  783. WREG32(scratch, 0xCAFEDEAD);
  784. memset(&ib, 0, sizeof(ib));
  785. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  786. if (r) {
  787. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  788. goto err1;
  789. }
  790. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  791. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  792. ib.ptr[2] = 0xDEADBEEF;
  793. ib.length_dw = 3;
  794. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  795. if (r)
  796. goto err2;
  797. r = dma_fence_wait_timeout(f, false, timeout);
  798. if (r == 0) {
  799. DRM_ERROR("amdgpu: IB test timed out.\n");
  800. r = -ETIMEDOUT;
  801. goto err2;
  802. } else if (r < 0) {
  803. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  804. goto err2;
  805. }
  806. tmp = RREG32(scratch);
  807. if (tmp == 0xDEADBEEF) {
  808. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  809. r = 0;
  810. } else {
  811. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  812. scratch, tmp);
  813. r = -EINVAL;
  814. }
  815. err2:
  816. amdgpu_ib_free(adev, &ib, NULL);
  817. dma_fence_put(f);
  818. err1:
  819. amdgpu_gfx_scratch_free(adev, scratch);
  820. return r;
  821. }
  822. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  823. {
  824. release_firmware(adev->gfx.pfp_fw);
  825. adev->gfx.pfp_fw = NULL;
  826. release_firmware(adev->gfx.me_fw);
  827. adev->gfx.me_fw = NULL;
  828. release_firmware(adev->gfx.ce_fw);
  829. adev->gfx.ce_fw = NULL;
  830. release_firmware(adev->gfx.rlc_fw);
  831. adev->gfx.rlc_fw = NULL;
  832. release_firmware(adev->gfx.mec_fw);
  833. adev->gfx.mec_fw = NULL;
  834. if ((adev->asic_type != CHIP_STONEY) &&
  835. (adev->asic_type != CHIP_TOPAZ))
  836. release_firmware(adev->gfx.mec2_fw);
  837. adev->gfx.mec2_fw = NULL;
  838. kfree(adev->gfx.rlc.register_list_format);
  839. }
  840. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  841. {
  842. const char *chip_name;
  843. char fw_name[30];
  844. int err;
  845. struct amdgpu_firmware_info *info = NULL;
  846. const struct common_firmware_header *header = NULL;
  847. const struct gfx_firmware_header_v1_0 *cp_hdr;
  848. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  849. unsigned int *tmp = NULL, i;
  850. DRM_DEBUG("\n");
  851. switch (adev->asic_type) {
  852. case CHIP_TOPAZ:
  853. chip_name = "topaz";
  854. break;
  855. case CHIP_TONGA:
  856. chip_name = "tonga";
  857. break;
  858. case CHIP_CARRIZO:
  859. chip_name = "carrizo";
  860. break;
  861. case CHIP_FIJI:
  862. chip_name = "fiji";
  863. break;
  864. case CHIP_POLARIS11:
  865. chip_name = "polaris11";
  866. break;
  867. case CHIP_POLARIS10:
  868. chip_name = "polaris10";
  869. break;
  870. case CHIP_POLARIS12:
  871. chip_name = "polaris12";
  872. break;
  873. case CHIP_STONEY:
  874. chip_name = "stoney";
  875. break;
  876. default:
  877. BUG();
  878. }
  879. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  881. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  882. if (err == -ENOENT) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  884. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  885. }
  886. } else {
  887. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  888. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  889. }
  890. if (err)
  891. goto out;
  892. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  893. if (err)
  894. goto out;
  895. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  896. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  897. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  898. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  900. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  901. if (err == -ENOENT) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  903. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  904. }
  905. } else {
  906. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  907. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  908. }
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  912. if (err)
  913. goto out;
  914. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  915. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  916. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  917. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  919. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  920. if (err == -ENOENT) {
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. }
  924. } else {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  926. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  927. }
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  934. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. /*
  937. * Support for MCBP/Virtualization in combination with chained IBs is
  938. * formal released on feature version #46
  939. */
  940. if (adev->gfx.ce_feature_version >= 46 &&
  941. adev->gfx.pfp_feature_version >= 46) {
  942. adev->virt.chained_ib_support = true;
  943. DRM_INFO("Chained IB support enabled!\n");
  944. } else
  945. adev->virt.chained_ib_support = false;
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  947. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  951. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  952. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  953. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  954. adev->gfx.rlc.save_and_restore_offset =
  955. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  956. adev->gfx.rlc.clear_state_descriptor_offset =
  957. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  958. adev->gfx.rlc.avail_scratch_ram_locations =
  959. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  960. adev->gfx.rlc.reg_restore_list_size =
  961. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  962. adev->gfx.rlc.reg_list_format_start =
  963. le32_to_cpu(rlc_hdr->reg_list_format_start);
  964. adev->gfx.rlc.reg_list_format_separate_start =
  965. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  966. adev->gfx.rlc.starting_offsets_start =
  967. le32_to_cpu(rlc_hdr->starting_offsets_start);
  968. adev->gfx.rlc.reg_list_format_size_bytes =
  969. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  970. adev->gfx.rlc.reg_list_size_bytes =
  971. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  972. adev->gfx.rlc.register_list_format =
  973. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  974. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  975. if (!adev->gfx.rlc.register_list_format) {
  976. err = -ENOMEM;
  977. goto out;
  978. }
  979. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  980. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  981. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  982. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  983. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  984. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  985. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  986. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  987. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  988. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  989. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  990. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  991. if (err == -ENOENT) {
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  993. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  994. }
  995. } else {
  996. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  997. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  998. }
  999. if (err)
  1000. goto out;
  1001. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1002. if (err)
  1003. goto out;
  1004. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1005. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1006. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1007. if ((adev->asic_type != CHIP_STONEY) &&
  1008. (adev->asic_type != CHIP_TOPAZ)) {
  1009. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1010. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1011. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1012. if (err == -ENOENT) {
  1013. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1014. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1015. }
  1016. } else {
  1017. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1018. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1019. }
  1020. if (!err) {
  1021. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1022. if (err)
  1023. goto out;
  1024. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1025. adev->gfx.mec2_fw->data;
  1026. adev->gfx.mec2_fw_version =
  1027. le32_to_cpu(cp_hdr->header.ucode_version);
  1028. adev->gfx.mec2_feature_version =
  1029. le32_to_cpu(cp_hdr->ucode_feature_version);
  1030. } else {
  1031. err = 0;
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. }
  1035. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1036. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1037. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1038. info->fw = adev->gfx.pfp_fw;
  1039. header = (const struct common_firmware_header *)info->fw->data;
  1040. adev->firmware.fw_size +=
  1041. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1042. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1043. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1044. info->fw = adev->gfx.me_fw;
  1045. header = (const struct common_firmware_header *)info->fw->data;
  1046. adev->firmware.fw_size +=
  1047. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1048. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1049. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1050. info->fw = adev->gfx.ce_fw;
  1051. header = (const struct common_firmware_header *)info->fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1054. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1055. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1056. info->fw = adev->gfx.rlc_fw;
  1057. header = (const struct common_firmware_header *)info->fw->data;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1060. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1061. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1062. info->fw = adev->gfx.mec_fw;
  1063. header = (const struct common_firmware_header *)info->fw->data;
  1064. adev->firmware.fw_size +=
  1065. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1066. /* we need account JT in */
  1067. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1068. adev->firmware.fw_size +=
  1069. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1070. if (amdgpu_sriov_vf(adev)) {
  1071. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1072. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1073. info->fw = adev->gfx.mec_fw;
  1074. adev->firmware.fw_size +=
  1075. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1076. }
  1077. if (adev->gfx.mec2_fw) {
  1078. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1079. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1080. info->fw = adev->gfx.mec2_fw;
  1081. header = (const struct common_firmware_header *)info->fw->data;
  1082. adev->firmware.fw_size +=
  1083. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1084. }
  1085. }
  1086. out:
  1087. if (err) {
  1088. dev_err(adev->dev,
  1089. "gfx8: Failed to load firmware \"%s\"\n",
  1090. fw_name);
  1091. release_firmware(adev->gfx.pfp_fw);
  1092. adev->gfx.pfp_fw = NULL;
  1093. release_firmware(adev->gfx.me_fw);
  1094. adev->gfx.me_fw = NULL;
  1095. release_firmware(adev->gfx.ce_fw);
  1096. adev->gfx.ce_fw = NULL;
  1097. release_firmware(adev->gfx.rlc_fw);
  1098. adev->gfx.rlc_fw = NULL;
  1099. release_firmware(adev->gfx.mec_fw);
  1100. adev->gfx.mec_fw = NULL;
  1101. release_firmware(adev->gfx.mec2_fw);
  1102. adev->gfx.mec2_fw = NULL;
  1103. }
  1104. return err;
  1105. }
  1106. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1107. volatile u32 *buffer)
  1108. {
  1109. u32 count = 0, i;
  1110. const struct cs_section_def *sect = NULL;
  1111. const struct cs_extent_def *ext = NULL;
  1112. if (adev->gfx.rlc.cs_data == NULL)
  1113. return;
  1114. if (buffer == NULL)
  1115. return;
  1116. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1117. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1118. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. buffer[count++] = cpu_to_le32(0x80000000);
  1121. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1122. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1123. if (sect->id == SECT_CONTEXT) {
  1124. buffer[count++] =
  1125. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1126. buffer[count++] = cpu_to_le32(ext->reg_index -
  1127. PACKET3_SET_CONTEXT_REG_START);
  1128. for (i = 0; i < ext->reg_count; i++)
  1129. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1130. } else {
  1131. return;
  1132. }
  1133. }
  1134. }
  1135. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1136. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1137. PACKET3_SET_CONTEXT_REG_START);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1139. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1140. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1142. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1143. buffer[count++] = cpu_to_le32(0);
  1144. }
  1145. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1146. {
  1147. const __le32 *fw_data;
  1148. volatile u32 *dst_ptr;
  1149. int me, i, max_me = 4;
  1150. u32 bo_offset = 0;
  1151. u32 table_offset, table_size;
  1152. if (adev->asic_type == CHIP_CARRIZO)
  1153. max_me = 5;
  1154. /* write the cp table buffer */
  1155. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1156. for (me = 0; me < max_me; me++) {
  1157. if (me == 0) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.ce_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 1) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.pfp_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 2) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.me_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. } else if (me == 3) {
  1182. const struct gfx_firmware_header_v1_0 *hdr =
  1183. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1184. fw_data = (const __le32 *)
  1185. (adev->gfx.mec_fw->data +
  1186. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1187. table_offset = le32_to_cpu(hdr->jt_offset);
  1188. table_size = le32_to_cpu(hdr->jt_size);
  1189. } else if (me == 4) {
  1190. const struct gfx_firmware_header_v1_0 *hdr =
  1191. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1192. fw_data = (const __le32 *)
  1193. (adev->gfx.mec2_fw->data +
  1194. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1195. table_offset = le32_to_cpu(hdr->jt_offset);
  1196. table_size = le32_to_cpu(hdr->jt_size);
  1197. }
  1198. for (i = 0; i < table_size; i ++) {
  1199. dst_ptr[bo_offset + i] =
  1200. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1201. }
  1202. bo_offset += table_size;
  1203. }
  1204. }
  1205. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1206. {
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1208. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1209. }
  1210. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1211. {
  1212. volatile u32 *dst_ptr;
  1213. u32 dws;
  1214. const struct cs_section_def *cs_data;
  1215. int r;
  1216. adev->gfx.rlc.cs_data = vi_cs_data;
  1217. cs_data = adev->gfx.rlc.cs_data;
  1218. if (cs_data) {
  1219. /* clear state block */
  1220. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1221. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. &adev->gfx.rlc.clear_state_obj,
  1224. &adev->gfx.rlc.clear_state_gpu_addr,
  1225. (void **)&adev->gfx.rlc.cs_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1228. gfx_v8_0_rlc_fini(adev);
  1229. return r;
  1230. }
  1231. /* set up the cs buffer */
  1232. dst_ptr = adev->gfx.rlc.cs_ptr;
  1233. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1236. }
  1237. if ((adev->asic_type == CHIP_CARRIZO) ||
  1238. (adev->asic_type == CHIP_STONEY)) {
  1239. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1240. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1241. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1242. &adev->gfx.rlc.cp_table_obj,
  1243. &adev->gfx.rlc.cp_table_gpu_addr,
  1244. (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1258. }
  1259. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1260. {
  1261. int r;
  1262. u32 *hpd;
  1263. size_t mec_hpd_size;
  1264. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1265. /* take ownership of the relevant compute queues */
  1266. amdgpu_gfx_compute_queue_acquire(adev);
  1267. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1268. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1269. AMDGPU_GEM_DOMAIN_GTT,
  1270. &adev->gfx.mec.hpd_eop_obj,
  1271. &adev->gfx.mec.hpd_eop_gpu_addr,
  1272. (void **)&hpd);
  1273. if (r) {
  1274. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1275. return r;
  1276. }
  1277. memset(hpd, 0, mec_hpd_size);
  1278. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1279. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1280. return 0;
  1281. }
  1282. static const u32 vgpr_init_compute_shader[] =
  1283. {
  1284. 0x7e000209, 0x7e020208,
  1285. 0x7e040207, 0x7e060206,
  1286. 0x7e080205, 0x7e0a0204,
  1287. 0x7e0c0203, 0x7e0e0202,
  1288. 0x7e100201, 0x7e120200,
  1289. 0x7e140209, 0x7e160208,
  1290. 0x7e180207, 0x7e1a0206,
  1291. 0x7e1c0205, 0x7e1e0204,
  1292. 0x7e200203, 0x7e220202,
  1293. 0x7e240201, 0x7e260200,
  1294. 0x7e280209, 0x7e2a0208,
  1295. 0x7e2c0207, 0x7e2e0206,
  1296. 0x7e300205, 0x7e320204,
  1297. 0x7e340203, 0x7e360202,
  1298. 0x7e380201, 0x7e3a0200,
  1299. 0x7e3c0209, 0x7e3e0208,
  1300. 0x7e400207, 0x7e420206,
  1301. 0x7e440205, 0x7e460204,
  1302. 0x7e480203, 0x7e4a0202,
  1303. 0x7e4c0201, 0x7e4e0200,
  1304. 0x7e500209, 0x7e520208,
  1305. 0x7e540207, 0x7e560206,
  1306. 0x7e580205, 0x7e5a0204,
  1307. 0x7e5c0203, 0x7e5e0202,
  1308. 0x7e600201, 0x7e620200,
  1309. 0x7e640209, 0x7e660208,
  1310. 0x7e680207, 0x7e6a0206,
  1311. 0x7e6c0205, 0x7e6e0204,
  1312. 0x7e700203, 0x7e720202,
  1313. 0x7e740201, 0x7e760200,
  1314. 0x7e780209, 0x7e7a0208,
  1315. 0x7e7c0207, 0x7e7e0206,
  1316. 0xbf8a0000, 0xbf810000,
  1317. };
  1318. static const u32 sgpr_init_compute_shader[] =
  1319. {
  1320. 0xbe8a0100, 0xbe8c0102,
  1321. 0xbe8e0104, 0xbe900106,
  1322. 0xbe920108, 0xbe940100,
  1323. 0xbe960102, 0xbe980104,
  1324. 0xbe9a0106, 0xbe9c0108,
  1325. 0xbe9e0100, 0xbea00102,
  1326. 0xbea20104, 0xbea40106,
  1327. 0xbea60108, 0xbea80100,
  1328. 0xbeaa0102, 0xbeac0104,
  1329. 0xbeae0106, 0xbeb00108,
  1330. 0xbeb20100, 0xbeb40102,
  1331. 0xbeb60104, 0xbeb80106,
  1332. 0xbeba0108, 0xbebc0100,
  1333. 0xbebe0102, 0xbec00104,
  1334. 0xbec20106, 0xbec40108,
  1335. 0xbec60100, 0xbec80102,
  1336. 0xbee60004, 0xbee70005,
  1337. 0xbeea0006, 0xbeeb0007,
  1338. 0xbee80008, 0xbee90009,
  1339. 0xbefc0000, 0xbf8a0000,
  1340. 0xbf810000, 0x00000000,
  1341. };
  1342. static const u32 vgpr_init_regs[] =
  1343. {
  1344. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1345. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1346. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1347. mmCOMPUTE_NUM_THREAD_Y, 1,
  1348. mmCOMPUTE_NUM_THREAD_Z, 1,
  1349. mmCOMPUTE_PGM_RSRC2, 20,
  1350. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1351. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1352. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1353. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1354. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1355. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1356. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1357. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1358. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1359. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1360. };
  1361. static const u32 sgpr1_init_regs[] =
  1362. {
  1363. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1364. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1365. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1366. mmCOMPUTE_NUM_THREAD_Y, 1,
  1367. mmCOMPUTE_NUM_THREAD_Z, 1,
  1368. mmCOMPUTE_PGM_RSRC2, 20,
  1369. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1370. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1371. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1372. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1373. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1374. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1375. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1376. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1377. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1378. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1379. };
  1380. static const u32 sgpr2_init_regs[] =
  1381. {
  1382. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1383. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1384. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1385. mmCOMPUTE_NUM_THREAD_Y, 1,
  1386. mmCOMPUTE_NUM_THREAD_Z, 1,
  1387. mmCOMPUTE_PGM_RSRC2, 20,
  1388. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1389. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1390. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1391. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1392. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1393. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1394. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1395. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1396. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1397. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1398. };
  1399. static const u32 sec_ded_counter_registers[] =
  1400. {
  1401. mmCPC_EDC_ATC_CNT,
  1402. mmCPC_EDC_SCRATCH_CNT,
  1403. mmCPC_EDC_UCODE_CNT,
  1404. mmCPF_EDC_ATC_CNT,
  1405. mmCPF_EDC_ROQ_CNT,
  1406. mmCPF_EDC_TAG_CNT,
  1407. mmCPG_EDC_ATC_CNT,
  1408. mmCPG_EDC_DMA_CNT,
  1409. mmCPG_EDC_TAG_CNT,
  1410. mmDC_EDC_CSINVOC_CNT,
  1411. mmDC_EDC_RESTORE_CNT,
  1412. mmDC_EDC_STATE_CNT,
  1413. mmGDS_EDC_CNT,
  1414. mmGDS_EDC_GRBM_CNT,
  1415. mmGDS_EDC_OA_DED,
  1416. mmSPI_EDC_CNT,
  1417. mmSQC_ATC_EDC_GATCL1_CNT,
  1418. mmSQC_EDC_CNT,
  1419. mmSQ_EDC_DED_CNT,
  1420. mmSQ_EDC_INFO,
  1421. mmSQ_EDC_SEC_CNT,
  1422. mmTCC_EDC_CNT,
  1423. mmTCP_ATC_EDC_GATCL1_CNT,
  1424. mmTCP_EDC_CNT,
  1425. mmTD_EDC_CNT
  1426. };
  1427. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1428. {
  1429. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1430. struct amdgpu_ib ib;
  1431. struct dma_fence *f = NULL;
  1432. int r, i;
  1433. u32 tmp;
  1434. unsigned total_size, vgpr_offset, sgpr_offset;
  1435. u64 gpu_addr;
  1436. /* only supported on CZ */
  1437. if (adev->asic_type != CHIP_CARRIZO)
  1438. return 0;
  1439. /* bail if the compute ring is not ready */
  1440. if (!ring->ready)
  1441. return 0;
  1442. tmp = RREG32(mmGB_EDC_MODE);
  1443. WREG32(mmGB_EDC_MODE, 0);
  1444. total_size =
  1445. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1446. total_size +=
  1447. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1448. total_size +=
  1449. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1450. total_size = ALIGN(total_size, 256);
  1451. vgpr_offset = total_size;
  1452. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1453. sgpr_offset = total_size;
  1454. total_size += sizeof(sgpr_init_compute_shader);
  1455. /* allocate an indirect buffer to put the commands in */
  1456. memset(&ib, 0, sizeof(ib));
  1457. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1458. if (r) {
  1459. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1460. return r;
  1461. }
  1462. /* load the compute shaders */
  1463. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1464. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1465. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1466. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1467. /* init the ib length to 0 */
  1468. ib.length_dw = 0;
  1469. /* VGPR */
  1470. /* write the register state for the compute dispatch */
  1471. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1472. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1473. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1474. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1475. }
  1476. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1477. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1478. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1479. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1480. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1481. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1482. /* write dispatch packet */
  1483. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1484. ib.ptr[ib.length_dw++] = 8; /* x */
  1485. ib.ptr[ib.length_dw++] = 1; /* y */
  1486. ib.ptr[ib.length_dw++] = 1; /* z */
  1487. ib.ptr[ib.length_dw++] =
  1488. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1489. /* write CS partial flush packet */
  1490. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1491. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1492. /* SGPR1 */
  1493. /* write the register state for the compute dispatch */
  1494. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1495. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1496. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1497. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1498. }
  1499. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1500. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1501. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1502. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1503. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1504. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1505. /* write dispatch packet */
  1506. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1507. ib.ptr[ib.length_dw++] = 8; /* x */
  1508. ib.ptr[ib.length_dw++] = 1; /* y */
  1509. ib.ptr[ib.length_dw++] = 1; /* z */
  1510. ib.ptr[ib.length_dw++] =
  1511. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1512. /* write CS partial flush packet */
  1513. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1514. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1515. /* SGPR2 */
  1516. /* write the register state for the compute dispatch */
  1517. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1518. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1519. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1520. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1521. }
  1522. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1523. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1524. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1525. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1526. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1527. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1528. /* write dispatch packet */
  1529. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1530. ib.ptr[ib.length_dw++] = 8; /* x */
  1531. ib.ptr[ib.length_dw++] = 1; /* y */
  1532. ib.ptr[ib.length_dw++] = 1; /* z */
  1533. ib.ptr[ib.length_dw++] =
  1534. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1535. /* write CS partial flush packet */
  1536. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1537. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1538. /* shedule the ib on the ring */
  1539. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1540. if (r) {
  1541. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1542. goto fail;
  1543. }
  1544. /* wait for the GPU to finish processing the IB */
  1545. r = dma_fence_wait(f, false);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1548. goto fail;
  1549. }
  1550. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1551. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1552. WREG32(mmGB_EDC_MODE, tmp);
  1553. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1554. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1555. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1556. /* read back registers to clear the counters */
  1557. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1558. RREG32(sec_ded_counter_registers[i]);
  1559. fail:
  1560. amdgpu_ib_free(adev, &ib, NULL);
  1561. dma_fence_put(f);
  1562. return r;
  1563. }
  1564. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1565. {
  1566. u32 gb_addr_config;
  1567. u32 mc_shared_chmap, mc_arb_ramcfg;
  1568. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1569. u32 tmp;
  1570. int ret;
  1571. switch (adev->asic_type) {
  1572. case CHIP_TOPAZ:
  1573. adev->gfx.config.max_shader_engines = 1;
  1574. adev->gfx.config.max_tile_pipes = 2;
  1575. adev->gfx.config.max_cu_per_sh = 6;
  1576. adev->gfx.config.max_sh_per_se = 1;
  1577. adev->gfx.config.max_backends_per_se = 2;
  1578. adev->gfx.config.max_texture_channel_caches = 2;
  1579. adev->gfx.config.max_gprs = 256;
  1580. adev->gfx.config.max_gs_threads = 32;
  1581. adev->gfx.config.max_hw_contexts = 8;
  1582. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1583. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1584. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1585. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1586. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1587. break;
  1588. case CHIP_FIJI:
  1589. adev->gfx.config.max_shader_engines = 4;
  1590. adev->gfx.config.max_tile_pipes = 16;
  1591. adev->gfx.config.max_cu_per_sh = 16;
  1592. adev->gfx.config.max_sh_per_se = 1;
  1593. adev->gfx.config.max_backends_per_se = 4;
  1594. adev->gfx.config.max_texture_channel_caches = 16;
  1595. adev->gfx.config.max_gprs = 256;
  1596. adev->gfx.config.max_gs_threads = 32;
  1597. adev->gfx.config.max_hw_contexts = 8;
  1598. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1599. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1600. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1601. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1602. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1603. break;
  1604. case CHIP_POLARIS11:
  1605. case CHIP_POLARIS12:
  1606. ret = amdgpu_atombios_get_gfx_info(adev);
  1607. if (ret)
  1608. return ret;
  1609. adev->gfx.config.max_gprs = 256;
  1610. adev->gfx.config.max_gs_threads = 32;
  1611. adev->gfx.config.max_hw_contexts = 8;
  1612. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1613. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1614. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1615. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1616. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1617. break;
  1618. case CHIP_POLARIS10:
  1619. ret = amdgpu_atombios_get_gfx_info(adev);
  1620. if (ret)
  1621. return ret;
  1622. adev->gfx.config.max_gprs = 256;
  1623. adev->gfx.config.max_gs_threads = 32;
  1624. adev->gfx.config.max_hw_contexts = 8;
  1625. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1626. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1627. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1628. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1629. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1630. break;
  1631. case CHIP_TONGA:
  1632. adev->gfx.config.max_shader_engines = 4;
  1633. adev->gfx.config.max_tile_pipes = 8;
  1634. adev->gfx.config.max_cu_per_sh = 8;
  1635. adev->gfx.config.max_sh_per_se = 1;
  1636. adev->gfx.config.max_backends_per_se = 2;
  1637. adev->gfx.config.max_texture_channel_caches = 8;
  1638. adev->gfx.config.max_gprs = 256;
  1639. adev->gfx.config.max_gs_threads = 32;
  1640. adev->gfx.config.max_hw_contexts = 8;
  1641. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1642. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1643. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1644. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1645. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1646. break;
  1647. case CHIP_CARRIZO:
  1648. adev->gfx.config.max_shader_engines = 1;
  1649. adev->gfx.config.max_tile_pipes = 2;
  1650. adev->gfx.config.max_sh_per_se = 1;
  1651. adev->gfx.config.max_backends_per_se = 2;
  1652. adev->gfx.config.max_cu_per_sh = 8;
  1653. adev->gfx.config.max_texture_channel_caches = 2;
  1654. adev->gfx.config.max_gprs = 256;
  1655. adev->gfx.config.max_gs_threads = 32;
  1656. adev->gfx.config.max_hw_contexts = 8;
  1657. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1658. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1659. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1660. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1661. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1662. break;
  1663. case CHIP_STONEY:
  1664. adev->gfx.config.max_shader_engines = 1;
  1665. adev->gfx.config.max_tile_pipes = 2;
  1666. adev->gfx.config.max_sh_per_se = 1;
  1667. adev->gfx.config.max_backends_per_se = 1;
  1668. adev->gfx.config.max_cu_per_sh = 3;
  1669. adev->gfx.config.max_texture_channel_caches = 2;
  1670. adev->gfx.config.max_gprs = 256;
  1671. adev->gfx.config.max_gs_threads = 16;
  1672. adev->gfx.config.max_hw_contexts = 8;
  1673. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1674. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1675. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1676. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1677. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1678. break;
  1679. default:
  1680. adev->gfx.config.max_shader_engines = 2;
  1681. adev->gfx.config.max_tile_pipes = 4;
  1682. adev->gfx.config.max_cu_per_sh = 2;
  1683. adev->gfx.config.max_sh_per_se = 1;
  1684. adev->gfx.config.max_backends_per_se = 2;
  1685. adev->gfx.config.max_texture_channel_caches = 4;
  1686. adev->gfx.config.max_gprs = 256;
  1687. adev->gfx.config.max_gs_threads = 32;
  1688. adev->gfx.config.max_hw_contexts = 8;
  1689. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1690. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1691. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1692. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1693. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1694. break;
  1695. }
  1696. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1697. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1698. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1699. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1700. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1701. if (adev->flags & AMD_IS_APU) {
  1702. /* Get memory bank mapping mode. */
  1703. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1704. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1705. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1706. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1707. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1708. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1709. /* Validate settings in case only one DIMM installed. */
  1710. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1711. dimm00_addr_map = 0;
  1712. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1713. dimm01_addr_map = 0;
  1714. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1715. dimm10_addr_map = 0;
  1716. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1717. dimm11_addr_map = 0;
  1718. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1719. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1720. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1721. adev->gfx.config.mem_row_size_in_kb = 2;
  1722. else
  1723. adev->gfx.config.mem_row_size_in_kb = 1;
  1724. } else {
  1725. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1726. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1727. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1728. adev->gfx.config.mem_row_size_in_kb = 4;
  1729. }
  1730. adev->gfx.config.shader_engine_tile_size = 32;
  1731. adev->gfx.config.num_gpus = 1;
  1732. adev->gfx.config.multi_gpu_tile_size = 64;
  1733. /* fix up row size */
  1734. switch (adev->gfx.config.mem_row_size_in_kb) {
  1735. case 1:
  1736. default:
  1737. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1738. break;
  1739. case 2:
  1740. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1741. break;
  1742. case 4:
  1743. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1744. break;
  1745. }
  1746. adev->gfx.config.gb_addr_config = gb_addr_config;
  1747. return 0;
  1748. }
  1749. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1750. int mec, int pipe, int queue)
  1751. {
  1752. int r;
  1753. unsigned irq_type;
  1754. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1755. ring = &adev->gfx.compute_ring[ring_id];
  1756. /* mec0 is me1 */
  1757. ring->me = mec + 1;
  1758. ring->pipe = pipe;
  1759. ring->queue = queue;
  1760. ring->ring_obj = NULL;
  1761. ring->use_doorbell = true;
  1762. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1763. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1764. + (ring_id * GFX8_MEC_HPD_SIZE);
  1765. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1766. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1767. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1768. + ring->pipe;
  1769. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1770. r = amdgpu_ring_init(adev, ring, 1024,
  1771. &adev->gfx.eop_irq, irq_type);
  1772. if (r)
  1773. return r;
  1774. return 0;
  1775. }
  1776. static int gfx_v8_0_sw_init(void *handle)
  1777. {
  1778. int i, j, k, r, ring_id;
  1779. struct amdgpu_ring *ring;
  1780. struct amdgpu_kiq *kiq;
  1781. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1782. switch (adev->asic_type) {
  1783. case CHIP_FIJI:
  1784. case CHIP_TONGA:
  1785. case CHIP_POLARIS11:
  1786. case CHIP_POLARIS12:
  1787. case CHIP_POLARIS10:
  1788. case CHIP_CARRIZO:
  1789. adev->gfx.mec.num_mec = 2;
  1790. break;
  1791. case CHIP_TOPAZ:
  1792. case CHIP_STONEY:
  1793. default:
  1794. adev->gfx.mec.num_mec = 1;
  1795. break;
  1796. }
  1797. adev->gfx.mec.num_pipe_per_mec = 4;
  1798. adev->gfx.mec.num_queue_per_pipe = 8;
  1799. /* KIQ event */
  1800. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1801. if (r)
  1802. return r;
  1803. /* EOP Event */
  1804. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1805. if (r)
  1806. return r;
  1807. /* Privileged reg */
  1808. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1809. &adev->gfx.priv_reg_irq);
  1810. if (r)
  1811. return r;
  1812. /* Privileged inst */
  1813. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1814. &adev->gfx.priv_inst_irq);
  1815. if (r)
  1816. return r;
  1817. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1818. gfx_v8_0_scratch_init(adev);
  1819. r = gfx_v8_0_init_microcode(adev);
  1820. if (r) {
  1821. DRM_ERROR("Failed to load gfx firmware!\n");
  1822. return r;
  1823. }
  1824. r = gfx_v8_0_rlc_init(adev);
  1825. if (r) {
  1826. DRM_ERROR("Failed to init rlc BOs!\n");
  1827. return r;
  1828. }
  1829. r = gfx_v8_0_mec_init(adev);
  1830. if (r) {
  1831. DRM_ERROR("Failed to init MEC BOs!\n");
  1832. return r;
  1833. }
  1834. /* set up the gfx ring */
  1835. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1836. ring = &adev->gfx.gfx_ring[i];
  1837. ring->ring_obj = NULL;
  1838. sprintf(ring->name, "gfx");
  1839. /* no gfx doorbells on iceland */
  1840. if (adev->asic_type != CHIP_TOPAZ) {
  1841. ring->use_doorbell = true;
  1842. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1843. }
  1844. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1845. AMDGPU_CP_IRQ_GFX_EOP);
  1846. if (r)
  1847. return r;
  1848. }
  1849. /* set up the compute queues - allocate horizontally across pipes */
  1850. ring_id = 0;
  1851. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1852. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1853. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1854. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1855. continue;
  1856. r = gfx_v8_0_compute_ring_init(adev,
  1857. ring_id,
  1858. i, k, j);
  1859. if (r)
  1860. return r;
  1861. ring_id++;
  1862. }
  1863. }
  1864. }
  1865. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1866. if (r) {
  1867. DRM_ERROR("Failed to init KIQ BOs!\n");
  1868. return r;
  1869. }
  1870. kiq = &adev->gfx.kiq;
  1871. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1872. if (r)
  1873. return r;
  1874. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1875. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1876. if (r)
  1877. return r;
  1878. /* reserve GDS, GWS and OA resource for gfx */
  1879. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1880. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1881. &adev->gds.gds_gfx_bo, NULL, NULL);
  1882. if (r)
  1883. return r;
  1884. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1885. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1886. &adev->gds.gws_gfx_bo, NULL, NULL);
  1887. if (r)
  1888. return r;
  1889. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1890. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1891. &adev->gds.oa_gfx_bo, NULL, NULL);
  1892. if (r)
  1893. return r;
  1894. adev->gfx.ce_ram_size = 0x8000;
  1895. r = gfx_v8_0_gpu_early_init(adev);
  1896. if (r)
  1897. return r;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_sw_fini(void *handle)
  1901. {
  1902. int i;
  1903. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1904. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1905. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1906. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1907. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1908. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1909. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1910. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1911. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1912. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1913. amdgpu_gfx_kiq_fini(adev);
  1914. gfx_v8_0_mec_fini(adev);
  1915. gfx_v8_0_rlc_fini(adev);
  1916. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1917. &adev->gfx.rlc.clear_state_gpu_addr,
  1918. (void **)&adev->gfx.rlc.cs_ptr);
  1919. if ((adev->asic_type == CHIP_CARRIZO) ||
  1920. (adev->asic_type == CHIP_STONEY)) {
  1921. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1922. &adev->gfx.rlc.cp_table_gpu_addr,
  1923. (void **)&adev->gfx.rlc.cp_table_ptr);
  1924. }
  1925. gfx_v8_0_free_microcode(adev);
  1926. return 0;
  1927. }
  1928. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1929. {
  1930. uint32_t *modearray, *mod2array;
  1931. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1932. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1933. u32 reg_offset;
  1934. modearray = adev->gfx.config.tile_mode_array;
  1935. mod2array = adev->gfx.config.macrotile_mode_array;
  1936. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1937. modearray[reg_offset] = 0;
  1938. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1939. mod2array[reg_offset] = 0;
  1940. switch (adev->asic_type) {
  1941. case CHIP_TOPAZ:
  1942. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1943. PIPE_CONFIG(ADDR_SURF_P2) |
  1944. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1945. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1946. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1947. PIPE_CONFIG(ADDR_SURF_P2) |
  1948. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1949. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1950. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1951. PIPE_CONFIG(ADDR_SURF_P2) |
  1952. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1953. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1954. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1955. PIPE_CONFIG(ADDR_SURF_P2) |
  1956. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1957. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1958. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1959. PIPE_CONFIG(ADDR_SURF_P2) |
  1960. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1961. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1962. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1963. PIPE_CONFIG(ADDR_SURF_P2) |
  1964. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1965. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1966. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1969. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1970. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1971. PIPE_CONFIG(ADDR_SURF_P2));
  1972. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1973. PIPE_CONFIG(ADDR_SURF_P2) |
  1974. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1975. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1976. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1977. PIPE_CONFIG(ADDR_SURF_P2) |
  1978. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1980. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1981. PIPE_CONFIG(ADDR_SURF_P2) |
  1982. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1983. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1984. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1985. PIPE_CONFIG(ADDR_SURF_P2) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1987. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1988. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1989. PIPE_CONFIG(ADDR_SURF_P2) |
  1990. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1991. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1992. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1993. PIPE_CONFIG(ADDR_SURF_P2) |
  1994. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1996. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1997. PIPE_CONFIG(ADDR_SURF_P2) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1999. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2000. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2001. PIPE_CONFIG(ADDR_SURF_P2) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2004. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2005. PIPE_CONFIG(ADDR_SURF_P2) |
  2006. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2007. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2008. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2009. PIPE_CONFIG(ADDR_SURF_P2) |
  2010. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2011. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2012. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2013. PIPE_CONFIG(ADDR_SURF_P2) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2015. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2016. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2017. PIPE_CONFIG(ADDR_SURF_P2) |
  2018. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2019. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2020. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2023. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2024. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2027. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2028. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2031. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2032. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2035. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2036. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2039. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2040. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2043. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2044. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2045. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2046. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2047. NUM_BANKS(ADDR_SURF_8_BANK));
  2048. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2051. NUM_BANKS(ADDR_SURF_8_BANK));
  2052. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2053. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2054. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2055. NUM_BANKS(ADDR_SURF_8_BANK));
  2056. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2057. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2058. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2059. NUM_BANKS(ADDR_SURF_8_BANK));
  2060. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2061. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2062. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2063. NUM_BANKS(ADDR_SURF_8_BANK));
  2064. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2065. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2066. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2067. NUM_BANKS(ADDR_SURF_8_BANK));
  2068. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2071. NUM_BANKS(ADDR_SURF_8_BANK));
  2072. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2073. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2074. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2075. NUM_BANKS(ADDR_SURF_16_BANK));
  2076. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2077. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2078. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2079. NUM_BANKS(ADDR_SURF_16_BANK));
  2080. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2081. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2082. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2083. NUM_BANKS(ADDR_SURF_16_BANK));
  2084. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2085. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2086. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2087. NUM_BANKS(ADDR_SURF_16_BANK));
  2088. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2091. NUM_BANKS(ADDR_SURF_16_BANK));
  2092. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2093. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2094. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2095. NUM_BANKS(ADDR_SURF_16_BANK));
  2096. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2097. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2098. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2099. NUM_BANKS(ADDR_SURF_8_BANK));
  2100. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2101. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2102. reg_offset != 23)
  2103. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2104. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2105. if (reg_offset != 7)
  2106. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2107. break;
  2108. case CHIP_FIJI:
  2109. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2110. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2111. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2113. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2115. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2117. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2119. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2121. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2123. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2125. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2126. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2127. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2129. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2130. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2131. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2133. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2135. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2137. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2139. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2141. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2143. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2144. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2145. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2146. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2147. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2148. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2149. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2150. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2151. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2152. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2153. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2154. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2155. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2156. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2157. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2159. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2160. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2161. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2162. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2163. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2164. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2165. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2166. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2167. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2168. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2169. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2171. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2173. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2174. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2175. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2176. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2177. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2178. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2179. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2181. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2182. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2183. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2185. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2187. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2189. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2190. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2191. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2193. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2194. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2195. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2197. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2199. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2201. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2202. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2203. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2205. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2206. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2207. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2210. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2211. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2215. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2218. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2219. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2222. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2223. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2227. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2229. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2231. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2234. NUM_BANKS(ADDR_SURF_8_BANK));
  2235. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2236. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2237. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2238. NUM_BANKS(ADDR_SURF_8_BANK));
  2239. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2240. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2241. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2242. NUM_BANKS(ADDR_SURF_8_BANK));
  2243. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_8_BANK));
  2247. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2250. NUM_BANKS(ADDR_SURF_8_BANK));
  2251. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2252. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2253. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2254. NUM_BANKS(ADDR_SURF_8_BANK));
  2255. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2258. NUM_BANKS(ADDR_SURF_8_BANK));
  2259. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2260. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2261. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2262. NUM_BANKS(ADDR_SURF_8_BANK));
  2263. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2264. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2265. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2266. NUM_BANKS(ADDR_SURF_8_BANK));
  2267. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2270. NUM_BANKS(ADDR_SURF_8_BANK));
  2271. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2272. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2273. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2274. NUM_BANKS(ADDR_SURF_8_BANK));
  2275. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2276. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2277. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2278. NUM_BANKS(ADDR_SURF_8_BANK));
  2279. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2280. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2281. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2282. NUM_BANKS(ADDR_SURF_8_BANK));
  2283. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2284. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2285. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2286. NUM_BANKS(ADDR_SURF_4_BANK));
  2287. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2288. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2289. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2290. if (reg_offset != 7)
  2291. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2292. break;
  2293. case CHIP_TONGA:
  2294. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2296. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2297. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2298. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2300. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2302. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2304. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2306. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2308. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2309. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2310. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2311. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2312. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2313. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2314. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2315. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2316. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2317. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2318. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2319. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2320. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2321. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2322. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2324. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2325. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2326. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2328. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2329. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2331. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2332. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2333. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2336. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2337. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2338. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2339. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2340. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2344. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2352. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2356. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2357. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2360. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2361. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2362. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2363. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2364. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2365. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2366. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2367. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2368. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2369. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2370. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2371. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2372. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2373. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2375. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2376. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2377. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2378. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2379. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2380. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2381. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2382. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2383. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2384. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2385. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2386. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2387. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2388. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2389. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2390. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2392. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2396. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2399. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2400. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2404. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2408. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2412. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2414. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2415. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2416. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2417. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2418. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2419. NUM_BANKS(ADDR_SURF_16_BANK));
  2420. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2421. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2422. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2423. NUM_BANKS(ADDR_SURF_16_BANK));
  2424. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2425. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2426. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK));
  2428. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2429. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2430. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2431. NUM_BANKS(ADDR_SURF_16_BANK));
  2432. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2433. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2434. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2435. NUM_BANKS(ADDR_SURF_16_BANK));
  2436. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2441. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2442. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2443. NUM_BANKS(ADDR_SURF_16_BANK));
  2444. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2445. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2446. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2447. NUM_BANKS(ADDR_SURF_16_BANK));
  2448. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2453. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2454. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2455. NUM_BANKS(ADDR_SURF_16_BANK));
  2456. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2457. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2458. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2459. NUM_BANKS(ADDR_SURF_16_BANK));
  2460. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2463. NUM_BANKS(ADDR_SURF_8_BANK));
  2464. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2465. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2466. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2467. NUM_BANKS(ADDR_SURF_4_BANK));
  2468. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2469. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2470. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2471. NUM_BANKS(ADDR_SURF_4_BANK));
  2472. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2473. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2474. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2475. if (reg_offset != 7)
  2476. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2477. break;
  2478. case CHIP_POLARIS11:
  2479. case CHIP_POLARIS12:
  2480. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2481. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2482. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2483. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2484. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2485. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2486. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2487. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2488. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2489. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2490. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2492. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2493. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2494. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2496. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2497. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2498. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2500. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2501. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2502. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2504. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2505. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2506. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2508. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2509. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2510. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2512. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2513. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2514. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2515. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2516. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2517. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2518. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2519. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2520. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2521. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2522. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2523. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2524. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2525. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2526. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2527. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2528. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2529. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2530. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2531. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2532. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2533. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2534. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2535. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2536. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2537. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2538. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2539. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2541. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2542. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2543. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2544. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2545. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2546. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2547. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2548. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2549. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2550. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2551. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2552. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2553. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2554. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2555. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2556. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2557. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2558. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2559. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2560. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2561. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2562. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2563. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2564. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2565. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2566. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2567. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2568. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2569. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2570. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2571. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2572. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2573. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2574. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2575. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2576. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2577. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2578. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2581. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2582. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2585. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2586. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2589. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2590. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2593. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2594. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2597. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2598. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2601. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2602. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2603. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2604. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2605. NUM_BANKS(ADDR_SURF_16_BANK));
  2606. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2607. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2608. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2609. NUM_BANKS(ADDR_SURF_16_BANK));
  2610. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2611. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2612. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2613. NUM_BANKS(ADDR_SURF_16_BANK));
  2614. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2615. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2616. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2617. NUM_BANKS(ADDR_SURF_16_BANK));
  2618. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2621. NUM_BANKS(ADDR_SURF_16_BANK));
  2622. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2623. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2624. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2625. NUM_BANKS(ADDR_SURF_16_BANK));
  2626. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2627. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2628. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2629. NUM_BANKS(ADDR_SURF_16_BANK));
  2630. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2633. NUM_BANKS(ADDR_SURF_16_BANK));
  2634. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2635. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2636. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2637. NUM_BANKS(ADDR_SURF_16_BANK));
  2638. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2639. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2640. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2641. NUM_BANKS(ADDR_SURF_16_BANK));
  2642. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2645. NUM_BANKS(ADDR_SURF_16_BANK));
  2646. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2647. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2648. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2649. NUM_BANKS(ADDR_SURF_16_BANK));
  2650. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2651. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2652. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2653. NUM_BANKS(ADDR_SURF_8_BANK));
  2654. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2657. NUM_BANKS(ADDR_SURF_4_BANK));
  2658. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2659. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2660. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2661. if (reg_offset != 7)
  2662. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2663. break;
  2664. case CHIP_POLARIS10:
  2665. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2666. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2667. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2668. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2669. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2671. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2672. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2673. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2675. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2676. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2677. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2679. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2680. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2681. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2682. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2683. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2684. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2685. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2686. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2687. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2688. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2689. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2690. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2691. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2692. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2693. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2694. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2695. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2696. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2697. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2698. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2699. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2700. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2702. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2703. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2704. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2706. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2707. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2709. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2710. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2711. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2715. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2718. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2719. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2723. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2727. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2728. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2729. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2730. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2731. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2732. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2733. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2734. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2735. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2736. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2737. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2738. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2739. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2740. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2741. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2742. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2743. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2744. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2745. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2746. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2747. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2749. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2750. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2751. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2752. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2753. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2754. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2755. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2756. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2757. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2758. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2759. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2760. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2761. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2762. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2763. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2766. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2767. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2770. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2771. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2774. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2775. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2778. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2779. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2782. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2783. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2785. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2786. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2787. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2788. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2789. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2790. NUM_BANKS(ADDR_SURF_16_BANK));
  2791. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2792. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2793. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2794. NUM_BANKS(ADDR_SURF_16_BANK));
  2795. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2796. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2797. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2798. NUM_BANKS(ADDR_SURF_16_BANK));
  2799. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2800. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2801. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2802. NUM_BANKS(ADDR_SURF_16_BANK));
  2803. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2804. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2805. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2806. NUM_BANKS(ADDR_SURF_16_BANK));
  2807. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2808. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2809. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2810. NUM_BANKS(ADDR_SURF_16_BANK));
  2811. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2812. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2813. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2814. NUM_BANKS(ADDR_SURF_16_BANK));
  2815. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2818. NUM_BANKS(ADDR_SURF_16_BANK));
  2819. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2820. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2821. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2822. NUM_BANKS(ADDR_SURF_16_BANK));
  2823. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2824. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2825. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2826. NUM_BANKS(ADDR_SURF_16_BANK));
  2827. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2828. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2829. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2830. NUM_BANKS(ADDR_SURF_16_BANK));
  2831. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2834. NUM_BANKS(ADDR_SURF_8_BANK));
  2835. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2838. NUM_BANKS(ADDR_SURF_4_BANK));
  2839. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2840. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2841. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2842. NUM_BANKS(ADDR_SURF_4_BANK));
  2843. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2844. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2845. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2846. if (reg_offset != 7)
  2847. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2848. break;
  2849. case CHIP_STONEY:
  2850. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2851. PIPE_CONFIG(ADDR_SURF_P2) |
  2852. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2853. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2854. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2855. PIPE_CONFIG(ADDR_SURF_P2) |
  2856. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2857. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2858. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P2) |
  2860. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2861. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2862. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P2) |
  2864. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2865. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2866. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2867. PIPE_CONFIG(ADDR_SURF_P2) |
  2868. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2869. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2870. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2871. PIPE_CONFIG(ADDR_SURF_P2) |
  2872. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2873. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2874. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2875. PIPE_CONFIG(ADDR_SURF_P2) |
  2876. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2877. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2878. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2879. PIPE_CONFIG(ADDR_SURF_P2));
  2880. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2881. PIPE_CONFIG(ADDR_SURF_P2) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2883. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2884. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2885. PIPE_CONFIG(ADDR_SURF_P2) |
  2886. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2887. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2888. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2889. PIPE_CONFIG(ADDR_SURF_P2) |
  2890. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2892. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2893. PIPE_CONFIG(ADDR_SURF_P2) |
  2894. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2896. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P2) |
  2898. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2900. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P2) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2904. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P2) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2908. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2909. PIPE_CONFIG(ADDR_SURF_P2) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2912. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2913. PIPE_CONFIG(ADDR_SURF_P2) |
  2914. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2915. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2916. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2917. PIPE_CONFIG(ADDR_SURF_P2) |
  2918. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2919. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2920. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2921. PIPE_CONFIG(ADDR_SURF_P2) |
  2922. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2923. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2924. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2925. PIPE_CONFIG(ADDR_SURF_P2) |
  2926. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2927. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2928. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2929. PIPE_CONFIG(ADDR_SURF_P2) |
  2930. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2931. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2932. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2933. PIPE_CONFIG(ADDR_SURF_P2) |
  2934. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2935. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2936. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2937. PIPE_CONFIG(ADDR_SURF_P2) |
  2938. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2939. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2940. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2941. PIPE_CONFIG(ADDR_SURF_P2) |
  2942. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2943. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2944. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2945. PIPE_CONFIG(ADDR_SURF_P2) |
  2946. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2947. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2948. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2952. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2955. NUM_BANKS(ADDR_SURF_8_BANK));
  2956. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2959. NUM_BANKS(ADDR_SURF_8_BANK));
  2960. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2963. NUM_BANKS(ADDR_SURF_8_BANK));
  2964. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2967. NUM_BANKS(ADDR_SURF_8_BANK));
  2968. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2969. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2970. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2971. NUM_BANKS(ADDR_SURF_8_BANK));
  2972. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2973. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2974. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2975. NUM_BANKS(ADDR_SURF_8_BANK));
  2976. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2977. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2978. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2979. NUM_BANKS(ADDR_SURF_8_BANK));
  2980. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2981. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2982. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2983. NUM_BANKS(ADDR_SURF_16_BANK));
  2984. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2985. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2986. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2987. NUM_BANKS(ADDR_SURF_16_BANK));
  2988. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2991. NUM_BANKS(ADDR_SURF_16_BANK));
  2992. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2993. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2994. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2995. NUM_BANKS(ADDR_SURF_16_BANK));
  2996. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2997. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2998. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2999. NUM_BANKS(ADDR_SURF_16_BANK));
  3000. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3001. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3002. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3003. NUM_BANKS(ADDR_SURF_16_BANK));
  3004. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3005. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3006. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3007. NUM_BANKS(ADDR_SURF_8_BANK));
  3008. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3009. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3010. reg_offset != 23)
  3011. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3012. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3013. if (reg_offset != 7)
  3014. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3015. break;
  3016. default:
  3017. dev_warn(adev->dev,
  3018. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3019. adev->asic_type);
  3020. case CHIP_CARRIZO:
  3021. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3025. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3026. PIPE_CONFIG(ADDR_SURF_P2) |
  3027. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3029. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3033. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3037. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3041. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3045. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3049. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3050. PIPE_CONFIG(ADDR_SURF_P2));
  3051. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3052. PIPE_CONFIG(ADDR_SURF_P2) |
  3053. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3055. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3056. PIPE_CONFIG(ADDR_SURF_P2) |
  3057. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3059. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3060. PIPE_CONFIG(ADDR_SURF_P2) |
  3061. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3063. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3064. PIPE_CONFIG(ADDR_SURF_P2) |
  3065. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3066. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3067. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3068. PIPE_CONFIG(ADDR_SURF_P2) |
  3069. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3070. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3071. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3072. PIPE_CONFIG(ADDR_SURF_P2) |
  3073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3075. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3076. PIPE_CONFIG(ADDR_SURF_P2) |
  3077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3079. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3080. PIPE_CONFIG(ADDR_SURF_P2) |
  3081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3083. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3084. PIPE_CONFIG(ADDR_SURF_P2) |
  3085. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3086. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3087. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3088. PIPE_CONFIG(ADDR_SURF_P2) |
  3089. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3090. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3091. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3092. PIPE_CONFIG(ADDR_SURF_P2) |
  3093. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3094. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3095. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3096. PIPE_CONFIG(ADDR_SURF_P2) |
  3097. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3098. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3099. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3100. PIPE_CONFIG(ADDR_SURF_P2) |
  3101. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3103. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3104. PIPE_CONFIG(ADDR_SURF_P2) |
  3105. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3107. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3108. PIPE_CONFIG(ADDR_SURF_P2) |
  3109. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3110. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3111. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3112. PIPE_CONFIG(ADDR_SURF_P2) |
  3113. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3115. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3116. PIPE_CONFIG(ADDR_SURF_P2) |
  3117. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3118. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3119. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3122. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3123. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3124. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3125. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3126. NUM_BANKS(ADDR_SURF_8_BANK));
  3127. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3128. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3129. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3130. NUM_BANKS(ADDR_SURF_8_BANK));
  3131. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3132. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3133. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3134. NUM_BANKS(ADDR_SURF_8_BANK));
  3135. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3136. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3137. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3138. NUM_BANKS(ADDR_SURF_8_BANK));
  3139. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3140. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3141. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3142. NUM_BANKS(ADDR_SURF_8_BANK));
  3143. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3144. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3145. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3146. NUM_BANKS(ADDR_SURF_8_BANK));
  3147. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3148. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3149. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3150. NUM_BANKS(ADDR_SURF_8_BANK));
  3151. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3152. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3153. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3154. NUM_BANKS(ADDR_SURF_16_BANK));
  3155. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3156. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3157. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3158. NUM_BANKS(ADDR_SURF_16_BANK));
  3159. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3160. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3161. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3162. NUM_BANKS(ADDR_SURF_16_BANK));
  3163. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3164. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3165. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3166. NUM_BANKS(ADDR_SURF_16_BANK));
  3167. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3168. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3169. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3170. NUM_BANKS(ADDR_SURF_16_BANK));
  3171. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3172. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3173. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3174. NUM_BANKS(ADDR_SURF_16_BANK));
  3175. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3176. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3177. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3178. NUM_BANKS(ADDR_SURF_8_BANK));
  3179. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3180. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3181. reg_offset != 23)
  3182. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3183. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3184. if (reg_offset != 7)
  3185. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3186. break;
  3187. }
  3188. }
  3189. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3190. u32 se_num, u32 sh_num, u32 instance)
  3191. {
  3192. u32 data;
  3193. if (instance == 0xffffffff)
  3194. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3195. else
  3196. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3197. if (se_num == 0xffffffff)
  3198. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3199. else
  3200. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3201. if (sh_num == 0xffffffff)
  3202. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3203. else
  3204. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3205. WREG32(mmGRBM_GFX_INDEX, data);
  3206. }
  3207. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3208. u32 me, u32 pipe, u32 q)
  3209. {
  3210. vi_srbm_select(adev, me, pipe, q, 0);
  3211. }
  3212. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3213. {
  3214. u32 data, mask;
  3215. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3216. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3217. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3218. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3219. adev->gfx.config.max_sh_per_se);
  3220. return (~data) & mask;
  3221. }
  3222. static void
  3223. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3224. {
  3225. switch (adev->asic_type) {
  3226. case CHIP_FIJI:
  3227. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3228. RB_XSEL2(1) | PKR_MAP(2) |
  3229. PKR_XSEL(1) | PKR_YSEL(1) |
  3230. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3231. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3232. SE_PAIR_YSEL(2);
  3233. break;
  3234. case CHIP_TONGA:
  3235. case CHIP_POLARIS10:
  3236. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3237. SE_XSEL(1) | SE_YSEL(1);
  3238. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3239. SE_PAIR_YSEL(2);
  3240. break;
  3241. case CHIP_TOPAZ:
  3242. case CHIP_CARRIZO:
  3243. *rconf |= RB_MAP_PKR0(2);
  3244. *rconf1 |= 0x0;
  3245. break;
  3246. case CHIP_POLARIS11:
  3247. case CHIP_POLARIS12:
  3248. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3249. SE_XSEL(1) | SE_YSEL(1);
  3250. *rconf1 |= 0x0;
  3251. break;
  3252. case CHIP_STONEY:
  3253. *rconf |= 0x0;
  3254. *rconf1 |= 0x0;
  3255. break;
  3256. default:
  3257. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3258. break;
  3259. }
  3260. }
  3261. static void
  3262. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3263. u32 raster_config, u32 raster_config_1,
  3264. unsigned rb_mask, unsigned num_rb)
  3265. {
  3266. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3267. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3268. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3269. unsigned rb_per_se = num_rb / num_se;
  3270. unsigned se_mask[4];
  3271. unsigned se;
  3272. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3273. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3274. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3275. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3276. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3277. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3278. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3279. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3280. (!se_mask[2] && !se_mask[3]))) {
  3281. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3282. if (!se_mask[0] && !se_mask[1]) {
  3283. raster_config_1 |=
  3284. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3285. } else {
  3286. raster_config_1 |=
  3287. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3288. }
  3289. }
  3290. for (se = 0; se < num_se; se++) {
  3291. unsigned raster_config_se = raster_config;
  3292. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3293. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3294. int idx = (se / 2) * 2;
  3295. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3296. raster_config_se &= ~SE_MAP_MASK;
  3297. if (!se_mask[idx]) {
  3298. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3299. } else {
  3300. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3301. }
  3302. }
  3303. pkr0_mask &= rb_mask;
  3304. pkr1_mask &= rb_mask;
  3305. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3306. raster_config_se &= ~PKR_MAP_MASK;
  3307. if (!pkr0_mask) {
  3308. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3309. } else {
  3310. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3311. }
  3312. }
  3313. if (rb_per_se >= 2) {
  3314. unsigned rb0_mask = 1 << (se * rb_per_se);
  3315. unsigned rb1_mask = rb0_mask << 1;
  3316. rb0_mask &= rb_mask;
  3317. rb1_mask &= rb_mask;
  3318. if (!rb0_mask || !rb1_mask) {
  3319. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3320. if (!rb0_mask) {
  3321. raster_config_se |=
  3322. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3323. } else {
  3324. raster_config_se |=
  3325. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3326. }
  3327. }
  3328. if (rb_per_se > 2) {
  3329. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3330. rb1_mask = rb0_mask << 1;
  3331. rb0_mask &= rb_mask;
  3332. rb1_mask &= rb_mask;
  3333. if (!rb0_mask || !rb1_mask) {
  3334. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3335. if (!rb0_mask) {
  3336. raster_config_se |=
  3337. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3338. } else {
  3339. raster_config_se |=
  3340. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3341. }
  3342. }
  3343. }
  3344. }
  3345. /* GRBM_GFX_INDEX has a different offset on VI */
  3346. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3347. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3348. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3349. }
  3350. /* GRBM_GFX_INDEX has a different offset on VI */
  3351. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3352. }
  3353. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3354. {
  3355. int i, j;
  3356. u32 data;
  3357. u32 raster_config = 0, raster_config_1 = 0;
  3358. u32 active_rbs = 0;
  3359. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3360. adev->gfx.config.max_sh_per_se;
  3361. unsigned num_rb_pipes;
  3362. mutex_lock(&adev->grbm_idx_mutex);
  3363. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3364. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3365. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3366. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3367. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3368. rb_bitmap_width_per_sh);
  3369. }
  3370. }
  3371. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3372. adev->gfx.config.backend_enable_mask = active_rbs;
  3373. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3374. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3375. adev->gfx.config.max_shader_engines, 16);
  3376. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3377. if (!adev->gfx.config.backend_enable_mask ||
  3378. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3379. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3380. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3381. } else {
  3382. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3383. adev->gfx.config.backend_enable_mask,
  3384. num_rb_pipes);
  3385. }
  3386. /* cache the values for userspace */
  3387. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3388. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3389. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3390. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3391. RREG32(mmCC_RB_BACKEND_DISABLE);
  3392. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3393. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3394. adev->gfx.config.rb_config[i][j].raster_config =
  3395. RREG32(mmPA_SC_RASTER_CONFIG);
  3396. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3397. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3398. }
  3399. }
  3400. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3401. mutex_unlock(&adev->grbm_idx_mutex);
  3402. }
  3403. /**
  3404. * gfx_v8_0_init_compute_vmid - gart enable
  3405. *
  3406. * @adev: amdgpu_device pointer
  3407. *
  3408. * Initialize compute vmid sh_mem registers
  3409. *
  3410. */
  3411. #define DEFAULT_SH_MEM_BASES (0x6000)
  3412. #define FIRST_COMPUTE_VMID (8)
  3413. #define LAST_COMPUTE_VMID (16)
  3414. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3415. {
  3416. int i;
  3417. uint32_t sh_mem_config;
  3418. uint32_t sh_mem_bases;
  3419. /*
  3420. * Configure apertures:
  3421. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3422. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3423. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3424. */
  3425. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3426. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3427. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3428. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3429. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3430. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3431. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3432. mutex_lock(&adev->srbm_mutex);
  3433. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3434. vi_srbm_select(adev, 0, 0, 0, i);
  3435. /* CP and shaders */
  3436. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3437. WREG32(mmSH_MEM_APE1_BASE, 1);
  3438. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3439. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3440. }
  3441. vi_srbm_select(adev, 0, 0, 0, 0);
  3442. mutex_unlock(&adev->srbm_mutex);
  3443. }
  3444. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3445. {
  3446. switch (adev->asic_type) {
  3447. default:
  3448. adev->gfx.config.double_offchip_lds_buf = 1;
  3449. break;
  3450. case CHIP_CARRIZO:
  3451. case CHIP_STONEY:
  3452. adev->gfx.config.double_offchip_lds_buf = 0;
  3453. break;
  3454. }
  3455. }
  3456. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3457. {
  3458. u32 tmp, sh_static_mem_cfg;
  3459. int i;
  3460. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3461. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3462. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3463. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3464. gfx_v8_0_tiling_mode_table_init(adev);
  3465. gfx_v8_0_setup_rb(adev);
  3466. gfx_v8_0_get_cu_info(adev);
  3467. gfx_v8_0_config_init(adev);
  3468. /* XXX SH_MEM regs */
  3469. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3470. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3471. SWIZZLE_ENABLE, 1);
  3472. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3473. ELEMENT_SIZE, 1);
  3474. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3475. INDEX_STRIDE, 3);
  3476. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3477. mutex_lock(&adev->srbm_mutex);
  3478. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3479. vi_srbm_select(adev, 0, 0, 0, i);
  3480. /* CP and shaders */
  3481. if (i == 0) {
  3482. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3483. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3484. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3485. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3486. WREG32(mmSH_MEM_CONFIG, tmp);
  3487. WREG32(mmSH_MEM_BASES, 0);
  3488. } else {
  3489. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3490. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3491. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3492. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3493. WREG32(mmSH_MEM_CONFIG, tmp);
  3494. tmp = adev->gmc.shared_aperture_start >> 48;
  3495. WREG32(mmSH_MEM_BASES, tmp);
  3496. }
  3497. WREG32(mmSH_MEM_APE1_BASE, 1);
  3498. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3499. }
  3500. vi_srbm_select(adev, 0, 0, 0, 0);
  3501. mutex_unlock(&adev->srbm_mutex);
  3502. gfx_v8_0_init_compute_vmid(adev);
  3503. mutex_lock(&adev->grbm_idx_mutex);
  3504. /*
  3505. * making sure that the following register writes will be broadcasted
  3506. * to all the shaders
  3507. */
  3508. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3509. WREG32(mmPA_SC_FIFO_SIZE,
  3510. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3511. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3512. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3513. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3514. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3515. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3516. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3517. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3518. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3519. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3520. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3521. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3522. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3523. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3524. mutex_unlock(&adev->grbm_idx_mutex);
  3525. }
  3526. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3527. {
  3528. u32 i, j, k;
  3529. u32 mask;
  3530. mutex_lock(&adev->grbm_idx_mutex);
  3531. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3532. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3533. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3534. for (k = 0; k < adev->usec_timeout; k++) {
  3535. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3536. break;
  3537. udelay(1);
  3538. }
  3539. if (k == adev->usec_timeout) {
  3540. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3541. 0xffffffff, 0xffffffff);
  3542. mutex_unlock(&adev->grbm_idx_mutex);
  3543. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3544. i, j);
  3545. return;
  3546. }
  3547. }
  3548. }
  3549. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3550. mutex_unlock(&adev->grbm_idx_mutex);
  3551. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3552. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3553. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3554. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3555. for (k = 0; k < adev->usec_timeout; k++) {
  3556. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3557. break;
  3558. udelay(1);
  3559. }
  3560. }
  3561. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3562. bool enable)
  3563. {
  3564. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3565. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3566. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3567. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3568. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3569. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3570. }
  3571. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3572. {
  3573. /* csib */
  3574. WREG32(mmRLC_CSIB_ADDR_HI,
  3575. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3576. WREG32(mmRLC_CSIB_ADDR_LO,
  3577. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3578. WREG32(mmRLC_CSIB_LENGTH,
  3579. adev->gfx.rlc.clear_state_size);
  3580. }
  3581. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3582. int ind_offset,
  3583. int list_size,
  3584. int *unique_indices,
  3585. int *indices_count,
  3586. int max_indices,
  3587. int *ind_start_offsets,
  3588. int *offset_count,
  3589. int max_offset)
  3590. {
  3591. int indices;
  3592. bool new_entry = true;
  3593. for (; ind_offset < list_size; ind_offset++) {
  3594. if (new_entry) {
  3595. new_entry = false;
  3596. ind_start_offsets[*offset_count] = ind_offset;
  3597. *offset_count = *offset_count + 1;
  3598. BUG_ON(*offset_count >= max_offset);
  3599. }
  3600. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3601. new_entry = true;
  3602. continue;
  3603. }
  3604. ind_offset += 2;
  3605. /* look for the matching indice */
  3606. for (indices = 0;
  3607. indices < *indices_count;
  3608. indices++) {
  3609. if (unique_indices[indices] ==
  3610. register_list_format[ind_offset])
  3611. break;
  3612. }
  3613. if (indices >= *indices_count) {
  3614. unique_indices[*indices_count] =
  3615. register_list_format[ind_offset];
  3616. indices = *indices_count;
  3617. *indices_count = *indices_count + 1;
  3618. BUG_ON(*indices_count >= max_indices);
  3619. }
  3620. register_list_format[ind_offset] = indices;
  3621. }
  3622. }
  3623. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3624. {
  3625. int i, temp, data;
  3626. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3627. int indices_count = 0;
  3628. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3629. int offset_count = 0;
  3630. int list_size;
  3631. unsigned int *register_list_format =
  3632. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3633. if (!register_list_format)
  3634. return -ENOMEM;
  3635. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3636. adev->gfx.rlc.reg_list_format_size_bytes);
  3637. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3638. RLC_FormatDirectRegListLength,
  3639. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3640. unique_indices,
  3641. &indices_count,
  3642. ARRAY_SIZE(unique_indices),
  3643. indirect_start_offsets,
  3644. &offset_count,
  3645. ARRAY_SIZE(indirect_start_offsets));
  3646. /* save and restore list */
  3647. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3648. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3649. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3650. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3651. /* indirect list */
  3652. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3653. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3654. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3655. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3656. list_size = list_size >> 1;
  3657. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3658. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3659. /* starting offsets starts */
  3660. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3661. adev->gfx.rlc.starting_offsets_start);
  3662. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3663. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3664. indirect_start_offsets[i]);
  3665. /* unique indices */
  3666. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3667. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3668. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3669. if (unique_indices[i] != 0) {
  3670. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3671. WREG32(data + i, unique_indices[i] >> 20);
  3672. }
  3673. }
  3674. kfree(register_list_format);
  3675. return 0;
  3676. }
  3677. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3678. {
  3679. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3680. }
  3681. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3682. {
  3683. uint32_t data;
  3684. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3685. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3686. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3687. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3688. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3689. WREG32(mmRLC_PG_DELAY, data);
  3690. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3691. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3692. }
  3693. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3694. bool enable)
  3695. {
  3696. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3697. }
  3698. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3699. bool enable)
  3700. {
  3701. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3702. }
  3703. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3704. {
  3705. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3706. }
  3707. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3708. {
  3709. if ((adev->asic_type == CHIP_CARRIZO) ||
  3710. (adev->asic_type == CHIP_STONEY)) {
  3711. gfx_v8_0_init_csb(adev);
  3712. gfx_v8_0_init_save_restore_list(adev);
  3713. gfx_v8_0_enable_save_restore_machine(adev);
  3714. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3715. gfx_v8_0_init_power_gating(adev);
  3716. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3717. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3718. (adev->asic_type == CHIP_POLARIS12)) {
  3719. gfx_v8_0_init_csb(adev);
  3720. gfx_v8_0_init_save_restore_list(adev);
  3721. gfx_v8_0_enable_save_restore_machine(adev);
  3722. gfx_v8_0_init_power_gating(adev);
  3723. }
  3724. }
  3725. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3726. {
  3727. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3728. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3729. gfx_v8_0_wait_for_rlc_serdes(adev);
  3730. }
  3731. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3732. {
  3733. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3734. udelay(50);
  3735. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3736. udelay(50);
  3737. }
  3738. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3739. {
  3740. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3741. /* carrizo do enable cp interrupt after cp inited */
  3742. if (!(adev->flags & AMD_IS_APU))
  3743. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3744. udelay(50);
  3745. }
  3746. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3747. {
  3748. const struct rlc_firmware_header_v2_0 *hdr;
  3749. const __le32 *fw_data;
  3750. unsigned i, fw_size;
  3751. if (!adev->gfx.rlc_fw)
  3752. return -EINVAL;
  3753. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3754. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3755. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3756. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3757. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3758. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3759. for (i = 0; i < fw_size; i++)
  3760. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3761. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3762. return 0;
  3763. }
  3764. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3765. {
  3766. int r;
  3767. u32 tmp;
  3768. gfx_v8_0_rlc_stop(adev);
  3769. /* disable CG */
  3770. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3771. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3772. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3773. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3774. if (adev->asic_type == CHIP_POLARIS11 ||
  3775. adev->asic_type == CHIP_POLARIS10 ||
  3776. adev->asic_type == CHIP_POLARIS12) {
  3777. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3778. tmp &= ~0x3;
  3779. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3780. }
  3781. /* disable PG */
  3782. WREG32(mmRLC_PG_CNTL, 0);
  3783. gfx_v8_0_rlc_reset(adev);
  3784. gfx_v8_0_init_pg(adev);
  3785. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3786. /* legacy rlc firmware loading */
  3787. r = gfx_v8_0_rlc_load_microcode(adev);
  3788. if (r)
  3789. return r;
  3790. }
  3791. gfx_v8_0_rlc_start(adev);
  3792. return 0;
  3793. }
  3794. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3795. {
  3796. int i;
  3797. u32 tmp = RREG32(mmCP_ME_CNTL);
  3798. if (enable) {
  3799. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3800. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3801. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3802. } else {
  3803. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3804. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3805. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3806. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3807. adev->gfx.gfx_ring[i].ready = false;
  3808. }
  3809. WREG32(mmCP_ME_CNTL, tmp);
  3810. udelay(50);
  3811. }
  3812. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3813. {
  3814. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3815. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3816. const struct gfx_firmware_header_v1_0 *me_hdr;
  3817. const __le32 *fw_data;
  3818. unsigned i, fw_size;
  3819. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3820. return -EINVAL;
  3821. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3822. adev->gfx.pfp_fw->data;
  3823. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3824. adev->gfx.ce_fw->data;
  3825. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3826. adev->gfx.me_fw->data;
  3827. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3828. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3829. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3830. gfx_v8_0_cp_gfx_enable(adev, false);
  3831. /* PFP */
  3832. fw_data = (const __le32 *)
  3833. (adev->gfx.pfp_fw->data +
  3834. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3835. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3836. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3837. for (i = 0; i < fw_size; i++)
  3838. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3839. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3840. /* CE */
  3841. fw_data = (const __le32 *)
  3842. (adev->gfx.ce_fw->data +
  3843. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3844. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3845. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3846. for (i = 0; i < fw_size; i++)
  3847. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3848. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3849. /* ME */
  3850. fw_data = (const __le32 *)
  3851. (adev->gfx.me_fw->data +
  3852. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3853. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3854. WREG32(mmCP_ME_RAM_WADDR, 0);
  3855. for (i = 0; i < fw_size; i++)
  3856. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3857. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3858. return 0;
  3859. }
  3860. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3861. {
  3862. u32 count = 0;
  3863. const struct cs_section_def *sect = NULL;
  3864. const struct cs_extent_def *ext = NULL;
  3865. /* begin clear state */
  3866. count += 2;
  3867. /* context control state */
  3868. count += 3;
  3869. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3870. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3871. if (sect->id == SECT_CONTEXT)
  3872. count += 2 + ext->reg_count;
  3873. else
  3874. return 0;
  3875. }
  3876. }
  3877. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3878. count += 4;
  3879. /* end clear state */
  3880. count += 2;
  3881. /* clear state */
  3882. count += 2;
  3883. return count;
  3884. }
  3885. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3886. {
  3887. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3888. const struct cs_section_def *sect = NULL;
  3889. const struct cs_extent_def *ext = NULL;
  3890. int r, i;
  3891. /* init the CP */
  3892. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3893. WREG32(mmCP_ENDIAN_SWAP, 0);
  3894. WREG32(mmCP_DEVICE_ID, 1);
  3895. gfx_v8_0_cp_gfx_enable(adev, true);
  3896. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3897. if (r) {
  3898. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3899. return r;
  3900. }
  3901. /* clear state buffer */
  3902. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3903. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3904. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3905. amdgpu_ring_write(ring, 0x80000000);
  3906. amdgpu_ring_write(ring, 0x80000000);
  3907. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3908. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3909. if (sect->id == SECT_CONTEXT) {
  3910. amdgpu_ring_write(ring,
  3911. PACKET3(PACKET3_SET_CONTEXT_REG,
  3912. ext->reg_count));
  3913. amdgpu_ring_write(ring,
  3914. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3915. for (i = 0; i < ext->reg_count; i++)
  3916. amdgpu_ring_write(ring, ext->extent[i]);
  3917. }
  3918. }
  3919. }
  3920. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3921. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3922. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3923. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3924. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3925. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3926. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3927. amdgpu_ring_write(ring, 0);
  3928. /* init the CE partitions */
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3930. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3931. amdgpu_ring_write(ring, 0x8000);
  3932. amdgpu_ring_write(ring, 0x8000);
  3933. amdgpu_ring_commit(ring);
  3934. return 0;
  3935. }
  3936. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3937. {
  3938. u32 tmp;
  3939. /* no gfx doorbells on iceland */
  3940. if (adev->asic_type == CHIP_TOPAZ)
  3941. return;
  3942. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3943. if (ring->use_doorbell) {
  3944. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3945. DOORBELL_OFFSET, ring->doorbell_index);
  3946. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3947. DOORBELL_HIT, 0);
  3948. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3949. DOORBELL_EN, 1);
  3950. } else {
  3951. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3952. }
  3953. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3954. if (adev->flags & AMD_IS_APU)
  3955. return;
  3956. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3957. DOORBELL_RANGE_LOWER,
  3958. AMDGPU_DOORBELL_GFX_RING0);
  3959. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3960. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3961. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3962. }
  3963. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3964. {
  3965. struct amdgpu_ring *ring;
  3966. u32 tmp;
  3967. u32 rb_bufsz;
  3968. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3969. int r;
  3970. /* Set the write pointer delay */
  3971. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3972. /* set the RB to use vmid 0 */
  3973. WREG32(mmCP_RB_VMID, 0);
  3974. /* Set ring buffer size */
  3975. ring = &adev->gfx.gfx_ring[0];
  3976. rb_bufsz = order_base_2(ring->ring_size / 8);
  3977. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3978. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3979. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3980. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3981. #ifdef __BIG_ENDIAN
  3982. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3983. #endif
  3984. WREG32(mmCP_RB0_CNTL, tmp);
  3985. /* Initialize the ring buffer's read and write pointers */
  3986. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3987. ring->wptr = 0;
  3988. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3989. /* set the wb address wether it's enabled or not */
  3990. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3991. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3992. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3993. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3994. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3995. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3996. mdelay(1);
  3997. WREG32(mmCP_RB0_CNTL, tmp);
  3998. rb_addr = ring->gpu_addr >> 8;
  3999. WREG32(mmCP_RB0_BASE, rb_addr);
  4000. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4001. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4002. /* start the ring */
  4003. amdgpu_ring_clear_ring(ring);
  4004. gfx_v8_0_cp_gfx_start(adev);
  4005. ring->ready = true;
  4006. r = amdgpu_ring_test_ring(ring);
  4007. if (r)
  4008. ring->ready = false;
  4009. return r;
  4010. }
  4011. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4012. {
  4013. int i;
  4014. if (enable) {
  4015. WREG32(mmCP_MEC_CNTL, 0);
  4016. } else {
  4017. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4018. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4019. adev->gfx.compute_ring[i].ready = false;
  4020. adev->gfx.kiq.ring.ready = false;
  4021. }
  4022. udelay(50);
  4023. }
  4024. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4025. {
  4026. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4027. const __le32 *fw_data;
  4028. unsigned i, fw_size;
  4029. if (!adev->gfx.mec_fw)
  4030. return -EINVAL;
  4031. gfx_v8_0_cp_compute_enable(adev, false);
  4032. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4033. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4034. fw_data = (const __le32 *)
  4035. (adev->gfx.mec_fw->data +
  4036. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4037. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4038. /* MEC1 */
  4039. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4040. for (i = 0; i < fw_size; i++)
  4041. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4042. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4043. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4044. if (adev->gfx.mec2_fw) {
  4045. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4046. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4047. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4048. fw_data = (const __le32 *)
  4049. (adev->gfx.mec2_fw->data +
  4050. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4051. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4052. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4053. for (i = 0; i < fw_size; i++)
  4054. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4055. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4056. }
  4057. return 0;
  4058. }
  4059. /* KIQ functions */
  4060. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4061. {
  4062. uint32_t tmp;
  4063. struct amdgpu_device *adev = ring->adev;
  4064. /* tell RLC which is KIQ queue */
  4065. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4066. tmp &= 0xffffff00;
  4067. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4068. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4069. tmp |= 0x80;
  4070. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4071. }
  4072. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4073. {
  4074. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4075. uint32_t scratch, tmp = 0;
  4076. uint64_t queue_mask = 0;
  4077. int r, i;
  4078. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4079. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4080. continue;
  4081. /* This situation may be hit in the future if a new HW
  4082. * generation exposes more than 64 queues. If so, the
  4083. * definition of queue_mask needs updating */
  4084. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4085. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4086. break;
  4087. }
  4088. queue_mask |= (1ull << i);
  4089. }
  4090. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4091. if (r) {
  4092. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4093. return r;
  4094. }
  4095. WREG32(scratch, 0xCAFEDEAD);
  4096. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4097. if (r) {
  4098. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4099. amdgpu_gfx_scratch_free(adev, scratch);
  4100. return r;
  4101. }
  4102. /* set resources */
  4103. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4104. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4105. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4106. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4107. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4108. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4109. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4110. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4111. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4112. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4113. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4114. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4115. /* map queues */
  4116. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4117. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4118. amdgpu_ring_write(kiq_ring,
  4119. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4120. amdgpu_ring_write(kiq_ring,
  4121. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4122. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4123. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4124. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4125. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4126. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4127. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4128. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4129. }
  4130. /* write to scratch for completion */
  4131. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4132. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4133. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4134. amdgpu_ring_commit(kiq_ring);
  4135. for (i = 0; i < adev->usec_timeout; i++) {
  4136. tmp = RREG32(scratch);
  4137. if (tmp == 0xDEADBEEF)
  4138. break;
  4139. DRM_UDELAY(1);
  4140. }
  4141. if (i >= adev->usec_timeout) {
  4142. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4143. scratch, tmp);
  4144. r = -EINVAL;
  4145. }
  4146. amdgpu_gfx_scratch_free(adev, scratch);
  4147. return r;
  4148. }
  4149. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4150. {
  4151. int i, r = 0;
  4152. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4153. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4154. for (i = 0; i < adev->usec_timeout; i++) {
  4155. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4156. break;
  4157. udelay(1);
  4158. }
  4159. if (i == adev->usec_timeout)
  4160. r = -ETIMEDOUT;
  4161. }
  4162. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4163. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4164. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4165. return r;
  4166. }
  4167. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4168. {
  4169. struct amdgpu_device *adev = ring->adev;
  4170. struct vi_mqd *mqd = ring->mqd_ptr;
  4171. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4172. uint32_t tmp;
  4173. mqd->header = 0xC0310800;
  4174. mqd->compute_pipelinestat_enable = 0x00000001;
  4175. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4176. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4177. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4178. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4179. mqd->compute_misc_reserved = 0x00000003;
  4180. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4181. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4182. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4183. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4184. eop_base_addr = ring->eop_gpu_addr >> 8;
  4185. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4186. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4187. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4188. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4189. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4190. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4191. mqd->cp_hqd_eop_control = tmp;
  4192. /* enable doorbell? */
  4193. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4194. CP_HQD_PQ_DOORBELL_CONTROL,
  4195. DOORBELL_EN,
  4196. ring->use_doorbell ? 1 : 0);
  4197. mqd->cp_hqd_pq_doorbell_control = tmp;
  4198. /* set the pointer to the MQD */
  4199. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4200. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4201. /* set MQD vmid to 0 */
  4202. tmp = RREG32(mmCP_MQD_CONTROL);
  4203. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4204. mqd->cp_mqd_control = tmp;
  4205. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4206. hqd_gpu_addr = ring->gpu_addr >> 8;
  4207. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4208. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4209. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4210. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4211. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4212. (order_base_2(ring->ring_size / 4) - 1));
  4213. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4214. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4215. #ifdef __BIG_ENDIAN
  4216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4217. #endif
  4218. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4219. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4220. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4222. mqd->cp_hqd_pq_control = tmp;
  4223. /* set the wb address whether it's enabled or not */
  4224. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4225. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4226. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4227. upper_32_bits(wb_gpu_addr) & 0xffff;
  4228. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4229. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4230. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4231. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4232. tmp = 0;
  4233. /* enable the doorbell if requested */
  4234. if (ring->use_doorbell) {
  4235. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4236. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4237. DOORBELL_OFFSET, ring->doorbell_index);
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4239. DOORBELL_EN, 1);
  4240. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4241. DOORBELL_SOURCE, 0);
  4242. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4243. DOORBELL_HIT, 0);
  4244. }
  4245. mqd->cp_hqd_pq_doorbell_control = tmp;
  4246. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4247. ring->wptr = 0;
  4248. mqd->cp_hqd_pq_wptr = ring->wptr;
  4249. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4250. /* set the vmid for the queue */
  4251. mqd->cp_hqd_vmid = 0;
  4252. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4253. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4254. mqd->cp_hqd_persistent_state = tmp;
  4255. /* set MTYPE */
  4256. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4257. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4258. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4259. mqd->cp_hqd_ib_control = tmp;
  4260. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4261. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4262. mqd->cp_hqd_iq_timer = tmp;
  4263. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4264. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4265. mqd->cp_hqd_ctx_save_control = tmp;
  4266. /* defaults */
  4267. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4268. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4269. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4270. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4271. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4272. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4273. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4274. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4275. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4276. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4277. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4278. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4279. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4280. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4281. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4282. /* activate the queue */
  4283. mqd->cp_hqd_active = 1;
  4284. return 0;
  4285. }
  4286. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4287. struct vi_mqd *mqd)
  4288. {
  4289. uint32_t mqd_reg;
  4290. uint32_t *mqd_data;
  4291. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4292. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4293. /* disable wptr polling */
  4294. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4295. /* program all HQD registers */
  4296. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4297. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4298. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4299. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4300. * on ASICs that do not support context-save.
  4301. * EOP writes/reads can start anywhere in the ring.
  4302. */
  4303. if (adev->asic_type != CHIP_TONGA) {
  4304. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4305. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4306. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4307. }
  4308. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4309. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4310. /* activate the HQD */
  4311. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4312. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4313. return 0;
  4314. }
  4315. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4316. {
  4317. struct amdgpu_device *adev = ring->adev;
  4318. struct vi_mqd *mqd = ring->mqd_ptr;
  4319. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4320. gfx_v8_0_kiq_setting(ring);
  4321. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4322. /* reset MQD to a clean status */
  4323. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4324. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4325. /* reset ring buffer */
  4326. ring->wptr = 0;
  4327. amdgpu_ring_clear_ring(ring);
  4328. mutex_lock(&adev->srbm_mutex);
  4329. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4330. gfx_v8_0_mqd_commit(adev, mqd);
  4331. vi_srbm_select(adev, 0, 0, 0, 0);
  4332. mutex_unlock(&adev->srbm_mutex);
  4333. } else {
  4334. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4335. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4336. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4337. mutex_lock(&adev->srbm_mutex);
  4338. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4339. gfx_v8_0_mqd_init(ring);
  4340. gfx_v8_0_mqd_commit(adev, mqd);
  4341. vi_srbm_select(adev, 0, 0, 0, 0);
  4342. mutex_unlock(&adev->srbm_mutex);
  4343. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4344. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4345. }
  4346. return 0;
  4347. }
  4348. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4349. {
  4350. struct amdgpu_device *adev = ring->adev;
  4351. struct vi_mqd *mqd = ring->mqd_ptr;
  4352. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4353. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4354. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4355. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4356. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4357. mutex_lock(&adev->srbm_mutex);
  4358. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4359. gfx_v8_0_mqd_init(ring);
  4360. vi_srbm_select(adev, 0, 0, 0, 0);
  4361. mutex_unlock(&adev->srbm_mutex);
  4362. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4363. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4364. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4365. /* reset MQD to a clean status */
  4366. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4367. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4368. /* reset ring buffer */
  4369. ring->wptr = 0;
  4370. amdgpu_ring_clear_ring(ring);
  4371. } else {
  4372. amdgpu_ring_clear_ring(ring);
  4373. }
  4374. return 0;
  4375. }
  4376. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4377. {
  4378. if (adev->asic_type > CHIP_TONGA) {
  4379. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4380. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4381. }
  4382. /* enable doorbells */
  4383. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4384. }
  4385. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4386. {
  4387. struct amdgpu_ring *ring = NULL;
  4388. int r = 0, i;
  4389. gfx_v8_0_cp_compute_enable(adev, true);
  4390. ring = &adev->gfx.kiq.ring;
  4391. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4392. if (unlikely(r != 0))
  4393. goto done;
  4394. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4395. if (!r) {
  4396. r = gfx_v8_0_kiq_init_queue(ring);
  4397. amdgpu_bo_kunmap(ring->mqd_obj);
  4398. ring->mqd_ptr = NULL;
  4399. }
  4400. amdgpu_bo_unreserve(ring->mqd_obj);
  4401. if (r)
  4402. goto done;
  4403. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4404. ring = &adev->gfx.compute_ring[i];
  4405. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4406. if (unlikely(r != 0))
  4407. goto done;
  4408. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4409. if (!r) {
  4410. r = gfx_v8_0_kcq_init_queue(ring);
  4411. amdgpu_bo_kunmap(ring->mqd_obj);
  4412. ring->mqd_ptr = NULL;
  4413. }
  4414. amdgpu_bo_unreserve(ring->mqd_obj);
  4415. if (r)
  4416. goto done;
  4417. }
  4418. gfx_v8_0_set_mec_doorbell_range(adev);
  4419. r = gfx_v8_0_kiq_kcq_enable(adev);
  4420. if (r)
  4421. goto done;
  4422. /* Test KIQ */
  4423. ring = &adev->gfx.kiq.ring;
  4424. ring->ready = true;
  4425. r = amdgpu_ring_test_ring(ring);
  4426. if (r) {
  4427. ring->ready = false;
  4428. goto done;
  4429. }
  4430. /* Test KCQs */
  4431. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4432. ring = &adev->gfx.compute_ring[i];
  4433. ring->ready = true;
  4434. r = amdgpu_ring_test_ring(ring);
  4435. if (r)
  4436. ring->ready = false;
  4437. }
  4438. done:
  4439. return r;
  4440. }
  4441. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4442. {
  4443. int r;
  4444. if (!(adev->flags & AMD_IS_APU))
  4445. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4446. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4447. /* legacy firmware loading */
  4448. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4449. if (r)
  4450. return r;
  4451. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4452. if (r)
  4453. return r;
  4454. }
  4455. r = gfx_v8_0_cp_gfx_resume(adev);
  4456. if (r)
  4457. return r;
  4458. r = gfx_v8_0_kiq_resume(adev);
  4459. if (r)
  4460. return r;
  4461. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4462. return 0;
  4463. }
  4464. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4465. {
  4466. gfx_v8_0_cp_gfx_enable(adev, enable);
  4467. gfx_v8_0_cp_compute_enable(adev, enable);
  4468. }
  4469. static int gfx_v8_0_hw_init(void *handle)
  4470. {
  4471. int r;
  4472. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4473. gfx_v8_0_init_golden_registers(adev);
  4474. gfx_v8_0_gpu_init(adev);
  4475. r = gfx_v8_0_rlc_resume(adev);
  4476. if (r)
  4477. return r;
  4478. r = gfx_v8_0_cp_resume(adev);
  4479. return r;
  4480. }
  4481. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4482. {
  4483. struct amdgpu_device *adev = kiq_ring->adev;
  4484. uint32_t scratch, tmp = 0;
  4485. int r, i;
  4486. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4487. if (r) {
  4488. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4489. return r;
  4490. }
  4491. WREG32(scratch, 0xCAFEDEAD);
  4492. r = amdgpu_ring_alloc(kiq_ring, 10);
  4493. if (r) {
  4494. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4495. amdgpu_gfx_scratch_free(adev, scratch);
  4496. return r;
  4497. }
  4498. /* unmap queues */
  4499. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4500. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4501. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4502. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4503. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4504. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4505. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4506. amdgpu_ring_write(kiq_ring, 0);
  4507. amdgpu_ring_write(kiq_ring, 0);
  4508. amdgpu_ring_write(kiq_ring, 0);
  4509. /* write to scratch for completion */
  4510. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4511. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4512. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4513. amdgpu_ring_commit(kiq_ring);
  4514. for (i = 0; i < adev->usec_timeout; i++) {
  4515. tmp = RREG32(scratch);
  4516. if (tmp == 0xDEADBEEF)
  4517. break;
  4518. DRM_UDELAY(1);
  4519. }
  4520. if (i >= adev->usec_timeout) {
  4521. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4522. r = -EINVAL;
  4523. }
  4524. amdgpu_gfx_scratch_free(adev, scratch);
  4525. return r;
  4526. }
  4527. static int gfx_v8_0_hw_fini(void *handle)
  4528. {
  4529. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4530. int i;
  4531. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4532. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4533. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4534. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4535. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4536. if (amdgpu_sriov_vf(adev)) {
  4537. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4538. return 0;
  4539. }
  4540. gfx_v8_0_cp_enable(adev, false);
  4541. gfx_v8_0_rlc_stop(adev);
  4542. amdgpu_device_ip_set_powergating_state(adev,
  4543. AMD_IP_BLOCK_TYPE_GFX,
  4544. AMD_PG_STATE_UNGATE);
  4545. return 0;
  4546. }
  4547. static int gfx_v8_0_suspend(void *handle)
  4548. {
  4549. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4550. adev->gfx.in_suspend = true;
  4551. return gfx_v8_0_hw_fini(adev);
  4552. }
  4553. static int gfx_v8_0_resume(void *handle)
  4554. {
  4555. int r;
  4556. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4557. r = gfx_v8_0_hw_init(adev);
  4558. adev->gfx.in_suspend = false;
  4559. return r;
  4560. }
  4561. static bool gfx_v8_0_is_idle(void *handle)
  4562. {
  4563. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4564. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4565. return false;
  4566. else
  4567. return true;
  4568. }
  4569. static int gfx_v8_0_wait_for_idle(void *handle)
  4570. {
  4571. unsigned i;
  4572. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4573. for (i = 0; i < adev->usec_timeout; i++) {
  4574. if (gfx_v8_0_is_idle(handle))
  4575. return 0;
  4576. udelay(1);
  4577. }
  4578. return -ETIMEDOUT;
  4579. }
  4580. static bool gfx_v8_0_check_soft_reset(void *handle)
  4581. {
  4582. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4583. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4584. u32 tmp;
  4585. /* GRBM_STATUS */
  4586. tmp = RREG32(mmGRBM_STATUS);
  4587. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4588. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4589. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4590. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4591. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4592. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4593. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4594. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4595. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4596. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4597. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4598. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4599. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4600. }
  4601. /* GRBM_STATUS2 */
  4602. tmp = RREG32(mmGRBM_STATUS2);
  4603. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4604. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4605. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4606. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4607. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4608. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4609. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4610. SOFT_RESET_CPF, 1);
  4611. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4612. SOFT_RESET_CPC, 1);
  4613. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4614. SOFT_RESET_CPG, 1);
  4615. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4616. SOFT_RESET_GRBM, 1);
  4617. }
  4618. /* SRBM_STATUS */
  4619. tmp = RREG32(mmSRBM_STATUS);
  4620. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4621. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4622. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4623. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4624. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4625. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4626. if (grbm_soft_reset || srbm_soft_reset) {
  4627. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4628. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4629. return true;
  4630. } else {
  4631. adev->gfx.grbm_soft_reset = 0;
  4632. adev->gfx.srbm_soft_reset = 0;
  4633. return false;
  4634. }
  4635. }
  4636. static int gfx_v8_0_pre_soft_reset(void *handle)
  4637. {
  4638. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4639. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4640. if ((!adev->gfx.grbm_soft_reset) &&
  4641. (!adev->gfx.srbm_soft_reset))
  4642. return 0;
  4643. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4644. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4645. /* stop the rlc */
  4646. gfx_v8_0_rlc_stop(adev);
  4647. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4648. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4649. /* Disable GFX parsing/prefetching */
  4650. gfx_v8_0_cp_gfx_enable(adev, false);
  4651. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4652. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4653. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4654. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4655. int i;
  4656. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4657. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4658. mutex_lock(&adev->srbm_mutex);
  4659. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4660. gfx_v8_0_deactivate_hqd(adev, 2);
  4661. vi_srbm_select(adev, 0, 0, 0, 0);
  4662. mutex_unlock(&adev->srbm_mutex);
  4663. }
  4664. /* Disable MEC parsing/prefetching */
  4665. gfx_v8_0_cp_compute_enable(adev, false);
  4666. }
  4667. return 0;
  4668. }
  4669. static int gfx_v8_0_soft_reset(void *handle)
  4670. {
  4671. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4672. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4673. u32 tmp;
  4674. if ((!adev->gfx.grbm_soft_reset) &&
  4675. (!adev->gfx.srbm_soft_reset))
  4676. return 0;
  4677. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4678. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4679. if (grbm_soft_reset || srbm_soft_reset) {
  4680. tmp = RREG32(mmGMCON_DEBUG);
  4681. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4682. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4683. WREG32(mmGMCON_DEBUG, tmp);
  4684. udelay(50);
  4685. }
  4686. if (grbm_soft_reset) {
  4687. tmp = RREG32(mmGRBM_SOFT_RESET);
  4688. tmp |= grbm_soft_reset;
  4689. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4690. WREG32(mmGRBM_SOFT_RESET, tmp);
  4691. tmp = RREG32(mmGRBM_SOFT_RESET);
  4692. udelay(50);
  4693. tmp &= ~grbm_soft_reset;
  4694. WREG32(mmGRBM_SOFT_RESET, tmp);
  4695. tmp = RREG32(mmGRBM_SOFT_RESET);
  4696. }
  4697. if (srbm_soft_reset) {
  4698. tmp = RREG32(mmSRBM_SOFT_RESET);
  4699. tmp |= srbm_soft_reset;
  4700. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4701. WREG32(mmSRBM_SOFT_RESET, tmp);
  4702. tmp = RREG32(mmSRBM_SOFT_RESET);
  4703. udelay(50);
  4704. tmp &= ~srbm_soft_reset;
  4705. WREG32(mmSRBM_SOFT_RESET, tmp);
  4706. tmp = RREG32(mmSRBM_SOFT_RESET);
  4707. }
  4708. if (grbm_soft_reset || srbm_soft_reset) {
  4709. tmp = RREG32(mmGMCON_DEBUG);
  4710. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4711. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4712. WREG32(mmGMCON_DEBUG, tmp);
  4713. }
  4714. /* Wait a little for things to settle down */
  4715. udelay(50);
  4716. return 0;
  4717. }
  4718. static int gfx_v8_0_post_soft_reset(void *handle)
  4719. {
  4720. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4721. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4722. if ((!adev->gfx.grbm_soft_reset) &&
  4723. (!adev->gfx.srbm_soft_reset))
  4724. return 0;
  4725. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4726. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4727. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4728. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4729. gfx_v8_0_cp_gfx_resume(adev);
  4730. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4731. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4732. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4733. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4734. int i;
  4735. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4736. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4737. mutex_lock(&adev->srbm_mutex);
  4738. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4739. gfx_v8_0_deactivate_hqd(adev, 2);
  4740. vi_srbm_select(adev, 0, 0, 0, 0);
  4741. mutex_unlock(&adev->srbm_mutex);
  4742. }
  4743. gfx_v8_0_kiq_resume(adev);
  4744. }
  4745. gfx_v8_0_rlc_start(adev);
  4746. return 0;
  4747. }
  4748. /**
  4749. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4750. *
  4751. * @adev: amdgpu_device pointer
  4752. *
  4753. * Fetches a GPU clock counter snapshot.
  4754. * Returns the 64 bit clock counter snapshot.
  4755. */
  4756. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4757. {
  4758. uint64_t clock;
  4759. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4760. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4761. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4762. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4763. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4764. return clock;
  4765. }
  4766. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4767. uint32_t vmid,
  4768. uint32_t gds_base, uint32_t gds_size,
  4769. uint32_t gws_base, uint32_t gws_size,
  4770. uint32_t oa_base, uint32_t oa_size)
  4771. {
  4772. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4773. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4774. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4775. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4776. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4777. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4778. /* GDS Base */
  4779. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4780. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4781. WRITE_DATA_DST_SEL(0)));
  4782. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4783. amdgpu_ring_write(ring, 0);
  4784. amdgpu_ring_write(ring, gds_base);
  4785. /* GDS Size */
  4786. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4787. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4788. WRITE_DATA_DST_SEL(0)));
  4789. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4790. amdgpu_ring_write(ring, 0);
  4791. amdgpu_ring_write(ring, gds_size);
  4792. /* GWS */
  4793. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4794. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4795. WRITE_DATA_DST_SEL(0)));
  4796. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4797. amdgpu_ring_write(ring, 0);
  4798. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4799. /* OA */
  4800. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4801. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4802. WRITE_DATA_DST_SEL(0)));
  4803. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4804. amdgpu_ring_write(ring, 0);
  4805. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4806. }
  4807. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4808. {
  4809. WREG32(mmSQ_IND_INDEX,
  4810. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4811. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4812. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4813. (SQ_IND_INDEX__FORCE_READ_MASK));
  4814. return RREG32(mmSQ_IND_DATA);
  4815. }
  4816. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4817. uint32_t wave, uint32_t thread,
  4818. uint32_t regno, uint32_t num, uint32_t *out)
  4819. {
  4820. WREG32(mmSQ_IND_INDEX,
  4821. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4822. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4823. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4824. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4825. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4826. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4827. while (num--)
  4828. *(out++) = RREG32(mmSQ_IND_DATA);
  4829. }
  4830. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4831. {
  4832. /* type 0 wave data */
  4833. dst[(*no_fields)++] = 0;
  4834. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4835. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4836. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4840. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4841. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4842. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4843. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4844. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4845. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4852. }
  4853. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4854. uint32_t wave, uint32_t start,
  4855. uint32_t size, uint32_t *dst)
  4856. {
  4857. wave_read_regs(
  4858. adev, simd, wave, 0,
  4859. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4860. }
  4861. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4862. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4863. .select_se_sh = &gfx_v8_0_select_se_sh,
  4864. .read_wave_data = &gfx_v8_0_read_wave_data,
  4865. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4866. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4867. };
  4868. static int gfx_v8_0_early_init(void *handle)
  4869. {
  4870. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4871. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4872. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4873. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4874. gfx_v8_0_set_ring_funcs(adev);
  4875. gfx_v8_0_set_irq_funcs(adev);
  4876. gfx_v8_0_set_gds_init(adev);
  4877. gfx_v8_0_set_rlc_funcs(adev);
  4878. return 0;
  4879. }
  4880. static int gfx_v8_0_late_init(void *handle)
  4881. {
  4882. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4883. int r;
  4884. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4885. if (r)
  4886. return r;
  4887. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4888. if (r)
  4889. return r;
  4890. /* requires IBs so do in late init after IB pool is initialized */
  4891. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4892. if (r)
  4893. return r;
  4894. amdgpu_device_ip_set_powergating_state(adev,
  4895. AMD_IP_BLOCK_TYPE_GFX,
  4896. AMD_PG_STATE_GATE);
  4897. return 0;
  4898. }
  4899. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4900. bool enable)
  4901. {
  4902. if ((adev->asic_type == CHIP_POLARIS11) ||
  4903. (adev->asic_type == CHIP_POLARIS12))
  4904. /* Send msg to SMU via Powerplay */
  4905. amdgpu_device_ip_set_powergating_state(adev,
  4906. AMD_IP_BLOCK_TYPE_SMC,
  4907. enable ?
  4908. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4909. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4910. }
  4911. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4912. bool enable)
  4913. {
  4914. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4915. }
  4916. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4917. bool enable)
  4918. {
  4919. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4920. }
  4921. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4922. bool enable)
  4923. {
  4924. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4925. }
  4926. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4927. bool enable)
  4928. {
  4929. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4930. /* Read any GFX register to wake up GFX. */
  4931. if (!enable)
  4932. RREG32(mmDB_RENDER_CONTROL);
  4933. }
  4934. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4935. bool enable)
  4936. {
  4937. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4938. cz_enable_gfx_cg_power_gating(adev, true);
  4939. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4940. cz_enable_gfx_pipeline_power_gating(adev, true);
  4941. } else {
  4942. cz_enable_gfx_cg_power_gating(adev, false);
  4943. cz_enable_gfx_pipeline_power_gating(adev, false);
  4944. }
  4945. }
  4946. static int gfx_v8_0_set_powergating_state(void *handle,
  4947. enum amd_powergating_state state)
  4948. {
  4949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4950. bool enable = (state == AMD_PG_STATE_GATE);
  4951. if (amdgpu_sriov_vf(adev))
  4952. return 0;
  4953. switch (adev->asic_type) {
  4954. case CHIP_CARRIZO:
  4955. case CHIP_STONEY:
  4956. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4957. cz_enable_sck_slow_down_on_power_up(adev, true);
  4958. cz_enable_sck_slow_down_on_power_down(adev, true);
  4959. } else {
  4960. cz_enable_sck_slow_down_on_power_up(adev, false);
  4961. cz_enable_sck_slow_down_on_power_down(adev, false);
  4962. }
  4963. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4964. cz_enable_cp_power_gating(adev, true);
  4965. else
  4966. cz_enable_cp_power_gating(adev, false);
  4967. cz_update_gfx_cg_power_gating(adev, enable);
  4968. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4969. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4970. else
  4971. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4972. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4973. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4974. else
  4975. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4976. break;
  4977. case CHIP_POLARIS11:
  4978. case CHIP_POLARIS12:
  4979. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4980. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4981. else
  4982. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4983. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4984. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4985. else
  4986. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4987. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4988. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4989. else
  4990. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4991. break;
  4992. default:
  4993. break;
  4994. }
  4995. return 0;
  4996. }
  4997. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  4998. {
  4999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5000. int data;
  5001. if (amdgpu_sriov_vf(adev))
  5002. *flags = 0;
  5003. /* AMD_CG_SUPPORT_GFX_MGCG */
  5004. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5005. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5006. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5007. /* AMD_CG_SUPPORT_GFX_CGLG */
  5008. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5009. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5010. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5011. /* AMD_CG_SUPPORT_GFX_CGLS */
  5012. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5013. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5014. /* AMD_CG_SUPPORT_GFX_CGTS */
  5015. data = RREG32(mmCGTS_SM_CTRL_REG);
  5016. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5017. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5018. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5019. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5020. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5021. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5022. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5023. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5024. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5025. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5026. data = RREG32(mmCP_MEM_SLP_CNTL);
  5027. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5028. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5029. }
  5030. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5031. uint32_t reg_addr, uint32_t cmd)
  5032. {
  5033. uint32_t data;
  5034. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5035. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5036. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5037. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5038. if (adev->asic_type == CHIP_STONEY)
  5039. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5040. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5041. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5042. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5043. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5044. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5045. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5046. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5047. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5048. else
  5049. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5050. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5051. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5052. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5053. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5054. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5055. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5056. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5057. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5058. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5059. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5060. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5061. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5062. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5063. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5064. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5065. }
  5066. #define MSG_ENTER_RLC_SAFE_MODE 1
  5067. #define MSG_EXIT_RLC_SAFE_MODE 0
  5068. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5069. #define RLC_GPR_REG2__REQ__SHIFT 0
  5070. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5071. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5072. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5073. {
  5074. u32 data;
  5075. unsigned i;
  5076. data = RREG32(mmRLC_CNTL);
  5077. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5078. return;
  5079. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5080. data |= RLC_SAFE_MODE__CMD_MASK;
  5081. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5082. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5083. WREG32(mmRLC_SAFE_MODE, data);
  5084. for (i = 0; i < adev->usec_timeout; i++) {
  5085. if ((RREG32(mmRLC_GPM_STAT) &
  5086. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5087. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5088. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5089. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5090. break;
  5091. udelay(1);
  5092. }
  5093. for (i = 0; i < adev->usec_timeout; i++) {
  5094. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5095. break;
  5096. udelay(1);
  5097. }
  5098. adev->gfx.rlc.in_safe_mode = true;
  5099. }
  5100. }
  5101. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5102. {
  5103. u32 data = 0;
  5104. unsigned i;
  5105. data = RREG32(mmRLC_CNTL);
  5106. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5107. return;
  5108. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5109. if (adev->gfx.rlc.in_safe_mode) {
  5110. data |= RLC_SAFE_MODE__CMD_MASK;
  5111. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5112. WREG32(mmRLC_SAFE_MODE, data);
  5113. adev->gfx.rlc.in_safe_mode = false;
  5114. }
  5115. }
  5116. for (i = 0; i < adev->usec_timeout; i++) {
  5117. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5118. break;
  5119. udelay(1);
  5120. }
  5121. }
  5122. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5123. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5124. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5125. };
  5126. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5127. bool enable)
  5128. {
  5129. uint32_t temp, data;
  5130. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5131. /* It is disabled by HW by default */
  5132. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5133. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5134. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5135. /* 1 - RLC memory Light sleep */
  5136. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5137. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5138. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5139. }
  5140. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5141. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5142. if (adev->flags & AMD_IS_APU)
  5143. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5144. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5145. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5146. else
  5147. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5148. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5149. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5150. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5151. if (temp != data)
  5152. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5153. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5154. gfx_v8_0_wait_for_rlc_serdes(adev);
  5155. /* 5 - clear mgcg override */
  5156. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5157. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5158. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5159. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5160. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5161. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5162. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5163. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5164. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5165. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5166. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5167. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5168. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5169. if (temp != data)
  5170. WREG32(mmCGTS_SM_CTRL_REG, data);
  5171. }
  5172. udelay(50);
  5173. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5174. gfx_v8_0_wait_for_rlc_serdes(adev);
  5175. } else {
  5176. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5177. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5178. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5179. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5180. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5181. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5182. if (temp != data)
  5183. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5184. /* 2 - disable MGLS in RLC */
  5185. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5186. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5187. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5188. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5189. }
  5190. /* 3 - disable MGLS in CP */
  5191. data = RREG32(mmCP_MEM_SLP_CNTL);
  5192. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5193. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5194. WREG32(mmCP_MEM_SLP_CNTL, data);
  5195. }
  5196. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5197. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5198. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5199. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5200. if (temp != data)
  5201. WREG32(mmCGTS_SM_CTRL_REG, data);
  5202. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5203. gfx_v8_0_wait_for_rlc_serdes(adev);
  5204. /* 6 - set mgcg override */
  5205. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5206. udelay(50);
  5207. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5208. gfx_v8_0_wait_for_rlc_serdes(adev);
  5209. }
  5210. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5211. }
  5212. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5213. bool enable)
  5214. {
  5215. uint32_t temp, temp1, data, data1;
  5216. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5217. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5218. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5219. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5220. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5221. if (temp1 != data1)
  5222. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5223. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5224. gfx_v8_0_wait_for_rlc_serdes(adev);
  5225. /* 2 - clear cgcg override */
  5226. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5227. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5228. gfx_v8_0_wait_for_rlc_serdes(adev);
  5229. /* 3 - write cmd to set CGLS */
  5230. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5231. /* 4 - enable cgcg */
  5232. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5233. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5234. /* enable cgls*/
  5235. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5236. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5237. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5238. if (temp1 != data1)
  5239. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5240. } else {
  5241. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5242. }
  5243. if (temp != data)
  5244. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5245. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5246. * Cmp_busy/GFX_Idle interrupts
  5247. */
  5248. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5249. } else {
  5250. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5251. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5252. /* TEST CGCG */
  5253. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5254. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5255. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5256. if (temp1 != data1)
  5257. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5258. /* read gfx register to wake up cgcg */
  5259. RREG32(mmCB_CGTT_SCLK_CTRL);
  5260. RREG32(mmCB_CGTT_SCLK_CTRL);
  5261. RREG32(mmCB_CGTT_SCLK_CTRL);
  5262. RREG32(mmCB_CGTT_SCLK_CTRL);
  5263. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5264. gfx_v8_0_wait_for_rlc_serdes(adev);
  5265. /* write cmd to Set CGCG Overrride */
  5266. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5267. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5268. gfx_v8_0_wait_for_rlc_serdes(adev);
  5269. /* write cmd to Clear CGLS */
  5270. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5271. /* disable cgcg, cgls should be disabled too. */
  5272. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5273. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5274. if (temp != data)
  5275. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5276. /* enable interrupts again for PG */
  5277. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5278. }
  5279. gfx_v8_0_wait_for_rlc_serdes(adev);
  5280. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5281. }
  5282. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5283. bool enable)
  5284. {
  5285. if (enable) {
  5286. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5287. * === MGCG + MGLS + TS(CG/LS) ===
  5288. */
  5289. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5290. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5291. } else {
  5292. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5293. * === CGCG + CGLS ===
  5294. */
  5295. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5296. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5297. }
  5298. return 0;
  5299. }
  5300. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5301. enum amd_clockgating_state state)
  5302. {
  5303. uint32_t msg_id, pp_state = 0;
  5304. uint32_t pp_support_state = 0;
  5305. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5306. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5307. pp_support_state = PP_STATE_SUPPORT_LS;
  5308. pp_state = PP_STATE_LS;
  5309. }
  5310. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5311. pp_support_state |= PP_STATE_SUPPORT_CG;
  5312. pp_state |= PP_STATE_CG;
  5313. }
  5314. if (state == AMD_CG_STATE_UNGATE)
  5315. pp_state = 0;
  5316. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5317. PP_BLOCK_GFX_CG,
  5318. pp_support_state,
  5319. pp_state);
  5320. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5321. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5322. }
  5323. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5324. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5325. pp_support_state = PP_STATE_SUPPORT_LS;
  5326. pp_state = PP_STATE_LS;
  5327. }
  5328. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5329. pp_support_state |= PP_STATE_SUPPORT_CG;
  5330. pp_state |= PP_STATE_CG;
  5331. }
  5332. if (state == AMD_CG_STATE_UNGATE)
  5333. pp_state = 0;
  5334. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5335. PP_BLOCK_GFX_MG,
  5336. pp_support_state,
  5337. pp_state);
  5338. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5339. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5340. }
  5341. return 0;
  5342. }
  5343. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5344. enum amd_clockgating_state state)
  5345. {
  5346. uint32_t msg_id, pp_state = 0;
  5347. uint32_t pp_support_state = 0;
  5348. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5349. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5350. pp_support_state = PP_STATE_SUPPORT_LS;
  5351. pp_state = PP_STATE_LS;
  5352. }
  5353. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5354. pp_support_state |= PP_STATE_SUPPORT_CG;
  5355. pp_state |= PP_STATE_CG;
  5356. }
  5357. if (state == AMD_CG_STATE_UNGATE)
  5358. pp_state = 0;
  5359. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5360. PP_BLOCK_GFX_CG,
  5361. pp_support_state,
  5362. pp_state);
  5363. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5364. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5365. }
  5366. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5367. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5368. pp_support_state = PP_STATE_SUPPORT_LS;
  5369. pp_state = PP_STATE_LS;
  5370. }
  5371. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5372. pp_support_state |= PP_STATE_SUPPORT_CG;
  5373. pp_state |= PP_STATE_CG;
  5374. }
  5375. if (state == AMD_CG_STATE_UNGATE)
  5376. pp_state = 0;
  5377. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5378. PP_BLOCK_GFX_3D,
  5379. pp_support_state,
  5380. pp_state);
  5381. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5382. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5383. }
  5384. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5385. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5386. pp_support_state = PP_STATE_SUPPORT_LS;
  5387. pp_state = PP_STATE_LS;
  5388. }
  5389. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5390. pp_support_state |= PP_STATE_SUPPORT_CG;
  5391. pp_state |= PP_STATE_CG;
  5392. }
  5393. if (state == AMD_CG_STATE_UNGATE)
  5394. pp_state = 0;
  5395. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5396. PP_BLOCK_GFX_MG,
  5397. pp_support_state,
  5398. pp_state);
  5399. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5400. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5401. }
  5402. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5403. pp_support_state = PP_STATE_SUPPORT_LS;
  5404. if (state == AMD_CG_STATE_UNGATE)
  5405. pp_state = 0;
  5406. else
  5407. pp_state = PP_STATE_LS;
  5408. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5409. PP_BLOCK_GFX_RLC,
  5410. pp_support_state,
  5411. pp_state);
  5412. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5413. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5414. }
  5415. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5416. pp_support_state = PP_STATE_SUPPORT_LS;
  5417. if (state == AMD_CG_STATE_UNGATE)
  5418. pp_state = 0;
  5419. else
  5420. pp_state = PP_STATE_LS;
  5421. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5422. PP_BLOCK_GFX_CP,
  5423. pp_support_state,
  5424. pp_state);
  5425. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5426. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5427. }
  5428. return 0;
  5429. }
  5430. static int gfx_v8_0_set_clockgating_state(void *handle,
  5431. enum amd_clockgating_state state)
  5432. {
  5433. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5434. if (amdgpu_sriov_vf(adev))
  5435. return 0;
  5436. switch (adev->asic_type) {
  5437. case CHIP_FIJI:
  5438. case CHIP_CARRIZO:
  5439. case CHIP_STONEY:
  5440. gfx_v8_0_update_gfx_clock_gating(adev,
  5441. state == AMD_CG_STATE_GATE);
  5442. break;
  5443. case CHIP_TONGA:
  5444. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5445. break;
  5446. case CHIP_POLARIS10:
  5447. case CHIP_POLARIS11:
  5448. case CHIP_POLARIS12:
  5449. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5450. break;
  5451. default:
  5452. break;
  5453. }
  5454. return 0;
  5455. }
  5456. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5457. {
  5458. return ring->adev->wb.wb[ring->rptr_offs];
  5459. }
  5460. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5461. {
  5462. struct amdgpu_device *adev = ring->adev;
  5463. if (ring->use_doorbell)
  5464. /* XXX check if swapping is necessary on BE */
  5465. return ring->adev->wb.wb[ring->wptr_offs];
  5466. else
  5467. return RREG32(mmCP_RB0_WPTR);
  5468. }
  5469. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5470. {
  5471. struct amdgpu_device *adev = ring->adev;
  5472. if (ring->use_doorbell) {
  5473. /* XXX check if swapping is necessary on BE */
  5474. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5475. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5476. } else {
  5477. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5478. (void)RREG32(mmCP_RB0_WPTR);
  5479. }
  5480. }
  5481. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5482. {
  5483. u32 ref_and_mask, reg_mem_engine;
  5484. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5485. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5486. switch (ring->me) {
  5487. case 1:
  5488. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5489. break;
  5490. case 2:
  5491. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5492. break;
  5493. default:
  5494. return;
  5495. }
  5496. reg_mem_engine = 0;
  5497. } else {
  5498. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5499. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5500. }
  5501. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5502. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5503. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5504. reg_mem_engine));
  5505. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5506. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5507. amdgpu_ring_write(ring, ref_and_mask);
  5508. amdgpu_ring_write(ring, ref_and_mask);
  5509. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5510. }
  5511. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5512. {
  5513. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5514. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5515. EVENT_INDEX(4));
  5516. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5517. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5518. EVENT_INDEX(0));
  5519. }
  5520. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5521. struct amdgpu_ib *ib,
  5522. unsigned vmid, bool ctx_switch)
  5523. {
  5524. u32 header, control = 0;
  5525. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5526. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5527. else
  5528. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5529. control |= ib->length_dw | (vmid << 24);
  5530. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5531. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5532. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5533. gfx_v8_0_ring_emit_de_meta(ring);
  5534. }
  5535. amdgpu_ring_write(ring, header);
  5536. amdgpu_ring_write(ring,
  5537. #ifdef __BIG_ENDIAN
  5538. (2 << 0) |
  5539. #endif
  5540. (ib->gpu_addr & 0xFFFFFFFC));
  5541. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5542. amdgpu_ring_write(ring, control);
  5543. }
  5544. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5545. struct amdgpu_ib *ib,
  5546. unsigned vmid, bool ctx_switch)
  5547. {
  5548. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5549. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5550. amdgpu_ring_write(ring,
  5551. #ifdef __BIG_ENDIAN
  5552. (2 << 0) |
  5553. #endif
  5554. (ib->gpu_addr & 0xFFFFFFFC));
  5555. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5556. amdgpu_ring_write(ring, control);
  5557. }
  5558. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5559. u64 seq, unsigned flags)
  5560. {
  5561. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5562. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5563. /* EVENT_WRITE_EOP - flush caches, send int */
  5564. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5565. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5566. EOP_TC_ACTION_EN |
  5567. EOP_TC_WB_ACTION_EN |
  5568. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5569. EVENT_INDEX(5)));
  5570. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5571. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5572. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5573. amdgpu_ring_write(ring, lower_32_bits(seq));
  5574. amdgpu_ring_write(ring, upper_32_bits(seq));
  5575. }
  5576. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5577. {
  5578. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5579. uint32_t seq = ring->fence_drv.sync_seq;
  5580. uint64_t addr = ring->fence_drv.gpu_addr;
  5581. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5582. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5583. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5584. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5585. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5586. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5587. amdgpu_ring_write(ring, seq);
  5588. amdgpu_ring_write(ring, 0xffffffff);
  5589. amdgpu_ring_write(ring, 4); /* poll interval */
  5590. }
  5591. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5592. unsigned vmid, uint64_t pd_addr)
  5593. {
  5594. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5595. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5596. /* wait for the invalidate to complete */
  5597. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5598. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5599. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5600. WAIT_REG_MEM_ENGINE(0))); /* me */
  5601. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5602. amdgpu_ring_write(ring, 0);
  5603. amdgpu_ring_write(ring, 0); /* ref */
  5604. amdgpu_ring_write(ring, 0); /* mask */
  5605. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5606. /* compute doesn't have PFP */
  5607. if (usepfp) {
  5608. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5609. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5610. amdgpu_ring_write(ring, 0x0);
  5611. }
  5612. }
  5613. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5614. {
  5615. return ring->adev->wb.wb[ring->wptr_offs];
  5616. }
  5617. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5618. {
  5619. struct amdgpu_device *adev = ring->adev;
  5620. /* XXX check if swapping is necessary on BE */
  5621. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5622. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5623. }
  5624. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5625. bool acquire)
  5626. {
  5627. struct amdgpu_device *adev = ring->adev;
  5628. int pipe_num, tmp, reg;
  5629. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5630. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5631. /* first me only has 2 entries, GFX and HP3D */
  5632. if (ring->me > 0)
  5633. pipe_num -= 2;
  5634. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5635. tmp = RREG32(reg);
  5636. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5637. WREG32(reg, tmp);
  5638. }
  5639. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5640. struct amdgpu_ring *ring,
  5641. bool acquire)
  5642. {
  5643. int i, pipe;
  5644. bool reserve;
  5645. struct amdgpu_ring *iring;
  5646. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5647. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5648. if (acquire)
  5649. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5650. else
  5651. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5652. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5653. /* Clear all reservations - everyone reacquires all resources */
  5654. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5655. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5656. true);
  5657. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5658. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5659. true);
  5660. } else {
  5661. /* Lower all pipes without a current reservation */
  5662. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5663. iring = &adev->gfx.gfx_ring[i];
  5664. pipe = amdgpu_gfx_queue_to_bit(adev,
  5665. iring->me,
  5666. iring->pipe,
  5667. 0);
  5668. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5669. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5670. }
  5671. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5672. iring = &adev->gfx.compute_ring[i];
  5673. pipe = amdgpu_gfx_queue_to_bit(adev,
  5674. iring->me,
  5675. iring->pipe,
  5676. 0);
  5677. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5678. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5679. }
  5680. }
  5681. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5682. }
  5683. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5684. struct amdgpu_ring *ring,
  5685. bool acquire)
  5686. {
  5687. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5688. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5689. mutex_lock(&adev->srbm_mutex);
  5690. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5691. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5692. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5693. vi_srbm_select(adev, 0, 0, 0, 0);
  5694. mutex_unlock(&adev->srbm_mutex);
  5695. }
  5696. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5697. enum drm_sched_priority priority)
  5698. {
  5699. struct amdgpu_device *adev = ring->adev;
  5700. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5701. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5702. return;
  5703. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5704. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5705. }
  5706. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5707. u64 addr, u64 seq,
  5708. unsigned flags)
  5709. {
  5710. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5711. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5712. /* RELEASE_MEM - flush caches, send int */
  5713. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5714. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5715. EOP_TC_ACTION_EN |
  5716. EOP_TC_WB_ACTION_EN |
  5717. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5718. EVENT_INDEX(5)));
  5719. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5720. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5721. amdgpu_ring_write(ring, upper_32_bits(addr));
  5722. amdgpu_ring_write(ring, lower_32_bits(seq));
  5723. amdgpu_ring_write(ring, upper_32_bits(seq));
  5724. }
  5725. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5726. u64 seq, unsigned int flags)
  5727. {
  5728. /* we only allocate 32bit for each seq wb address */
  5729. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5730. /* write fence seq to the "addr" */
  5731. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5732. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5733. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5734. amdgpu_ring_write(ring, lower_32_bits(addr));
  5735. amdgpu_ring_write(ring, upper_32_bits(addr));
  5736. amdgpu_ring_write(ring, lower_32_bits(seq));
  5737. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5738. /* set register to trigger INT */
  5739. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5740. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5741. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5742. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5743. amdgpu_ring_write(ring, 0);
  5744. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5745. }
  5746. }
  5747. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5748. {
  5749. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5750. amdgpu_ring_write(ring, 0);
  5751. }
  5752. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5753. {
  5754. uint32_t dw2 = 0;
  5755. if (amdgpu_sriov_vf(ring->adev))
  5756. gfx_v8_0_ring_emit_ce_meta(ring);
  5757. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5758. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5759. gfx_v8_0_ring_emit_vgt_flush(ring);
  5760. /* set load_global_config & load_global_uconfig */
  5761. dw2 |= 0x8001;
  5762. /* set load_cs_sh_regs */
  5763. dw2 |= 0x01000000;
  5764. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5765. dw2 |= 0x10002;
  5766. /* set load_ce_ram if preamble presented */
  5767. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5768. dw2 |= 0x10000000;
  5769. } else {
  5770. /* still load_ce_ram if this is the first time preamble presented
  5771. * although there is no context switch happens.
  5772. */
  5773. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5774. dw2 |= 0x10000000;
  5775. }
  5776. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5777. amdgpu_ring_write(ring, dw2);
  5778. amdgpu_ring_write(ring, 0);
  5779. }
  5780. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5781. {
  5782. unsigned ret;
  5783. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5784. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5785. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5786. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5787. ret = ring->wptr & ring->buf_mask;
  5788. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5789. return ret;
  5790. }
  5791. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5792. {
  5793. unsigned cur;
  5794. BUG_ON(offset > ring->buf_mask);
  5795. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5796. cur = (ring->wptr & ring->buf_mask) - 1;
  5797. if (likely(cur > offset))
  5798. ring->ring[offset] = cur - offset;
  5799. else
  5800. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5801. }
  5802. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5803. {
  5804. struct amdgpu_device *adev = ring->adev;
  5805. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5806. amdgpu_ring_write(ring, 0 | /* src: register*/
  5807. (5 << 8) | /* dst: memory */
  5808. (1 << 20)); /* write confirm */
  5809. amdgpu_ring_write(ring, reg);
  5810. amdgpu_ring_write(ring, 0);
  5811. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5812. adev->virt.reg_val_offs * 4));
  5813. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5814. adev->virt.reg_val_offs * 4));
  5815. }
  5816. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5817. uint32_t val)
  5818. {
  5819. uint32_t cmd;
  5820. switch (ring->funcs->type) {
  5821. case AMDGPU_RING_TYPE_GFX:
  5822. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5823. break;
  5824. case AMDGPU_RING_TYPE_KIQ:
  5825. cmd = 1 << 16; /* no inc addr */
  5826. break;
  5827. default:
  5828. cmd = WR_CONFIRM;
  5829. break;
  5830. }
  5831. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5832. amdgpu_ring_write(ring, cmd);
  5833. amdgpu_ring_write(ring, reg);
  5834. amdgpu_ring_write(ring, 0);
  5835. amdgpu_ring_write(ring, val);
  5836. }
  5837. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5838. enum amdgpu_interrupt_state state)
  5839. {
  5840. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5841. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5842. }
  5843. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5844. int me, int pipe,
  5845. enum amdgpu_interrupt_state state)
  5846. {
  5847. u32 mec_int_cntl, mec_int_cntl_reg;
  5848. /*
  5849. * amdgpu controls only the first MEC. That's why this function only
  5850. * handles the setting of interrupts for this specific MEC. All other
  5851. * pipes' interrupts are set by amdkfd.
  5852. */
  5853. if (me == 1) {
  5854. switch (pipe) {
  5855. case 0:
  5856. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5857. break;
  5858. case 1:
  5859. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5860. break;
  5861. case 2:
  5862. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5863. break;
  5864. case 3:
  5865. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5866. break;
  5867. default:
  5868. DRM_DEBUG("invalid pipe %d\n", pipe);
  5869. return;
  5870. }
  5871. } else {
  5872. DRM_DEBUG("invalid me %d\n", me);
  5873. return;
  5874. }
  5875. switch (state) {
  5876. case AMDGPU_IRQ_STATE_DISABLE:
  5877. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5878. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5879. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5880. break;
  5881. case AMDGPU_IRQ_STATE_ENABLE:
  5882. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5883. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5884. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5885. break;
  5886. default:
  5887. break;
  5888. }
  5889. }
  5890. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5891. struct amdgpu_irq_src *source,
  5892. unsigned type,
  5893. enum amdgpu_interrupt_state state)
  5894. {
  5895. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5896. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5897. return 0;
  5898. }
  5899. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5900. struct amdgpu_irq_src *source,
  5901. unsigned type,
  5902. enum amdgpu_interrupt_state state)
  5903. {
  5904. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5905. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5906. return 0;
  5907. }
  5908. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5909. struct amdgpu_irq_src *src,
  5910. unsigned type,
  5911. enum amdgpu_interrupt_state state)
  5912. {
  5913. switch (type) {
  5914. case AMDGPU_CP_IRQ_GFX_EOP:
  5915. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5916. break;
  5917. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5918. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5919. break;
  5920. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5921. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5922. break;
  5923. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5924. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5925. break;
  5926. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5927. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5928. break;
  5929. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5930. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5931. break;
  5932. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5933. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5934. break;
  5935. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5936. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5937. break;
  5938. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5939. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5940. break;
  5941. default:
  5942. break;
  5943. }
  5944. return 0;
  5945. }
  5946. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5947. struct amdgpu_irq_src *source,
  5948. struct amdgpu_iv_entry *entry)
  5949. {
  5950. int i;
  5951. u8 me_id, pipe_id, queue_id;
  5952. struct amdgpu_ring *ring;
  5953. DRM_DEBUG("IH: CP EOP\n");
  5954. me_id = (entry->ring_id & 0x0c) >> 2;
  5955. pipe_id = (entry->ring_id & 0x03) >> 0;
  5956. queue_id = (entry->ring_id & 0x70) >> 4;
  5957. switch (me_id) {
  5958. case 0:
  5959. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5960. break;
  5961. case 1:
  5962. case 2:
  5963. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5964. ring = &adev->gfx.compute_ring[i];
  5965. /* Per-queue interrupt is supported for MEC starting from VI.
  5966. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5967. */
  5968. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5969. amdgpu_fence_process(ring);
  5970. }
  5971. break;
  5972. }
  5973. return 0;
  5974. }
  5975. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5976. struct amdgpu_irq_src *source,
  5977. struct amdgpu_iv_entry *entry)
  5978. {
  5979. DRM_ERROR("Illegal register access in command stream\n");
  5980. schedule_work(&adev->reset_work);
  5981. return 0;
  5982. }
  5983. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5984. struct amdgpu_irq_src *source,
  5985. struct amdgpu_iv_entry *entry)
  5986. {
  5987. DRM_ERROR("Illegal instruction in command stream\n");
  5988. schedule_work(&adev->reset_work);
  5989. return 0;
  5990. }
  5991. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5992. struct amdgpu_irq_src *src,
  5993. unsigned int type,
  5994. enum amdgpu_interrupt_state state)
  5995. {
  5996. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  5997. switch (type) {
  5998. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  5999. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6000. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6001. if (ring->me == 1)
  6002. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6003. ring->pipe,
  6004. GENERIC2_INT_ENABLE,
  6005. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6006. else
  6007. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6008. ring->pipe,
  6009. GENERIC2_INT_ENABLE,
  6010. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6011. break;
  6012. default:
  6013. BUG(); /* kiq only support GENERIC2_INT now */
  6014. break;
  6015. }
  6016. return 0;
  6017. }
  6018. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6019. struct amdgpu_irq_src *source,
  6020. struct amdgpu_iv_entry *entry)
  6021. {
  6022. u8 me_id, pipe_id, queue_id;
  6023. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6024. me_id = (entry->ring_id & 0x0c) >> 2;
  6025. pipe_id = (entry->ring_id & 0x03) >> 0;
  6026. queue_id = (entry->ring_id & 0x70) >> 4;
  6027. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6028. me_id, pipe_id, queue_id);
  6029. amdgpu_fence_process(ring);
  6030. return 0;
  6031. }
  6032. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6033. .name = "gfx_v8_0",
  6034. .early_init = gfx_v8_0_early_init,
  6035. .late_init = gfx_v8_0_late_init,
  6036. .sw_init = gfx_v8_0_sw_init,
  6037. .sw_fini = gfx_v8_0_sw_fini,
  6038. .hw_init = gfx_v8_0_hw_init,
  6039. .hw_fini = gfx_v8_0_hw_fini,
  6040. .suspend = gfx_v8_0_suspend,
  6041. .resume = gfx_v8_0_resume,
  6042. .is_idle = gfx_v8_0_is_idle,
  6043. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6044. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6045. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6046. .soft_reset = gfx_v8_0_soft_reset,
  6047. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6048. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6049. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6050. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6051. };
  6052. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6053. .type = AMDGPU_RING_TYPE_GFX,
  6054. .align_mask = 0xff,
  6055. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6056. .support_64bit_ptrs = false,
  6057. .get_rptr = gfx_v8_0_ring_get_rptr,
  6058. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6059. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6060. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6061. 5 + /* COND_EXEC */
  6062. 7 + /* PIPELINE_SYNC */
  6063. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6064. 8 + /* FENCE for VM_FLUSH */
  6065. 20 + /* GDS switch */
  6066. 4 + /* double SWITCH_BUFFER,
  6067. the first COND_EXEC jump to the place just
  6068. prior to this double SWITCH_BUFFER */
  6069. 5 + /* COND_EXEC */
  6070. 7 + /* HDP_flush */
  6071. 4 + /* VGT_flush */
  6072. 14 + /* CE_META */
  6073. 31 + /* DE_META */
  6074. 3 + /* CNTX_CTRL */
  6075. 5 + /* HDP_INVL */
  6076. 8 + 8 + /* FENCE x2 */
  6077. 2, /* SWITCH_BUFFER */
  6078. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6079. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6080. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6081. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6082. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6083. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6084. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6085. .test_ring = gfx_v8_0_ring_test_ring,
  6086. .test_ib = gfx_v8_0_ring_test_ib,
  6087. .insert_nop = amdgpu_ring_insert_nop,
  6088. .pad_ib = amdgpu_ring_generic_pad_ib,
  6089. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6090. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6091. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6092. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6093. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6094. };
  6095. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6096. .type = AMDGPU_RING_TYPE_COMPUTE,
  6097. .align_mask = 0xff,
  6098. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6099. .support_64bit_ptrs = false,
  6100. .get_rptr = gfx_v8_0_ring_get_rptr,
  6101. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6102. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6103. .emit_frame_size =
  6104. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6105. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6106. 5 + /* hdp_invalidate */
  6107. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6108. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6109. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6110. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6111. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6112. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6113. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6114. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6115. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6116. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6117. .test_ring = gfx_v8_0_ring_test_ring,
  6118. .test_ib = gfx_v8_0_ring_test_ib,
  6119. .insert_nop = amdgpu_ring_insert_nop,
  6120. .pad_ib = amdgpu_ring_generic_pad_ib,
  6121. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6122. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6123. };
  6124. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6125. .type = AMDGPU_RING_TYPE_KIQ,
  6126. .align_mask = 0xff,
  6127. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6128. .support_64bit_ptrs = false,
  6129. .get_rptr = gfx_v8_0_ring_get_rptr,
  6130. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6131. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6132. .emit_frame_size =
  6133. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6134. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6135. 5 + /* hdp_invalidate */
  6136. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6137. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6138. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6139. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6140. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6141. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6142. .test_ring = gfx_v8_0_ring_test_ring,
  6143. .test_ib = gfx_v8_0_ring_test_ib,
  6144. .insert_nop = amdgpu_ring_insert_nop,
  6145. .pad_ib = amdgpu_ring_generic_pad_ib,
  6146. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6147. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6148. };
  6149. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6150. {
  6151. int i;
  6152. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6153. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6154. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6155. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6156. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6157. }
  6158. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6159. .set = gfx_v8_0_set_eop_interrupt_state,
  6160. .process = gfx_v8_0_eop_irq,
  6161. };
  6162. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6163. .set = gfx_v8_0_set_priv_reg_fault_state,
  6164. .process = gfx_v8_0_priv_reg_irq,
  6165. };
  6166. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6167. .set = gfx_v8_0_set_priv_inst_fault_state,
  6168. .process = gfx_v8_0_priv_inst_irq,
  6169. };
  6170. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6171. .set = gfx_v8_0_kiq_set_interrupt_state,
  6172. .process = gfx_v8_0_kiq_irq,
  6173. };
  6174. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6175. {
  6176. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6177. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6178. adev->gfx.priv_reg_irq.num_types = 1;
  6179. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6180. adev->gfx.priv_inst_irq.num_types = 1;
  6181. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6182. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6183. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6184. }
  6185. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6186. {
  6187. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6188. }
  6189. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6190. {
  6191. /* init asci gds info */
  6192. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6193. adev->gds.gws.total_size = 64;
  6194. adev->gds.oa.total_size = 16;
  6195. if (adev->gds.mem.total_size == 64 * 1024) {
  6196. adev->gds.mem.gfx_partition_size = 4096;
  6197. adev->gds.mem.cs_partition_size = 4096;
  6198. adev->gds.gws.gfx_partition_size = 4;
  6199. adev->gds.gws.cs_partition_size = 4;
  6200. adev->gds.oa.gfx_partition_size = 4;
  6201. adev->gds.oa.cs_partition_size = 1;
  6202. } else {
  6203. adev->gds.mem.gfx_partition_size = 1024;
  6204. adev->gds.mem.cs_partition_size = 1024;
  6205. adev->gds.gws.gfx_partition_size = 16;
  6206. adev->gds.gws.cs_partition_size = 16;
  6207. adev->gds.oa.gfx_partition_size = 4;
  6208. adev->gds.oa.cs_partition_size = 4;
  6209. }
  6210. }
  6211. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6212. u32 bitmap)
  6213. {
  6214. u32 data;
  6215. if (!bitmap)
  6216. return;
  6217. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6218. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6219. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6220. }
  6221. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6222. {
  6223. u32 data, mask;
  6224. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6225. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6226. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6227. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6228. }
  6229. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6230. {
  6231. int i, j, k, counter, active_cu_number = 0;
  6232. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6233. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6234. unsigned disable_masks[4 * 2];
  6235. u32 ao_cu_num;
  6236. memset(cu_info, 0, sizeof(*cu_info));
  6237. if (adev->flags & AMD_IS_APU)
  6238. ao_cu_num = 2;
  6239. else
  6240. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6241. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6242. mutex_lock(&adev->grbm_idx_mutex);
  6243. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6244. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6245. mask = 1;
  6246. ao_bitmap = 0;
  6247. counter = 0;
  6248. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6249. if (i < 4 && j < 2)
  6250. gfx_v8_0_set_user_cu_inactive_bitmap(
  6251. adev, disable_masks[i * 2 + j]);
  6252. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6253. cu_info->bitmap[i][j] = bitmap;
  6254. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6255. if (bitmap & mask) {
  6256. if (counter < ao_cu_num)
  6257. ao_bitmap |= mask;
  6258. counter ++;
  6259. }
  6260. mask <<= 1;
  6261. }
  6262. active_cu_number += counter;
  6263. if (i < 2 && j < 2)
  6264. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6265. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6266. }
  6267. }
  6268. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6269. mutex_unlock(&adev->grbm_idx_mutex);
  6270. cu_info->number = active_cu_number;
  6271. cu_info->ao_cu_mask = ao_cu_mask;
  6272. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6273. cu_info->max_waves_per_simd = 10;
  6274. cu_info->max_scratch_slots_per_cu = 32;
  6275. cu_info->wave_front_size = 64;
  6276. cu_info->lds_size = 64;
  6277. }
  6278. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6279. {
  6280. .type = AMD_IP_BLOCK_TYPE_GFX,
  6281. .major = 8,
  6282. .minor = 0,
  6283. .rev = 0,
  6284. .funcs = &gfx_v8_0_ip_funcs,
  6285. };
  6286. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6287. {
  6288. .type = AMD_IP_BLOCK_TYPE_GFX,
  6289. .major = 8,
  6290. .minor = 1,
  6291. .rev = 0,
  6292. .funcs = &gfx_v8_0_ip_funcs,
  6293. };
  6294. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6295. {
  6296. uint64_t ce_payload_addr;
  6297. int cnt_ce;
  6298. union {
  6299. struct vi_ce_ib_state regular;
  6300. struct vi_ce_ib_state_chained_ib chained;
  6301. } ce_payload = {};
  6302. if (ring->adev->virt.chained_ib_support) {
  6303. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6304. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6305. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6306. } else {
  6307. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6308. offsetof(struct vi_gfx_meta_data, ce_payload);
  6309. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6310. }
  6311. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6312. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6313. WRITE_DATA_DST_SEL(8) |
  6314. WR_CONFIRM) |
  6315. WRITE_DATA_CACHE_POLICY(0));
  6316. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6317. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6318. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6319. }
  6320. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6321. {
  6322. uint64_t de_payload_addr, gds_addr, csa_addr;
  6323. int cnt_de;
  6324. union {
  6325. struct vi_de_ib_state regular;
  6326. struct vi_de_ib_state_chained_ib chained;
  6327. } de_payload = {};
  6328. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6329. gds_addr = csa_addr + 4096;
  6330. if (ring->adev->virt.chained_ib_support) {
  6331. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6332. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6333. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6334. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6335. } else {
  6336. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6337. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6338. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6339. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6340. }
  6341. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6342. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6343. WRITE_DATA_DST_SEL(8) |
  6344. WR_CONFIRM) |
  6345. WRITE_DATA_CACHE_POLICY(0));
  6346. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6347. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6348. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6349. }