amdgpu.h 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <drm/gpu_scheduler.h>
  46. #include <kgd_kfd_interface.h>
  47. #include "dm_pp_interface.h"
  48. #include "kgd_pp_interface.h"
  49. #include "amd_shared.h"
  50. #include "amdgpu_mode.h"
  51. #include "amdgpu_ih.h"
  52. #include "amdgpu_irq.h"
  53. #include "amdgpu_ucode.h"
  54. #include "amdgpu_ttm.h"
  55. #include "amdgpu_psp.h"
  56. #include "amdgpu_gds.h"
  57. #include "amdgpu_sync.h"
  58. #include "amdgpu_ring.h"
  59. #include "amdgpu_vm.h"
  60. #include "amdgpu_dpm.h"
  61. #include "amdgpu_acp.h"
  62. #include "amdgpu_uvd.h"
  63. #include "amdgpu_vce.h"
  64. #include "amdgpu_vcn.h"
  65. #include "amdgpu_mn.h"
  66. #include "amdgpu_gmc.h"
  67. #include "amdgpu_dm.h"
  68. #include "amdgpu_virt.h"
  69. #include "amdgpu_gart.h"
  70. #include "amdgpu_debugfs.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int amdgpu_modeset;
  75. extern int amdgpu_vram_limit;
  76. extern int amdgpu_vis_vram_limit;
  77. extern int amdgpu_gart_size;
  78. extern int amdgpu_gtt_size;
  79. extern int amdgpu_moverate;
  80. extern int amdgpu_benchmarking;
  81. extern int amdgpu_testing;
  82. extern int amdgpu_audio;
  83. extern int amdgpu_disp_priority;
  84. extern int amdgpu_hw_i2c;
  85. extern int amdgpu_pcie_gen2;
  86. extern int amdgpu_msi;
  87. extern int amdgpu_lockup_timeout;
  88. extern int amdgpu_dpm;
  89. extern int amdgpu_fw_load_type;
  90. extern int amdgpu_aspm;
  91. extern int amdgpu_runtime_pm;
  92. extern uint amdgpu_ip_block_mask;
  93. extern int amdgpu_bapm;
  94. extern int amdgpu_deep_color;
  95. extern int amdgpu_vm_size;
  96. extern int amdgpu_vm_block_size;
  97. extern int amdgpu_vm_fragment_size;
  98. extern int amdgpu_vm_fault_stop;
  99. extern int amdgpu_vm_debug;
  100. extern int amdgpu_vm_update_mode;
  101. extern int amdgpu_dc;
  102. extern int amdgpu_dc_log;
  103. extern int amdgpu_sched_jobs;
  104. extern int amdgpu_sched_hw_submission;
  105. extern int amdgpu_no_evict;
  106. extern int amdgpu_direct_gma_size;
  107. extern uint amdgpu_pcie_gen_cap;
  108. extern uint amdgpu_pcie_lane_cap;
  109. extern uint amdgpu_cg_mask;
  110. extern uint amdgpu_pg_mask;
  111. extern uint amdgpu_sdma_phase_quantum;
  112. extern char *amdgpu_disable_cu;
  113. extern char *amdgpu_virtual_display;
  114. extern uint amdgpu_pp_feature_mask;
  115. extern int amdgpu_vram_page_split;
  116. extern int amdgpu_ngg;
  117. extern int amdgpu_prim_buf_per_se;
  118. extern int amdgpu_pos_buf_per_se;
  119. extern int amdgpu_cntl_sb_buf_per_se;
  120. extern int amdgpu_param_buf_per_se;
  121. extern int amdgpu_job_hang_limit;
  122. extern int amdgpu_lbpw;
  123. extern int amdgpu_compute_multipipe;
  124. extern int amdgpu_gpu_recovery;
  125. extern int amdgpu_emu_mode;
  126. #ifdef CONFIG_DRM_AMDGPU_SI
  127. extern int amdgpu_si_support;
  128. #endif
  129. #ifdef CONFIG_DRM_AMDGPU_CIK
  130. extern int amdgpu_cik_support;
  131. #endif
  132. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  133. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  134. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  135. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  136. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  137. #define AMDGPU_IB_POOL_SIZE 16
  138. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  139. #define AMDGPUFB_CONN_LIMIT 4
  140. #define AMDGPU_BIOS_NUM_SCRATCH 16
  141. /* max number of IP instances */
  142. #define AMDGPU_MAX_SDMA_INSTANCES 2
  143. /* hard reset data */
  144. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  145. /* reset flags */
  146. #define AMDGPU_RESET_GFX (1 << 0)
  147. #define AMDGPU_RESET_COMPUTE (1 << 1)
  148. #define AMDGPU_RESET_DMA (1 << 2)
  149. #define AMDGPU_RESET_CP (1 << 3)
  150. #define AMDGPU_RESET_GRBM (1 << 4)
  151. #define AMDGPU_RESET_DMA1 (1 << 5)
  152. #define AMDGPU_RESET_RLC (1 << 6)
  153. #define AMDGPU_RESET_SEM (1 << 7)
  154. #define AMDGPU_RESET_IH (1 << 8)
  155. #define AMDGPU_RESET_VMC (1 << 9)
  156. #define AMDGPU_RESET_MC (1 << 10)
  157. #define AMDGPU_RESET_DISPLAY (1 << 11)
  158. #define AMDGPU_RESET_UVD (1 << 12)
  159. #define AMDGPU_RESET_VCE (1 << 13)
  160. #define AMDGPU_RESET_VCE1 (1 << 14)
  161. /* GFX current status */
  162. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  163. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  164. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  165. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  166. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  167. /* max cursor sizes (in pixels) */
  168. #define CIK_CURSOR_WIDTH 128
  169. #define CIK_CURSOR_HEIGHT 128
  170. struct amdgpu_device;
  171. struct amdgpu_ib;
  172. struct amdgpu_cs_parser;
  173. struct amdgpu_job;
  174. struct amdgpu_irq_src;
  175. struct amdgpu_fpriv;
  176. struct amdgpu_bo_va_mapping;
  177. enum amdgpu_cp_irq {
  178. AMDGPU_CP_IRQ_GFX_EOP = 0,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  180. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  181. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  182. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  183. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  184. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  185. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  186. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  187. AMDGPU_CP_IRQ_LAST
  188. };
  189. enum amdgpu_sdma_irq {
  190. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  191. AMDGPU_SDMA_IRQ_TRAP1,
  192. AMDGPU_SDMA_IRQ_LAST
  193. };
  194. enum amdgpu_thermal_irq {
  195. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  196. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  197. AMDGPU_THERMAL_IRQ_LAST
  198. };
  199. enum amdgpu_kiq_irq {
  200. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  201. AMDGPU_CP_KIQ_IRQ_LAST
  202. };
  203. int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
  204. enum amd_ip_block_type block_type,
  205. enum amd_clockgating_state state);
  206. int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
  207. enum amd_ip_block_type block_type,
  208. enum amd_powergating_state state);
  209. void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
  210. u32 *flags);
  211. int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
  212. enum amd_ip_block_type block_type);
  213. bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
  214. enum amd_ip_block_type block_type);
  215. #define AMDGPU_MAX_IP_NUM 16
  216. struct amdgpu_ip_block_status {
  217. bool valid;
  218. bool sw;
  219. bool hw;
  220. bool late_initialized;
  221. bool hang;
  222. };
  223. struct amdgpu_ip_block_version {
  224. const enum amd_ip_block_type type;
  225. const u32 major;
  226. const u32 minor;
  227. const u32 rev;
  228. const struct amd_ip_funcs *funcs;
  229. };
  230. struct amdgpu_ip_block {
  231. struct amdgpu_ip_block_status status;
  232. const struct amdgpu_ip_block_version *version;
  233. };
  234. int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
  235. enum amd_ip_block_type type,
  236. u32 major, u32 minor);
  237. struct amdgpu_ip_block *
  238. amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
  239. enum amd_ip_block_type type);
  240. int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
  241. const struct amdgpu_ip_block_version *ip_block_version);
  242. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  243. struct amdgpu_buffer_funcs {
  244. /* maximum bytes in a single operation */
  245. uint32_t copy_max_bytes;
  246. /* number of dw to reserve per operation */
  247. unsigned copy_num_dw;
  248. /* used for buffer migration */
  249. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  250. /* src addr in bytes */
  251. uint64_t src_offset,
  252. /* dst addr in bytes */
  253. uint64_t dst_offset,
  254. /* number of byte to transfer */
  255. uint32_t byte_count);
  256. /* maximum bytes in a single operation */
  257. uint32_t fill_max_bytes;
  258. /* number of dw to reserve per operation */
  259. unsigned fill_num_dw;
  260. /* used for buffer clearing */
  261. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  262. /* value to write to memory */
  263. uint32_t src_data,
  264. /* dst addr in bytes */
  265. uint64_t dst_offset,
  266. /* number of byte to fill */
  267. uint32_t byte_count);
  268. };
  269. /* provided by hw blocks that can write ptes, e.g., sdma */
  270. struct amdgpu_vm_pte_funcs {
  271. /* number of dw to reserve per operation */
  272. unsigned copy_pte_num_dw;
  273. /* copy pte entries from GART */
  274. void (*copy_pte)(struct amdgpu_ib *ib,
  275. uint64_t pe, uint64_t src,
  276. unsigned count);
  277. /* write pte one entry at a time with addr mapping */
  278. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  279. uint64_t value, unsigned count,
  280. uint32_t incr);
  281. /* for linear pte/pde updates without addr mapping */
  282. void (*set_pte_pde)(struct amdgpu_ib *ib,
  283. uint64_t pe,
  284. uint64_t addr, unsigned count,
  285. uint32_t incr, uint64_t flags);
  286. };
  287. /* provided by the ih block */
  288. struct amdgpu_ih_funcs {
  289. /* ring read/write ptr handling, called from interrupt context */
  290. u32 (*get_wptr)(struct amdgpu_device *adev);
  291. bool (*prescreen_iv)(struct amdgpu_device *adev);
  292. void (*decode_iv)(struct amdgpu_device *adev,
  293. struct amdgpu_iv_entry *entry);
  294. void (*set_rptr)(struct amdgpu_device *adev);
  295. };
  296. /*
  297. * BIOS.
  298. */
  299. bool amdgpu_get_bios(struct amdgpu_device *adev);
  300. bool amdgpu_read_bios(struct amdgpu_device *adev);
  301. /*
  302. * Clocks
  303. */
  304. #define AMDGPU_MAX_PPLL 3
  305. struct amdgpu_clock {
  306. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  307. struct amdgpu_pll spll;
  308. struct amdgpu_pll mpll;
  309. /* 10 Khz units */
  310. uint32_t default_mclk;
  311. uint32_t default_sclk;
  312. uint32_t default_dispclk;
  313. uint32_t current_dispclk;
  314. uint32_t dp_extclk;
  315. uint32_t max_pixel_clock;
  316. };
  317. /*
  318. * GEM.
  319. */
  320. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  321. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  322. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  323. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  324. struct drm_file *file_priv);
  325. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  326. struct drm_file *file_priv);
  327. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  328. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  329. struct drm_gem_object *
  330. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  331. struct dma_buf_attachment *attach,
  332. struct sg_table *sg);
  333. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  334. struct drm_gem_object *gobj,
  335. int flags);
  336. struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
  337. struct dma_buf *dma_buf);
  338. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  339. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  340. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  341. int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  342. /* sub-allocation manager, it has to be protected by another lock.
  343. * By conception this is an helper for other part of the driver
  344. * like the indirect buffer or semaphore, which both have their
  345. * locking.
  346. *
  347. * Principe is simple, we keep a list of sub allocation in offset
  348. * order (first entry has offset == 0, last entry has the highest
  349. * offset).
  350. *
  351. * When allocating new object we first check if there is room at
  352. * the end total_size - (last_object_offset + last_object_size) >=
  353. * alloc_size. If so we allocate new object there.
  354. *
  355. * When there is not enough room at the end, we start waiting for
  356. * each sub object until we reach object_offset+object_size >=
  357. * alloc_size, this object then become the sub object we return.
  358. *
  359. * Alignment can't be bigger than page size.
  360. *
  361. * Hole are not considered for allocation to keep things simple.
  362. * Assumption is that there won't be hole (all object on same
  363. * alignment).
  364. */
  365. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  366. struct amdgpu_sa_manager {
  367. wait_queue_head_t wq;
  368. struct amdgpu_bo *bo;
  369. struct list_head *hole;
  370. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  371. struct list_head olist;
  372. unsigned size;
  373. uint64_t gpu_addr;
  374. void *cpu_ptr;
  375. uint32_t domain;
  376. uint32_t align;
  377. };
  378. /* sub-allocation buffer */
  379. struct amdgpu_sa_bo {
  380. struct list_head olist;
  381. struct list_head flist;
  382. struct amdgpu_sa_manager *manager;
  383. unsigned soffset;
  384. unsigned eoffset;
  385. struct dma_fence *fence;
  386. };
  387. /*
  388. * GEM objects.
  389. */
  390. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  391. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  392. int alignment, u32 initial_domain,
  393. u64 flags, enum ttm_bo_type type,
  394. struct reservation_object *resv,
  395. struct drm_gem_object **obj);
  396. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  397. struct drm_device *dev,
  398. struct drm_mode_create_dumb *args);
  399. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  400. struct drm_device *dev,
  401. uint32_t handle, uint64_t *offset_p);
  402. int amdgpu_fence_slab_init(void);
  403. void amdgpu_fence_slab_fini(void);
  404. /*
  405. * GPU doorbell structures, functions & helpers
  406. */
  407. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  408. {
  409. AMDGPU_DOORBELL_KIQ = 0x000,
  410. AMDGPU_DOORBELL_HIQ = 0x001,
  411. AMDGPU_DOORBELL_DIQ = 0x002,
  412. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  413. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  414. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  415. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  416. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  417. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  418. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  419. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  420. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  421. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  422. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  423. AMDGPU_DOORBELL_IH = 0x1E8,
  424. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  425. AMDGPU_DOORBELL_INVALID = 0xFFFF
  426. } AMDGPU_DOORBELL_ASSIGNMENT;
  427. struct amdgpu_doorbell {
  428. /* doorbell mmio */
  429. resource_size_t base;
  430. resource_size_t size;
  431. u32 __iomem *ptr;
  432. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  433. };
  434. /*
  435. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  436. */
  437. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  438. {
  439. /*
  440. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  441. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  442. * Compute related doorbells are allocated from 0x00 to 0x8a
  443. */
  444. /* kernel scheduling */
  445. AMDGPU_DOORBELL64_KIQ = 0x00,
  446. /* HSA interface queue and debug queue */
  447. AMDGPU_DOORBELL64_HIQ = 0x01,
  448. AMDGPU_DOORBELL64_DIQ = 0x02,
  449. /* Compute engines */
  450. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  451. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  452. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  453. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  454. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  455. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  456. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  457. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  458. /* User queue doorbell range (128 doorbells) */
  459. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  460. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  461. /* Graphics engine */
  462. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  463. /*
  464. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  465. * Graphics voltage island aperture 1
  466. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  467. */
  468. /* sDMA engines */
  469. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  470. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  471. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  472. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  473. /* Interrupt handler */
  474. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  475. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  476. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  477. /* VCN engine use 32 bits doorbell */
  478. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  479. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  480. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  481. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  482. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  483. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  484. */
  485. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  486. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  487. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  488. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  489. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  490. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  491. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  492. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  493. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  494. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  495. } AMDGPU_DOORBELL64_ASSIGNMENT;
  496. /*
  497. * IRQS.
  498. */
  499. struct amdgpu_flip_work {
  500. struct delayed_work flip_work;
  501. struct work_struct unpin_work;
  502. struct amdgpu_device *adev;
  503. int crtc_id;
  504. u32 target_vblank;
  505. uint64_t base;
  506. struct drm_pending_vblank_event *event;
  507. struct amdgpu_bo *old_abo;
  508. struct dma_fence *excl;
  509. unsigned shared_count;
  510. struct dma_fence **shared;
  511. struct dma_fence_cb cb;
  512. bool async;
  513. };
  514. /*
  515. * CP & rings.
  516. */
  517. struct amdgpu_ib {
  518. struct amdgpu_sa_bo *sa_bo;
  519. uint32_t length_dw;
  520. uint64_t gpu_addr;
  521. uint32_t *ptr;
  522. uint32_t flags;
  523. };
  524. extern const struct drm_sched_backend_ops amdgpu_sched_ops;
  525. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  526. struct amdgpu_job **job, struct amdgpu_vm *vm);
  527. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  528. struct amdgpu_job **job);
  529. void amdgpu_job_free_resources(struct amdgpu_job *job);
  530. void amdgpu_job_free(struct amdgpu_job *job);
  531. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  532. struct drm_sched_entity *entity, void *owner,
  533. struct dma_fence **f);
  534. /*
  535. * Queue manager
  536. */
  537. struct amdgpu_queue_mapper {
  538. int hw_ip;
  539. struct mutex lock;
  540. /* protected by lock */
  541. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  542. };
  543. struct amdgpu_queue_mgr {
  544. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  545. };
  546. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  547. struct amdgpu_queue_mgr *mgr);
  548. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  549. struct amdgpu_queue_mgr *mgr);
  550. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  551. struct amdgpu_queue_mgr *mgr,
  552. u32 hw_ip, u32 instance, u32 ring,
  553. struct amdgpu_ring **out_ring);
  554. /*
  555. * context related structures
  556. */
  557. struct amdgpu_ctx_ring {
  558. uint64_t sequence;
  559. struct dma_fence **fences;
  560. struct drm_sched_entity entity;
  561. };
  562. struct amdgpu_ctx {
  563. struct kref refcount;
  564. struct amdgpu_device *adev;
  565. struct amdgpu_queue_mgr queue_mgr;
  566. unsigned reset_counter;
  567. unsigned reset_counter_query;
  568. uint32_t vram_lost_counter;
  569. spinlock_t ring_lock;
  570. struct dma_fence **fences;
  571. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  572. bool preamble_presented;
  573. enum drm_sched_priority init_priority;
  574. enum drm_sched_priority override_priority;
  575. struct mutex lock;
  576. atomic_t guilty;
  577. };
  578. struct amdgpu_ctx_mgr {
  579. struct amdgpu_device *adev;
  580. struct mutex lock;
  581. /* protected by lock */
  582. struct idr ctx_handles;
  583. };
  584. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  585. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  586. int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  587. struct dma_fence *fence, uint64_t *seq);
  588. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  589. struct amdgpu_ring *ring, uint64_t seq);
  590. void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
  591. enum drm_sched_priority priority);
  592. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  593. struct drm_file *filp);
  594. int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
  595. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  596. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  597. /*
  598. * file private structure
  599. */
  600. struct amdgpu_fpriv {
  601. struct amdgpu_vm vm;
  602. struct amdgpu_bo_va *prt_va;
  603. struct amdgpu_bo_va *csa_va;
  604. struct mutex bo_list_lock;
  605. struct idr bo_list_handles;
  606. struct amdgpu_ctx_mgr ctx_mgr;
  607. };
  608. /*
  609. * residency list
  610. */
  611. struct amdgpu_bo_list_entry {
  612. struct amdgpu_bo *robj;
  613. struct ttm_validate_buffer tv;
  614. struct amdgpu_bo_va *bo_va;
  615. uint32_t priority;
  616. struct page **user_pages;
  617. int user_invalidated;
  618. };
  619. struct amdgpu_bo_list {
  620. struct mutex lock;
  621. struct rcu_head rhead;
  622. struct kref refcount;
  623. struct amdgpu_bo *gds_obj;
  624. struct amdgpu_bo *gws_obj;
  625. struct amdgpu_bo *oa_obj;
  626. unsigned first_userptr;
  627. unsigned num_entries;
  628. struct amdgpu_bo_list_entry *array;
  629. };
  630. struct amdgpu_bo_list *
  631. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  632. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  633. struct list_head *validated);
  634. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  635. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  636. /*
  637. * GFX stuff
  638. */
  639. #include "clearstate_defs.h"
  640. struct amdgpu_rlc_funcs {
  641. void (*enter_safe_mode)(struct amdgpu_device *adev);
  642. void (*exit_safe_mode)(struct amdgpu_device *adev);
  643. };
  644. struct amdgpu_rlc {
  645. /* for power gating */
  646. struct amdgpu_bo *save_restore_obj;
  647. uint64_t save_restore_gpu_addr;
  648. volatile uint32_t *sr_ptr;
  649. const u32 *reg_list;
  650. u32 reg_list_size;
  651. /* for clear state */
  652. struct amdgpu_bo *clear_state_obj;
  653. uint64_t clear_state_gpu_addr;
  654. volatile uint32_t *cs_ptr;
  655. const struct cs_section_def *cs_data;
  656. u32 clear_state_size;
  657. /* for cp tables */
  658. struct amdgpu_bo *cp_table_obj;
  659. uint64_t cp_table_gpu_addr;
  660. volatile uint32_t *cp_table_ptr;
  661. u32 cp_table_size;
  662. /* safe mode for updating CG/PG state */
  663. bool in_safe_mode;
  664. const struct amdgpu_rlc_funcs *funcs;
  665. /* for firmware data */
  666. u32 save_and_restore_offset;
  667. u32 clear_state_descriptor_offset;
  668. u32 avail_scratch_ram_locations;
  669. u32 reg_restore_list_size;
  670. u32 reg_list_format_start;
  671. u32 reg_list_format_separate_start;
  672. u32 starting_offsets_start;
  673. u32 reg_list_format_size_bytes;
  674. u32 reg_list_size_bytes;
  675. u32 *register_list_format;
  676. u32 *register_restore;
  677. };
  678. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  679. struct amdgpu_mec {
  680. struct amdgpu_bo *hpd_eop_obj;
  681. u64 hpd_eop_gpu_addr;
  682. struct amdgpu_bo *mec_fw_obj;
  683. u64 mec_fw_gpu_addr;
  684. u32 num_mec;
  685. u32 num_pipe_per_mec;
  686. u32 num_queue_per_pipe;
  687. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  688. /* These are the resources for which amdgpu takes ownership */
  689. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  690. };
  691. struct amdgpu_kiq {
  692. u64 eop_gpu_addr;
  693. struct amdgpu_bo *eop_obj;
  694. spinlock_t ring_lock;
  695. struct amdgpu_ring ring;
  696. struct amdgpu_irq_src irq;
  697. };
  698. /*
  699. * GPU scratch registers structures, functions & helpers
  700. */
  701. struct amdgpu_scratch {
  702. unsigned num_reg;
  703. uint32_t reg_base;
  704. uint32_t free_mask;
  705. };
  706. /*
  707. * GFX configurations
  708. */
  709. #define AMDGPU_GFX_MAX_SE 4
  710. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  711. struct amdgpu_rb_config {
  712. uint32_t rb_backend_disable;
  713. uint32_t user_rb_backend_disable;
  714. uint32_t raster_config;
  715. uint32_t raster_config_1;
  716. };
  717. struct gb_addr_config {
  718. uint16_t pipe_interleave_size;
  719. uint8_t num_pipes;
  720. uint8_t max_compress_frags;
  721. uint8_t num_banks;
  722. uint8_t num_se;
  723. uint8_t num_rb_per_se;
  724. };
  725. struct amdgpu_gfx_config {
  726. unsigned max_shader_engines;
  727. unsigned max_tile_pipes;
  728. unsigned max_cu_per_sh;
  729. unsigned max_sh_per_se;
  730. unsigned max_backends_per_se;
  731. unsigned max_texture_channel_caches;
  732. unsigned max_gprs;
  733. unsigned max_gs_threads;
  734. unsigned max_hw_contexts;
  735. unsigned sc_prim_fifo_size_frontend;
  736. unsigned sc_prim_fifo_size_backend;
  737. unsigned sc_hiz_tile_fifo_size;
  738. unsigned sc_earlyz_tile_fifo_size;
  739. unsigned num_tile_pipes;
  740. unsigned backend_enable_mask;
  741. unsigned mem_max_burst_length_bytes;
  742. unsigned mem_row_size_in_kb;
  743. unsigned shader_engine_tile_size;
  744. unsigned num_gpus;
  745. unsigned multi_gpu_tile_size;
  746. unsigned mc_arb_ramcfg;
  747. unsigned gb_addr_config;
  748. unsigned num_rbs;
  749. unsigned gs_vgt_table_depth;
  750. unsigned gs_prim_buffer_depth;
  751. uint32_t tile_mode_array[32];
  752. uint32_t macrotile_mode_array[16];
  753. struct gb_addr_config gb_addr_config_fields;
  754. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  755. /* gfx configure feature */
  756. uint32_t double_offchip_lds_buf;
  757. };
  758. struct amdgpu_cu_info {
  759. uint32_t simd_per_cu;
  760. uint32_t max_waves_per_simd;
  761. uint32_t wave_front_size;
  762. uint32_t max_scratch_slots_per_cu;
  763. uint32_t lds_size;
  764. /* total active CU number */
  765. uint32_t number;
  766. uint32_t ao_cu_mask;
  767. uint32_t ao_cu_bitmap[4][4];
  768. uint32_t bitmap[4][4];
  769. };
  770. struct amdgpu_gfx_funcs {
  771. /* get the gpu clock counter */
  772. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  773. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  774. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  775. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  776. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  777. void (*select_me_pipe_q)(struct amdgpu_device *adev, u32 me, u32 pipe, u32 queue);
  778. };
  779. struct amdgpu_ngg_buf {
  780. struct amdgpu_bo *bo;
  781. uint64_t gpu_addr;
  782. uint32_t size;
  783. uint32_t bo_size;
  784. };
  785. enum {
  786. NGG_PRIM = 0,
  787. NGG_POS,
  788. NGG_CNTL,
  789. NGG_PARAM,
  790. NGG_BUF_MAX
  791. };
  792. struct amdgpu_ngg {
  793. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  794. uint32_t gds_reserve_addr;
  795. uint32_t gds_reserve_size;
  796. bool init;
  797. };
  798. struct amdgpu_gfx {
  799. struct mutex gpu_clock_mutex;
  800. struct amdgpu_gfx_config config;
  801. struct amdgpu_rlc rlc;
  802. struct amdgpu_mec mec;
  803. struct amdgpu_kiq kiq;
  804. struct amdgpu_scratch scratch;
  805. const struct firmware *me_fw; /* ME firmware */
  806. uint32_t me_fw_version;
  807. const struct firmware *pfp_fw; /* PFP firmware */
  808. uint32_t pfp_fw_version;
  809. const struct firmware *ce_fw; /* CE firmware */
  810. uint32_t ce_fw_version;
  811. const struct firmware *rlc_fw; /* RLC firmware */
  812. uint32_t rlc_fw_version;
  813. const struct firmware *mec_fw; /* MEC firmware */
  814. uint32_t mec_fw_version;
  815. const struct firmware *mec2_fw; /* MEC2 firmware */
  816. uint32_t mec2_fw_version;
  817. uint32_t me_feature_version;
  818. uint32_t ce_feature_version;
  819. uint32_t pfp_feature_version;
  820. uint32_t rlc_feature_version;
  821. uint32_t mec_feature_version;
  822. uint32_t mec2_feature_version;
  823. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  824. unsigned num_gfx_rings;
  825. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  826. unsigned num_compute_rings;
  827. struct amdgpu_irq_src eop_irq;
  828. struct amdgpu_irq_src priv_reg_irq;
  829. struct amdgpu_irq_src priv_inst_irq;
  830. /* gfx status */
  831. uint32_t gfx_current_status;
  832. /* ce ram size*/
  833. unsigned ce_ram_size;
  834. struct amdgpu_cu_info cu_info;
  835. const struct amdgpu_gfx_funcs *funcs;
  836. /* reset mask */
  837. uint32_t grbm_soft_reset;
  838. uint32_t srbm_soft_reset;
  839. /* s3/s4 mask */
  840. bool in_suspend;
  841. /* NGG */
  842. struct amdgpu_ngg ngg;
  843. /* pipe reservation */
  844. struct mutex pipe_reserve_mutex;
  845. DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  846. };
  847. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  848. unsigned size, struct amdgpu_ib *ib);
  849. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  850. struct dma_fence *f);
  851. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  852. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  853. struct dma_fence **f);
  854. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  855. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  856. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  857. /*
  858. * CS.
  859. */
  860. struct amdgpu_cs_chunk {
  861. uint32_t chunk_id;
  862. uint32_t length_dw;
  863. void *kdata;
  864. };
  865. struct amdgpu_cs_parser {
  866. struct amdgpu_device *adev;
  867. struct drm_file *filp;
  868. struct amdgpu_ctx *ctx;
  869. /* chunks */
  870. unsigned nchunks;
  871. struct amdgpu_cs_chunk *chunks;
  872. /* scheduler job object */
  873. struct amdgpu_job *job;
  874. /* buffer objects */
  875. struct ww_acquire_ctx ticket;
  876. struct amdgpu_bo_list *bo_list;
  877. struct amdgpu_mn *mn;
  878. struct amdgpu_bo_list_entry vm_pd;
  879. struct list_head validated;
  880. struct dma_fence *fence;
  881. uint64_t bytes_moved_threshold;
  882. uint64_t bytes_moved_vis_threshold;
  883. uint64_t bytes_moved;
  884. uint64_t bytes_moved_vis;
  885. struct amdgpu_bo_list_entry *evictable;
  886. /* user fence */
  887. struct amdgpu_bo_list_entry uf_entry;
  888. unsigned num_post_dep_syncobjs;
  889. struct drm_syncobj **post_dep_syncobjs;
  890. };
  891. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  892. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  893. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  894. struct amdgpu_job {
  895. struct drm_sched_job base;
  896. struct amdgpu_device *adev;
  897. struct amdgpu_vm *vm;
  898. struct amdgpu_ring *ring;
  899. struct amdgpu_sync sync;
  900. struct amdgpu_sync sched_sync;
  901. struct amdgpu_ib *ibs;
  902. struct dma_fence *fence; /* the hw fence */
  903. uint32_t preamble_status;
  904. uint32_t num_ibs;
  905. void *owner;
  906. uint64_t fence_ctx; /* the fence_context this job uses */
  907. bool vm_needs_flush;
  908. uint64_t vm_pd_addr;
  909. unsigned vmid;
  910. unsigned pasid;
  911. uint32_t gds_base, gds_size;
  912. uint32_t gws_base, gws_size;
  913. uint32_t oa_base, oa_size;
  914. uint32_t vram_lost_counter;
  915. /* user fence handling */
  916. uint64_t uf_addr;
  917. uint64_t uf_sequence;
  918. };
  919. #define to_amdgpu_job(sched_job) \
  920. container_of((sched_job), struct amdgpu_job, base)
  921. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  922. uint32_t ib_idx, int idx)
  923. {
  924. return p->job->ibs[ib_idx].ptr[idx];
  925. }
  926. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  927. uint32_t ib_idx, int idx,
  928. uint32_t value)
  929. {
  930. p->job->ibs[ib_idx].ptr[idx] = value;
  931. }
  932. /*
  933. * Writeback
  934. */
  935. #define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */
  936. struct amdgpu_wb {
  937. struct amdgpu_bo *wb_obj;
  938. volatile uint32_t *wb;
  939. uint64_t gpu_addr;
  940. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  941. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  942. };
  943. int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
  944. void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
  945. /*
  946. * SDMA
  947. */
  948. struct amdgpu_sdma_instance {
  949. /* SDMA firmware */
  950. const struct firmware *fw;
  951. uint32_t fw_version;
  952. uint32_t feature_version;
  953. struct amdgpu_ring ring;
  954. bool burst_nop;
  955. };
  956. struct amdgpu_sdma {
  957. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  958. #ifdef CONFIG_DRM_AMDGPU_SI
  959. //SI DMA has a difference trap irq number for the second engine
  960. struct amdgpu_irq_src trap_irq_1;
  961. #endif
  962. struct amdgpu_irq_src trap_irq;
  963. struct amdgpu_irq_src illegal_inst_irq;
  964. int num_instances;
  965. uint32_t srbm_soft_reset;
  966. };
  967. /*
  968. * Firmware
  969. */
  970. enum amdgpu_firmware_load_type {
  971. AMDGPU_FW_LOAD_DIRECT = 0,
  972. AMDGPU_FW_LOAD_SMU,
  973. AMDGPU_FW_LOAD_PSP,
  974. };
  975. struct amdgpu_firmware {
  976. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  977. enum amdgpu_firmware_load_type load_type;
  978. struct amdgpu_bo *fw_buf;
  979. unsigned int fw_size;
  980. unsigned int max_ucodes;
  981. /* firmwares are loaded by psp instead of smu from vega10 */
  982. const struct amdgpu_psp_funcs *funcs;
  983. struct amdgpu_bo *rbuf;
  984. struct mutex mutex;
  985. /* gpu info firmware data pointer */
  986. const struct firmware *gpu_info_fw;
  987. void *fw_buf_ptr;
  988. uint64_t fw_buf_mc;
  989. };
  990. /*
  991. * Benchmarking
  992. */
  993. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  994. /*
  995. * Testing
  996. */
  997. void amdgpu_test_moves(struct amdgpu_device *adev);
  998. /*
  999. * amdgpu smumgr functions
  1000. */
  1001. struct amdgpu_smumgr_funcs {
  1002. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1003. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1004. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1005. };
  1006. /*
  1007. * amdgpu smumgr
  1008. */
  1009. struct amdgpu_smumgr {
  1010. struct amdgpu_bo *toc_buf;
  1011. struct amdgpu_bo *smu_buf;
  1012. /* asic priv smu data */
  1013. void *priv;
  1014. spinlock_t smu_lock;
  1015. /* smumgr functions */
  1016. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1017. /* ucode loading complete flag */
  1018. uint32_t fw_flags;
  1019. };
  1020. /*
  1021. * ASIC specific register table accessible by UMD
  1022. */
  1023. struct amdgpu_allowed_register_entry {
  1024. uint32_t reg_offset;
  1025. bool grbm_indexed;
  1026. };
  1027. /*
  1028. * ASIC specific functions.
  1029. */
  1030. struct amdgpu_asic_funcs {
  1031. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1032. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1033. u8 *bios, u32 length_bytes);
  1034. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1035. u32 sh_num, u32 reg_offset, u32 *value);
  1036. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1037. int (*reset)(struct amdgpu_device *adev);
  1038. /* get the reference clock */
  1039. u32 (*get_xclk)(struct amdgpu_device *adev);
  1040. /* MM block clocks */
  1041. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1042. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1043. /* static power management */
  1044. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1045. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1046. /* get config memsize register */
  1047. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1048. /* flush hdp write queue */
  1049. void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1050. /* invalidate hdp read cache */
  1051. void (*invalidate_hdp)(struct amdgpu_device *adev,
  1052. struct amdgpu_ring *ring);
  1053. };
  1054. /*
  1055. * IOCTL.
  1056. */
  1057. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1058. struct drm_file *filp);
  1059. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1060. struct drm_file *filp);
  1061. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1062. struct drm_file *filp);
  1063. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1064. struct drm_file *filp);
  1065. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1066. struct drm_file *filp);
  1067. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1068. struct drm_file *filp);
  1069. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1070. struct drm_file *filp);
  1071. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1072. struct drm_file *filp);
  1073. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1074. int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
  1075. struct drm_file *filp);
  1076. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1077. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1078. struct drm_file *filp);
  1079. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1080. struct drm_file *filp);
  1081. /* VRAM scratch page for HDP bug, default vram page */
  1082. struct amdgpu_vram_scratch {
  1083. struct amdgpu_bo *robj;
  1084. volatile uint32_t *ptr;
  1085. u64 gpu_addr;
  1086. };
  1087. /*
  1088. * ACPI
  1089. */
  1090. struct amdgpu_atif_notification_cfg {
  1091. bool enabled;
  1092. int command_code;
  1093. };
  1094. struct amdgpu_atif_notifications {
  1095. bool display_switch;
  1096. bool expansion_mode_change;
  1097. bool thermal_state;
  1098. bool forced_power_state;
  1099. bool system_power_state;
  1100. bool display_conf_change;
  1101. bool px_gfx_switch;
  1102. bool brightness_change;
  1103. bool dgpu_display_event;
  1104. };
  1105. struct amdgpu_atif_functions {
  1106. bool system_params;
  1107. bool sbios_requests;
  1108. bool select_active_disp;
  1109. bool lid_state;
  1110. bool get_tv_standard;
  1111. bool set_tv_standard;
  1112. bool get_panel_expansion_mode;
  1113. bool set_panel_expansion_mode;
  1114. bool temperature_change;
  1115. bool graphics_device_types;
  1116. };
  1117. struct amdgpu_atif {
  1118. struct amdgpu_atif_notifications notifications;
  1119. struct amdgpu_atif_functions functions;
  1120. struct amdgpu_atif_notification_cfg notification_cfg;
  1121. struct amdgpu_encoder *encoder_for_bl;
  1122. };
  1123. struct amdgpu_atcs_functions {
  1124. bool get_ext_state;
  1125. bool pcie_perf_req;
  1126. bool pcie_dev_rdy;
  1127. bool pcie_bus_width;
  1128. };
  1129. struct amdgpu_atcs {
  1130. struct amdgpu_atcs_functions functions;
  1131. };
  1132. /*
  1133. * Firmware VRAM reservation
  1134. */
  1135. struct amdgpu_fw_vram_usage {
  1136. u64 start_offset;
  1137. u64 size;
  1138. struct amdgpu_bo *reserved_bo;
  1139. void *va;
  1140. };
  1141. /*
  1142. * CGS
  1143. */
  1144. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1145. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1146. /*
  1147. * Core structure, functions and helpers.
  1148. */
  1149. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1150. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1151. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1152. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1153. /*
  1154. * amdgpu nbio functions
  1155. *
  1156. */
  1157. struct nbio_hdp_flush_reg {
  1158. u32 ref_and_mask_cp0;
  1159. u32 ref_and_mask_cp1;
  1160. u32 ref_and_mask_cp2;
  1161. u32 ref_and_mask_cp3;
  1162. u32 ref_and_mask_cp4;
  1163. u32 ref_and_mask_cp5;
  1164. u32 ref_and_mask_cp6;
  1165. u32 ref_and_mask_cp7;
  1166. u32 ref_and_mask_cp8;
  1167. u32 ref_and_mask_cp9;
  1168. u32 ref_and_mask_sdma0;
  1169. u32 ref_and_mask_sdma1;
  1170. };
  1171. struct amdgpu_nbio_funcs {
  1172. const struct nbio_hdp_flush_reg *hdp_flush_reg;
  1173. u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
  1174. u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
  1175. u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
  1176. u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
  1177. u32 (*get_rev_id)(struct amdgpu_device *adev);
  1178. void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
  1179. void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
  1180. u32 (*get_memsize)(struct amdgpu_device *adev);
  1181. void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
  1182. bool use_doorbell, int doorbell_index);
  1183. void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
  1184. bool enable);
  1185. void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
  1186. bool enable);
  1187. void (*ih_doorbell_range)(struct amdgpu_device *adev,
  1188. bool use_doorbell, int doorbell_index);
  1189. void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
  1190. bool enable);
  1191. void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
  1192. bool enable);
  1193. void (*get_clockgating_state)(struct amdgpu_device *adev,
  1194. u32 *flags);
  1195. void (*ih_control)(struct amdgpu_device *adev);
  1196. void (*init_registers)(struct amdgpu_device *adev);
  1197. void (*detect_hw_virt)(struct amdgpu_device *adev);
  1198. };
  1199. /* Define the HW IP blocks will be used in driver , add more if necessary */
  1200. enum amd_hw_ip_block_type {
  1201. GC_HWIP = 1,
  1202. HDP_HWIP,
  1203. SDMA0_HWIP,
  1204. SDMA1_HWIP,
  1205. MMHUB_HWIP,
  1206. ATHUB_HWIP,
  1207. NBIO_HWIP,
  1208. MP0_HWIP,
  1209. UVD_HWIP,
  1210. VCN_HWIP = UVD_HWIP,
  1211. VCE_HWIP,
  1212. DF_HWIP,
  1213. DCE_HWIP,
  1214. OSSSYS_HWIP,
  1215. SMUIO_HWIP,
  1216. PWR_HWIP,
  1217. NBIF_HWIP,
  1218. MAX_HWIP
  1219. };
  1220. #define HWIP_MAX_INSTANCE 6
  1221. struct amd_powerplay {
  1222. void *pp_handle;
  1223. const struct amd_pm_funcs *pp_funcs;
  1224. };
  1225. #define AMDGPU_RESET_MAGIC_NUM 64
  1226. struct amdgpu_device {
  1227. struct device *dev;
  1228. struct drm_device *ddev;
  1229. struct pci_dev *pdev;
  1230. #ifdef CONFIG_DRM_AMD_ACP
  1231. struct amdgpu_acp acp;
  1232. #endif
  1233. /* ASIC */
  1234. enum amd_asic_type asic_type;
  1235. uint32_t family;
  1236. uint32_t rev_id;
  1237. uint32_t external_rev_id;
  1238. unsigned long flags;
  1239. int usec_timeout;
  1240. const struct amdgpu_asic_funcs *asic_funcs;
  1241. bool shutdown;
  1242. bool need_dma32;
  1243. bool need_swiotlb;
  1244. bool accel_working;
  1245. struct work_struct reset_work;
  1246. struct notifier_block acpi_nb;
  1247. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1248. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1249. unsigned debugfs_count;
  1250. #if defined(CONFIG_DEBUG_FS)
  1251. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1252. #endif
  1253. struct amdgpu_atif atif;
  1254. struct amdgpu_atcs atcs;
  1255. struct mutex srbm_mutex;
  1256. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1257. struct mutex grbm_idx_mutex;
  1258. struct dev_pm_domain vga_pm_domain;
  1259. bool have_disp_power_ref;
  1260. /* BIOS */
  1261. bool is_atom_fw;
  1262. uint8_t *bios;
  1263. uint32_t bios_size;
  1264. struct amdgpu_bo *stolen_vga_memory;
  1265. uint32_t bios_scratch_reg_offset;
  1266. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1267. /* Register/doorbell mmio */
  1268. resource_size_t rmmio_base;
  1269. resource_size_t rmmio_size;
  1270. void __iomem *rmmio;
  1271. /* protects concurrent MM_INDEX/DATA based register access */
  1272. spinlock_t mmio_idx_lock;
  1273. /* protects concurrent SMC based register access */
  1274. spinlock_t smc_idx_lock;
  1275. amdgpu_rreg_t smc_rreg;
  1276. amdgpu_wreg_t smc_wreg;
  1277. /* protects concurrent PCIE register access */
  1278. spinlock_t pcie_idx_lock;
  1279. amdgpu_rreg_t pcie_rreg;
  1280. amdgpu_wreg_t pcie_wreg;
  1281. amdgpu_rreg_t pciep_rreg;
  1282. amdgpu_wreg_t pciep_wreg;
  1283. /* protects concurrent UVD register access */
  1284. spinlock_t uvd_ctx_idx_lock;
  1285. amdgpu_rreg_t uvd_ctx_rreg;
  1286. amdgpu_wreg_t uvd_ctx_wreg;
  1287. /* protects concurrent DIDT register access */
  1288. spinlock_t didt_idx_lock;
  1289. amdgpu_rreg_t didt_rreg;
  1290. amdgpu_wreg_t didt_wreg;
  1291. /* protects concurrent gc_cac register access */
  1292. spinlock_t gc_cac_idx_lock;
  1293. amdgpu_rreg_t gc_cac_rreg;
  1294. amdgpu_wreg_t gc_cac_wreg;
  1295. /* protects concurrent se_cac register access */
  1296. spinlock_t se_cac_idx_lock;
  1297. amdgpu_rreg_t se_cac_rreg;
  1298. amdgpu_wreg_t se_cac_wreg;
  1299. /* protects concurrent ENDPOINT (audio) register access */
  1300. spinlock_t audio_endpt_idx_lock;
  1301. amdgpu_block_rreg_t audio_endpt_rreg;
  1302. amdgpu_block_wreg_t audio_endpt_wreg;
  1303. void __iomem *rio_mem;
  1304. resource_size_t rio_mem_size;
  1305. struct amdgpu_doorbell doorbell;
  1306. /* clock/pll info */
  1307. struct amdgpu_clock clock;
  1308. /* MC */
  1309. struct amdgpu_gmc gmc;
  1310. struct amdgpu_gart gart;
  1311. dma_addr_t dummy_page_addr;
  1312. struct amdgpu_vm_manager vm_manager;
  1313. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1314. /* memory management */
  1315. struct amdgpu_mman mman;
  1316. struct amdgpu_vram_scratch vram_scratch;
  1317. struct amdgpu_wb wb;
  1318. atomic64_t num_bytes_moved;
  1319. atomic64_t num_evictions;
  1320. atomic64_t num_vram_cpu_page_faults;
  1321. atomic_t gpu_reset_counter;
  1322. atomic_t vram_lost_counter;
  1323. /* data for buffer migration throttling */
  1324. struct {
  1325. spinlock_t lock;
  1326. s64 last_update_us;
  1327. s64 accum_us; /* accumulated microseconds */
  1328. s64 accum_us_vis; /* for visible VRAM */
  1329. u32 log2_max_MBps;
  1330. } mm_stats;
  1331. /* display */
  1332. bool enable_virtual_display;
  1333. struct amdgpu_mode_info mode_info;
  1334. /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
  1335. struct work_struct hotplug_work;
  1336. struct amdgpu_irq_src crtc_irq;
  1337. struct amdgpu_irq_src pageflip_irq;
  1338. struct amdgpu_irq_src hpd_irq;
  1339. /* rings */
  1340. u64 fence_context;
  1341. unsigned num_rings;
  1342. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1343. bool ib_pool_ready;
  1344. struct amdgpu_sa_manager ring_tmp_bo;
  1345. /* interrupts */
  1346. struct amdgpu_irq irq;
  1347. /* powerplay */
  1348. struct amd_powerplay powerplay;
  1349. bool pp_force_state_enabled;
  1350. /* dpm */
  1351. struct amdgpu_pm pm;
  1352. u32 cg_flags;
  1353. u32 pg_flags;
  1354. /* amdgpu smumgr */
  1355. struct amdgpu_smumgr smu;
  1356. /* gfx */
  1357. struct amdgpu_gfx gfx;
  1358. /* sdma */
  1359. struct amdgpu_sdma sdma;
  1360. /* uvd */
  1361. struct amdgpu_uvd uvd;
  1362. /* vce */
  1363. struct amdgpu_vce vce;
  1364. /* vcn */
  1365. struct amdgpu_vcn vcn;
  1366. /* firmwares */
  1367. struct amdgpu_firmware firmware;
  1368. /* PSP */
  1369. struct psp_context psp;
  1370. /* GDS */
  1371. struct amdgpu_gds gds;
  1372. /* display related functionality */
  1373. struct amdgpu_display_manager dm;
  1374. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1375. int num_ip_blocks;
  1376. struct mutex mn_lock;
  1377. DECLARE_HASHTABLE(mn_hash, 7);
  1378. /* tracking pinned memory */
  1379. u64 vram_pin_size;
  1380. u64 invisible_pin_size;
  1381. u64 gart_pin_size;
  1382. /* amdkfd interface */
  1383. struct kfd_dev *kfd;
  1384. /* soc15 register offset based on ip, instance and segment */
  1385. uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
  1386. const struct amdgpu_nbio_funcs *nbio_funcs;
  1387. /* delayed work_func for deferring clockgating during resume */
  1388. struct delayed_work late_init_work;
  1389. struct amdgpu_virt virt;
  1390. /* firmware VRAM reservation */
  1391. struct amdgpu_fw_vram_usage fw_vram_usage;
  1392. /* link all shadow bo */
  1393. struct list_head shadow_list;
  1394. struct mutex shadow_list_lock;
  1395. /* keep an lru list of rings by HW IP */
  1396. struct list_head ring_lru_list;
  1397. spinlock_t ring_lru_list_lock;
  1398. /* record hw reset is performed */
  1399. bool has_hw_reset;
  1400. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1401. /* record last mm index being written through WREG32*/
  1402. unsigned long last_mm_index;
  1403. bool in_gpu_reset;
  1404. struct mutex lock_reset;
  1405. };
  1406. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1407. {
  1408. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1409. }
  1410. int amdgpu_device_init(struct amdgpu_device *adev,
  1411. struct drm_device *ddev,
  1412. struct pci_dev *pdev,
  1413. uint32_t flags);
  1414. void amdgpu_device_fini(struct amdgpu_device *adev);
  1415. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1416. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1417. uint32_t acc_flags);
  1418. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1419. uint32_t acc_flags);
  1420. void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value);
  1421. uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset);
  1422. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1423. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1424. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1425. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1426. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1427. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1428. bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
  1429. bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
  1430. int emu_soc_asic_init(struct amdgpu_device *adev);
  1431. /*
  1432. * Registers read & write functions.
  1433. */
  1434. #define AMDGPU_REGS_IDX (1<<0)
  1435. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1436. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1437. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1438. #define RREG8(reg) amdgpu_mm_rreg8(adev, (reg))
  1439. #define WREG8(reg, v) amdgpu_mm_wreg8(adev, (reg), (v))
  1440. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1441. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1442. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1443. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1444. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1445. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1446. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1447. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1448. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1449. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1450. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1451. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1452. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1453. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1454. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1455. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1456. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1457. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1458. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1459. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1460. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1461. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1462. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1463. #define WREG32_P(reg, val, mask) \
  1464. do { \
  1465. uint32_t tmp_ = RREG32(reg); \
  1466. tmp_ &= (mask); \
  1467. tmp_ |= ((val) & ~(mask)); \
  1468. WREG32(reg, tmp_); \
  1469. } while (0)
  1470. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1471. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1472. #define WREG32_PLL_P(reg, val, mask) \
  1473. do { \
  1474. uint32_t tmp_ = RREG32_PLL(reg); \
  1475. tmp_ &= (mask); \
  1476. tmp_ |= ((val) & ~(mask)); \
  1477. WREG32_PLL(reg, tmp_); \
  1478. } while (0)
  1479. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1480. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1481. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1482. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1483. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1484. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1485. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1486. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1487. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1488. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1489. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1490. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1491. #define REG_GET_FIELD(value, reg, field) \
  1492. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1493. #define WREG32_FIELD(reg, field, val) \
  1494. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1495. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1496. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1497. /*
  1498. * BIOS helpers.
  1499. */
  1500. #define RBIOS8(i) (adev->bios[i])
  1501. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1502. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1503. static inline struct amdgpu_sdma_instance *
  1504. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1505. {
  1506. struct amdgpu_device *adev = ring->adev;
  1507. int i;
  1508. for (i = 0; i < adev->sdma.num_instances; i++)
  1509. if (&adev->sdma.instance[i].ring == ring)
  1510. break;
  1511. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1512. return &adev->sdma.instance[i];
  1513. else
  1514. return NULL;
  1515. }
  1516. /*
  1517. * ASICs macro.
  1518. */
  1519. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1520. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1521. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1522. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1523. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1524. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1525. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1526. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1527. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1528. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1529. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1530. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1531. #define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
  1532. #define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
  1533. #define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid))
  1534. #define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr))
  1535. #define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid))
  1536. #define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1537. #define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags))
  1538. #define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags))
  1539. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1540. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1541. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1542. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1543. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1544. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1545. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1546. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1547. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1548. #define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c))
  1549. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1550. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1551. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1552. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1553. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1554. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1555. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1556. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1557. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1558. #define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
  1559. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1560. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1561. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1562. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1563. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1564. #define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
  1565. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1566. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1567. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1568. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1569. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1570. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1571. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1572. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1573. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1574. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1575. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1576. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1577. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1578. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1579. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1580. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1581. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1582. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1583. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1584. #define amdgpu_gfx_select_me_pipe_q(adev, me, pipe, q) (adev)->gfx.funcs->select_me_pipe_q((adev), (me), (pipe), (q))
  1585. /* Common functions */
  1586. int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
  1587. struct amdgpu_job* job, bool force);
  1588. void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
  1589. bool amdgpu_device_need_post(struct amdgpu_device *adev);
  1590. void amdgpu_display_update_priority(struct amdgpu_device *adev);
  1591. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1592. u64 num_vis_bytes);
  1593. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1594. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1595. void amdgpu_device_vram_location(struct amdgpu_device *adev,
  1596. struct amdgpu_gmc *mc, u64 base);
  1597. void amdgpu_device_gart_location(struct amdgpu_device *adev,
  1598. struct amdgpu_gmc *mc);
  1599. int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
  1600. void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
  1601. const u32 *registers,
  1602. const u32 array_size);
  1603. bool amdgpu_device_is_px(struct drm_device *dev);
  1604. /* atpx handler */
  1605. #if defined(CONFIG_VGA_SWITCHEROO)
  1606. void amdgpu_register_atpx_handler(void);
  1607. void amdgpu_unregister_atpx_handler(void);
  1608. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1609. bool amdgpu_is_atpx_hybrid(void);
  1610. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1611. bool amdgpu_has_atpx(void);
  1612. #else
  1613. static inline void amdgpu_register_atpx_handler(void) {}
  1614. static inline void amdgpu_unregister_atpx_handler(void) {}
  1615. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1616. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1617. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1618. static inline bool amdgpu_has_atpx(void) { return false; }
  1619. #endif
  1620. /*
  1621. * KMS
  1622. */
  1623. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1624. extern const int amdgpu_max_kms_ioctl;
  1625. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1626. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1627. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1628. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1629. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1630. struct drm_file *file_priv);
  1631. int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
  1632. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1633. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1634. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1635. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1636. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1637. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1638. unsigned long arg);
  1639. /*
  1640. * functions used by amdgpu_encoder.c
  1641. */
  1642. struct amdgpu_afmt_acr {
  1643. u32 clock;
  1644. int n_32khz;
  1645. int cts_32khz;
  1646. int n_44_1khz;
  1647. int cts_44_1khz;
  1648. int n_48khz;
  1649. int cts_48khz;
  1650. };
  1651. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1652. /* amdgpu_acpi.c */
  1653. #if defined(CONFIG_ACPI)
  1654. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1655. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1656. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1657. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1658. u8 perf_req, bool advertise);
  1659. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1660. #else
  1661. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1662. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1663. #endif
  1664. int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1665. uint64_t addr, struct amdgpu_bo **bo,
  1666. struct amdgpu_bo_va_mapping **mapping);
  1667. #if defined(CONFIG_DRM_AMD_DC)
  1668. int amdgpu_dm_display_resume(struct amdgpu_device *adev );
  1669. #else
  1670. static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
  1671. #endif
  1672. #include "amdgpu_object.h"
  1673. #endif