pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #define PCI_FIND_CAP_TTL 48
  4. extern const unsigned char pcie_link_speed[];
  5. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  6. /* Functions internal to the PCI core code */
  7. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  8. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  9. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  10. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  11. { return; }
  12. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  13. { return; }
  14. #else
  15. void pci_create_firmware_label_files(struct pci_dev *pdev);
  16. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  17. #endif
  18. void pci_cleanup_rom(struct pci_dev *dev);
  19. enum pci_mmap_api {
  20. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  21. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  22. };
  23. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  24. enum pci_mmap_api mmap_api);
  25. int pci_probe_reset_function(struct pci_dev *dev);
  26. /**
  27. * struct pci_platform_pm_ops - Firmware PM callbacks
  28. *
  29. * @is_manageable: returns 'true' if given device is power manageable by the
  30. * platform firmware
  31. *
  32. * @set_state: invokes the platform firmware to set the device's power state
  33. *
  34. * @get_state: queries the platform firmware for a device's current power state
  35. *
  36. * @choose_state: returns PCI power state of given device preferred by the
  37. * platform; to be used during system-wide transitions from a
  38. * sleeping state to the working state and vice versa
  39. *
  40. * @sleep_wake: enables/disables the system wake up capability of given device
  41. *
  42. * @run_wake: enables/disables the platform to generate run-time wake-up events
  43. * for given device (the device's wake-up capability has to be
  44. * enabled by @sleep_wake for this feature to work)
  45. *
  46. * @need_resume: returns 'true' if the given device (which is currently
  47. * suspended) needs to be resumed to be configured for system
  48. * wakeup.
  49. *
  50. * If given platform is generally capable of power managing PCI devices, all of
  51. * these callbacks are mandatory.
  52. */
  53. struct pci_platform_pm_ops {
  54. bool (*is_manageable)(struct pci_dev *dev);
  55. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  56. pci_power_t (*get_state)(struct pci_dev *dev);
  57. pci_power_t (*choose_state)(struct pci_dev *dev);
  58. int (*sleep_wake)(struct pci_dev *dev, bool enable);
  59. int (*run_wake)(struct pci_dev *dev, bool enable);
  60. bool (*need_resume)(struct pci_dev *dev);
  61. };
  62. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  63. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  64. void pci_power_up(struct pci_dev *dev);
  65. void pci_disable_enabled_device(struct pci_dev *dev);
  66. int pci_finish_runtime_suspend(struct pci_dev *dev);
  67. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  68. bool pci_dev_keep_suspended(struct pci_dev *dev);
  69. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  70. void pci_config_pm_runtime_get(struct pci_dev *dev);
  71. void pci_config_pm_runtime_put(struct pci_dev *dev);
  72. void pci_pm_init(struct pci_dev *dev);
  73. void pci_ea_init(struct pci_dev *dev);
  74. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  75. void pci_free_cap_save_buffers(struct pci_dev *dev);
  76. bool pci_bridge_d3_possible(struct pci_dev *dev);
  77. void pci_bridge_d3_update(struct pci_dev *dev);
  78. static inline void pci_wakeup_event(struct pci_dev *dev)
  79. {
  80. /* Wait 100 ms before the system can be put into a sleep state. */
  81. pm_wakeup_event(&dev->dev, 100);
  82. }
  83. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  84. {
  85. return !!(pci_dev->subordinate);
  86. }
  87. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  88. {
  89. /*
  90. * Currently we allow normal PCI devices and PCI bridges transition
  91. * into D3 if their bridge_d3 is set.
  92. */
  93. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  94. }
  95. struct pci_vpd_ops {
  96. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  97. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  98. int (*set_size)(struct pci_dev *dev, size_t len);
  99. };
  100. struct pci_vpd {
  101. const struct pci_vpd_ops *ops;
  102. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  103. struct mutex lock;
  104. unsigned int len;
  105. u16 flag;
  106. u8 cap;
  107. u8 busy:1;
  108. u8 valid:1;
  109. };
  110. int pci_vpd_init(struct pci_dev *dev);
  111. void pci_vpd_release(struct pci_dev *dev);
  112. /* PCI /proc functions */
  113. #ifdef CONFIG_PROC_FS
  114. int pci_proc_attach_device(struct pci_dev *dev);
  115. int pci_proc_detach_device(struct pci_dev *dev);
  116. int pci_proc_detach_bus(struct pci_bus *bus);
  117. #else
  118. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  119. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  120. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  121. #endif
  122. /* Functions for PCI Hotplug drivers to use */
  123. int pci_hp_add_bridge(struct pci_dev *dev);
  124. #ifdef HAVE_PCI_LEGACY
  125. void pci_create_legacy_files(struct pci_bus *bus);
  126. void pci_remove_legacy_files(struct pci_bus *bus);
  127. #else
  128. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  129. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  130. #endif
  131. /* Lock for read/write access to pci device and bus lists */
  132. extern struct rw_semaphore pci_bus_sem;
  133. extern raw_spinlock_t pci_lock;
  134. extern unsigned int pci_pm_d3_delay;
  135. #ifdef CONFIG_PCI_MSI
  136. void pci_no_msi(void);
  137. #else
  138. static inline void pci_no_msi(void) { }
  139. #endif
  140. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  141. {
  142. u16 control;
  143. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  144. control &= ~PCI_MSI_FLAGS_ENABLE;
  145. if (enable)
  146. control |= PCI_MSI_FLAGS_ENABLE;
  147. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  148. }
  149. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  150. {
  151. u16 ctrl;
  152. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  153. ctrl &= ~clear;
  154. ctrl |= set;
  155. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  156. }
  157. void pci_realloc_get_opt(char *);
  158. static inline int pci_no_d1d2(struct pci_dev *dev)
  159. {
  160. unsigned int parent_dstates = 0;
  161. if (dev->bus->self)
  162. parent_dstates = dev->bus->self->no_d1d2;
  163. return (dev->no_d1d2 || parent_dstates);
  164. }
  165. extern const struct attribute_group *pci_dev_groups[];
  166. extern const struct attribute_group *pcibus_groups[];
  167. extern struct device_type pci_dev_type;
  168. extern const struct attribute_group *pci_bus_groups[];
  169. /**
  170. * pci_match_one_device - Tell if a PCI device structure has a matching
  171. * PCI device id structure
  172. * @id: single PCI device id structure to match
  173. * @dev: the PCI device structure to match against
  174. *
  175. * Returns the matching pci_device_id structure or %NULL if there is no match.
  176. */
  177. static inline const struct pci_device_id *
  178. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  179. {
  180. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  181. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  182. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  183. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  184. !((id->class ^ dev->class) & id->class_mask))
  185. return id;
  186. return NULL;
  187. }
  188. /* PCI slot sysfs helper code */
  189. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  190. extern struct kset *pci_slots_kset;
  191. struct pci_slot_attribute {
  192. struct attribute attr;
  193. ssize_t (*show)(struct pci_slot *, char *);
  194. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  195. };
  196. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  197. enum pci_bar_type {
  198. pci_bar_unknown, /* Standard PCI BAR probe */
  199. pci_bar_io, /* An io port BAR */
  200. pci_bar_mem32, /* A 32-bit memory BAR */
  201. pci_bar_mem64, /* A 64-bit memory BAR */
  202. };
  203. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  204. int crs_timeout);
  205. int pci_setup_device(struct pci_dev *dev);
  206. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  207. struct resource *res, unsigned int reg);
  208. void pci_configure_ari(struct pci_dev *dev);
  209. void __pci_bus_size_bridges(struct pci_bus *bus,
  210. struct list_head *realloc_head);
  211. void __pci_bus_assign_resources(const struct pci_bus *bus,
  212. struct list_head *realloc_head,
  213. struct list_head *fail_head);
  214. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  215. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  216. void pci_disable_bridge_window(struct pci_dev *dev);
  217. /* Single Root I/O Virtualization */
  218. struct pci_sriov {
  219. int pos; /* capability position */
  220. int nres; /* number of resources */
  221. u32 cap; /* SR-IOV Capabilities */
  222. u16 ctrl; /* SR-IOV Control */
  223. u16 total_VFs; /* total VFs associated with the PF */
  224. u16 initial_VFs; /* initial VFs associated with the PF */
  225. u16 num_VFs; /* number of VFs available */
  226. u16 offset; /* first VF Routing ID offset */
  227. u16 stride; /* following VF stride */
  228. u32 pgsz; /* page size for BAR alignment */
  229. u8 link; /* Function Dependency Link */
  230. u8 max_VF_buses; /* max buses consumed by VFs */
  231. u16 driver_max_VFs; /* max num VFs driver supports */
  232. struct pci_dev *dev; /* lowest numbered PF */
  233. struct pci_dev *self; /* this PF */
  234. struct mutex lock; /* lock for setting sriov_numvfs in sysfs */
  235. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  236. };
  237. #ifdef CONFIG_PCI_ATS
  238. void pci_restore_ats_state(struct pci_dev *dev);
  239. #else
  240. static inline void pci_restore_ats_state(struct pci_dev *dev)
  241. {
  242. }
  243. #endif /* CONFIG_PCI_ATS */
  244. #ifdef CONFIG_PCI_IOV
  245. int pci_iov_init(struct pci_dev *dev);
  246. void pci_iov_release(struct pci_dev *dev);
  247. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  248. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  249. void pci_restore_iov_state(struct pci_dev *dev);
  250. int pci_iov_bus_range(struct pci_bus *bus);
  251. #else
  252. static inline int pci_iov_init(struct pci_dev *dev)
  253. {
  254. return -ENODEV;
  255. }
  256. static inline void pci_iov_release(struct pci_dev *dev)
  257. {
  258. }
  259. static inline void pci_restore_iov_state(struct pci_dev *dev)
  260. {
  261. }
  262. static inline int pci_iov_bus_range(struct pci_bus *bus)
  263. {
  264. return 0;
  265. }
  266. #endif /* CONFIG_PCI_IOV */
  267. unsigned long pci_cardbus_resource_alignment(struct resource *);
  268. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  269. struct resource *res)
  270. {
  271. #ifdef CONFIG_PCI_IOV
  272. int resno = res - dev->resource;
  273. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  274. return pci_sriov_resource_alignment(dev, resno);
  275. #endif
  276. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  277. return pci_cardbus_resource_alignment(res);
  278. return resource_alignment(res);
  279. }
  280. void pci_enable_acs(struct pci_dev *dev);
  281. #ifdef CONFIG_PCIE_PTM
  282. void pci_ptm_init(struct pci_dev *dev);
  283. #else
  284. static inline void pci_ptm_init(struct pci_dev *dev) { }
  285. #endif
  286. struct pci_dev_reset_methods {
  287. u16 vendor;
  288. u16 device;
  289. int (*reset)(struct pci_dev *dev, int probe);
  290. };
  291. #ifdef CONFIG_PCI_QUIRKS
  292. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  293. #else
  294. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  295. {
  296. return -ENOTTY;
  297. }
  298. #endif
  299. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  300. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  301. struct resource *res);
  302. #endif
  303. #endif /* DRIVERS_PCI_H */