spi-ti-qspi.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. /*
  2. * TI QSPI driver
  3. *
  4. * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sourav Poddar <sourav.poddar@ti.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GPLv2.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/device.h>
  20. #include <linux/delay.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/dmaengine.h>
  23. #include <linux/omap-dma.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/err.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/slab.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/of.h>
  31. #include <linux/of_device.h>
  32. #include <linux/pinctrl/consumer.h>
  33. #include <linux/spi/spi.h>
  34. struct ti_qspi_regs {
  35. u32 clkctrl;
  36. };
  37. struct ti_qspi {
  38. struct completion transfer_complete;
  39. /* list synchronization */
  40. struct mutex list_lock;
  41. struct spi_master *master;
  42. void __iomem *base;
  43. void __iomem *ctrl_base;
  44. void __iomem *mmap_base;
  45. struct clk *fclk;
  46. struct device *dev;
  47. struct ti_qspi_regs ctx_reg;
  48. u32 spi_max_frequency;
  49. u32 cmd;
  50. u32 dc;
  51. bool ctrl_mod;
  52. };
  53. #define QSPI_PID (0x0)
  54. #define QSPI_SYSCONFIG (0x10)
  55. #define QSPI_INTR_STATUS_RAW_SET (0x20)
  56. #define QSPI_INTR_STATUS_ENABLED_CLEAR (0x24)
  57. #define QSPI_INTR_ENABLE_SET_REG (0x28)
  58. #define QSPI_INTR_ENABLE_CLEAR_REG (0x2c)
  59. #define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
  60. #define QSPI_SPI_DC_REG (0x44)
  61. #define QSPI_SPI_CMD_REG (0x48)
  62. #define QSPI_SPI_STATUS_REG (0x4c)
  63. #define QSPI_SPI_DATA_REG (0x50)
  64. #define QSPI_SPI_SETUP0_REG (0x54)
  65. #define QSPI_SPI_SWITCH_REG (0x64)
  66. #define QSPI_SPI_SETUP1_REG (0x58)
  67. #define QSPI_SPI_SETUP2_REG (0x5c)
  68. #define QSPI_SPI_SETUP3_REG (0x60)
  69. #define QSPI_SPI_DATA_REG_1 (0x68)
  70. #define QSPI_SPI_DATA_REG_2 (0x6c)
  71. #define QSPI_SPI_DATA_REG_3 (0x70)
  72. #define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
  73. #define QSPI_FCLK 192000000
  74. /* Clock Control */
  75. #define QSPI_CLK_EN (1 << 31)
  76. #define QSPI_CLK_DIV_MAX 0xffff
  77. /* Command */
  78. #define QSPI_EN_CS(n) (n << 28)
  79. #define QSPI_WLEN(n) ((n - 1) << 19)
  80. #define QSPI_3_PIN (1 << 18)
  81. #define QSPI_RD_SNGL (1 << 16)
  82. #define QSPI_WR_SNGL (2 << 16)
  83. #define QSPI_RD_DUAL (3 << 16)
  84. #define QSPI_RD_QUAD (7 << 16)
  85. #define QSPI_INVAL (4 << 16)
  86. #define QSPI_WC_CMD_INT_EN (1 << 14)
  87. #define QSPI_FLEN(n) ((n - 1) << 0)
  88. #define QSPI_WLEN_MAX_BITS 128
  89. #define QSPI_WLEN_MAX_BYTES 16
  90. /* STATUS REGISTER */
  91. #define BUSY 0x01
  92. #define WC 0x02
  93. /* INTERRUPT REGISTER */
  94. #define QSPI_WC_INT_EN (1 << 1)
  95. #define QSPI_WC_INT_DISABLE (1 << 1)
  96. /* Device Control */
  97. #define QSPI_DD(m, n) (m << (3 + n * 8))
  98. #define QSPI_CKPHA(n) (1 << (2 + n * 8))
  99. #define QSPI_CSPOL(n) (1 << (1 + n * 8))
  100. #define QSPI_CKPOL(n) (1 << (n * 8))
  101. #define QSPI_FRAME 4096
  102. #define QSPI_AUTOSUSPEND_TIMEOUT 2000
  103. static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
  104. unsigned long reg)
  105. {
  106. return readl(qspi->base + reg);
  107. }
  108. static inline void ti_qspi_write(struct ti_qspi *qspi,
  109. unsigned long val, unsigned long reg)
  110. {
  111. writel(val, qspi->base + reg);
  112. }
  113. static int ti_qspi_setup(struct spi_device *spi)
  114. {
  115. struct ti_qspi *qspi = spi_master_get_devdata(spi->master);
  116. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  117. int clk_div = 0, ret;
  118. u32 clk_ctrl_reg, clk_rate, clk_mask;
  119. if (spi->master->busy) {
  120. dev_dbg(qspi->dev, "master busy doing other trasnfers\n");
  121. return -EBUSY;
  122. }
  123. if (!qspi->spi_max_frequency) {
  124. dev_err(qspi->dev, "spi max frequency not defined\n");
  125. return -EINVAL;
  126. }
  127. clk_rate = clk_get_rate(qspi->fclk);
  128. clk_div = DIV_ROUND_UP(clk_rate, qspi->spi_max_frequency) - 1;
  129. if (clk_div < 0) {
  130. dev_dbg(qspi->dev, "clock divider < 0, using /1 divider\n");
  131. return -EINVAL;
  132. }
  133. if (clk_div > QSPI_CLK_DIV_MAX) {
  134. dev_dbg(qspi->dev, "clock divider >%d , using /%d divider\n",
  135. QSPI_CLK_DIV_MAX, QSPI_CLK_DIV_MAX + 1);
  136. return -EINVAL;
  137. }
  138. dev_dbg(qspi->dev, "hz: %d, clock divider %d\n",
  139. qspi->spi_max_frequency, clk_div);
  140. ret = pm_runtime_get_sync(qspi->dev);
  141. if (ret < 0) {
  142. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  143. return ret;
  144. }
  145. clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
  146. clk_ctrl_reg &= ~QSPI_CLK_EN;
  147. /* disable SCLK */
  148. ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
  149. /* enable SCLK */
  150. clk_mask = QSPI_CLK_EN | clk_div;
  151. ti_qspi_write(qspi, clk_mask, QSPI_SPI_CLOCK_CNTRL_REG);
  152. ctx_reg->clkctrl = clk_mask;
  153. pm_runtime_mark_last_busy(qspi->dev);
  154. ret = pm_runtime_put_autosuspend(qspi->dev);
  155. if (ret < 0) {
  156. dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
  157. return ret;
  158. }
  159. return 0;
  160. }
  161. static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
  162. {
  163. struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
  164. ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
  165. }
  166. static inline u32 qspi_is_busy(struct ti_qspi *qspi)
  167. {
  168. u32 stat;
  169. unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
  170. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  171. while ((stat & BUSY) && time_after(timeout, jiffies)) {
  172. cpu_relax();
  173. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  174. }
  175. WARN(stat & BUSY, "qspi busy\n");
  176. return stat & BUSY;
  177. }
  178. static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  179. {
  180. int wlen, count, xfer_len;
  181. unsigned int cmd;
  182. const u8 *txbuf;
  183. u32 data;
  184. txbuf = t->tx_buf;
  185. cmd = qspi->cmd | QSPI_WR_SNGL;
  186. count = t->len;
  187. wlen = t->bits_per_word >> 3; /* in bytes */
  188. xfer_len = wlen;
  189. while (count) {
  190. if (qspi_is_busy(qspi))
  191. return -EBUSY;
  192. switch (wlen) {
  193. case 1:
  194. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
  195. cmd, qspi->dc, *txbuf);
  196. if (count >= QSPI_WLEN_MAX_BYTES) {
  197. u32 *txp = (u32 *)txbuf;
  198. data = cpu_to_be32(*txp++);
  199. writel(data, qspi->base +
  200. QSPI_SPI_DATA_REG_3);
  201. data = cpu_to_be32(*txp++);
  202. writel(data, qspi->base +
  203. QSPI_SPI_DATA_REG_2);
  204. data = cpu_to_be32(*txp++);
  205. writel(data, qspi->base +
  206. QSPI_SPI_DATA_REG_1);
  207. data = cpu_to_be32(*txp++);
  208. writel(data, qspi->base +
  209. QSPI_SPI_DATA_REG);
  210. xfer_len = QSPI_WLEN_MAX_BYTES;
  211. cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
  212. } else {
  213. writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
  214. cmd = qspi->cmd | QSPI_WR_SNGL;
  215. xfer_len = wlen;
  216. cmd |= QSPI_WLEN(wlen);
  217. }
  218. break;
  219. case 2:
  220. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
  221. cmd, qspi->dc, *txbuf);
  222. writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  223. break;
  224. case 4:
  225. dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
  226. cmd, qspi->dc, *txbuf);
  227. writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
  228. break;
  229. }
  230. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  231. if (!wait_for_completion_timeout(&qspi->transfer_complete,
  232. QSPI_COMPLETION_TIMEOUT)) {
  233. dev_err(qspi->dev, "write timed out\n");
  234. return -ETIMEDOUT;
  235. }
  236. txbuf += xfer_len;
  237. count -= xfer_len;
  238. }
  239. return 0;
  240. }
  241. static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  242. {
  243. int wlen, count;
  244. unsigned int cmd;
  245. u8 *rxbuf;
  246. rxbuf = t->rx_buf;
  247. cmd = qspi->cmd;
  248. switch (t->rx_nbits) {
  249. case SPI_NBITS_DUAL:
  250. cmd |= QSPI_RD_DUAL;
  251. break;
  252. case SPI_NBITS_QUAD:
  253. cmd |= QSPI_RD_QUAD;
  254. break;
  255. default:
  256. cmd |= QSPI_RD_SNGL;
  257. break;
  258. }
  259. count = t->len;
  260. wlen = t->bits_per_word >> 3; /* in bytes */
  261. while (count) {
  262. dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
  263. if (qspi_is_busy(qspi))
  264. return -EBUSY;
  265. ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
  266. if (!wait_for_completion_timeout(&qspi->transfer_complete,
  267. QSPI_COMPLETION_TIMEOUT)) {
  268. dev_err(qspi->dev, "read timed out\n");
  269. return -ETIMEDOUT;
  270. }
  271. switch (wlen) {
  272. case 1:
  273. *rxbuf = readb(qspi->base + QSPI_SPI_DATA_REG);
  274. break;
  275. case 2:
  276. *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
  277. break;
  278. case 4:
  279. *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
  280. break;
  281. }
  282. rxbuf += wlen;
  283. count -= wlen;
  284. }
  285. return 0;
  286. }
  287. static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t)
  288. {
  289. int ret;
  290. if (t->tx_buf) {
  291. ret = qspi_write_msg(qspi, t);
  292. if (ret) {
  293. dev_dbg(qspi->dev, "Error while writing\n");
  294. return ret;
  295. }
  296. }
  297. if (t->rx_buf) {
  298. ret = qspi_read_msg(qspi, t);
  299. if (ret) {
  300. dev_dbg(qspi->dev, "Error while reading\n");
  301. return ret;
  302. }
  303. }
  304. return 0;
  305. }
  306. static int ti_qspi_start_transfer_one(struct spi_master *master,
  307. struct spi_message *m)
  308. {
  309. struct ti_qspi *qspi = spi_master_get_devdata(master);
  310. struct spi_device *spi = m->spi;
  311. struct spi_transfer *t;
  312. int status = 0, ret;
  313. int frame_length;
  314. /* setup device control reg */
  315. qspi->dc = 0;
  316. if (spi->mode & SPI_CPHA)
  317. qspi->dc |= QSPI_CKPHA(spi->chip_select);
  318. if (spi->mode & SPI_CPOL)
  319. qspi->dc |= QSPI_CKPOL(spi->chip_select);
  320. if (spi->mode & SPI_CS_HIGH)
  321. qspi->dc |= QSPI_CSPOL(spi->chip_select);
  322. frame_length = (m->frame_length << 3) / spi->bits_per_word;
  323. frame_length = clamp(frame_length, 0, QSPI_FRAME);
  324. /* setup command reg */
  325. qspi->cmd = 0;
  326. qspi->cmd |= QSPI_EN_CS(spi->chip_select);
  327. qspi->cmd |= QSPI_FLEN(frame_length);
  328. qspi->cmd |= QSPI_WC_CMD_INT_EN;
  329. ti_qspi_write(qspi, QSPI_WC_INT_EN, QSPI_INTR_ENABLE_SET_REG);
  330. ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
  331. mutex_lock(&qspi->list_lock);
  332. list_for_each_entry(t, &m->transfers, transfer_list) {
  333. qspi->cmd |= QSPI_WLEN(t->bits_per_word);
  334. ret = qspi_transfer_msg(qspi, t);
  335. if (ret) {
  336. dev_dbg(qspi->dev, "transfer message failed\n");
  337. mutex_unlock(&qspi->list_lock);
  338. return -EINVAL;
  339. }
  340. m->actual_length += t->len;
  341. }
  342. mutex_unlock(&qspi->list_lock);
  343. m->status = status;
  344. spi_finalize_current_message(master);
  345. ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
  346. return status;
  347. }
  348. static irqreturn_t ti_qspi_isr(int irq, void *dev_id)
  349. {
  350. struct ti_qspi *qspi = dev_id;
  351. u16 int_stat;
  352. u32 stat;
  353. irqreturn_t ret = IRQ_HANDLED;
  354. int_stat = ti_qspi_read(qspi, QSPI_INTR_STATUS_ENABLED_CLEAR);
  355. stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
  356. if (!int_stat) {
  357. dev_dbg(qspi->dev, "No IRQ triggered\n");
  358. ret = IRQ_NONE;
  359. goto out;
  360. }
  361. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE,
  362. QSPI_INTR_STATUS_ENABLED_CLEAR);
  363. if (stat & WC)
  364. complete(&qspi->transfer_complete);
  365. out:
  366. return ret;
  367. }
  368. static int ti_qspi_runtime_resume(struct device *dev)
  369. {
  370. struct ti_qspi *qspi;
  371. qspi = dev_get_drvdata(dev);
  372. ti_qspi_restore_ctx(qspi);
  373. return 0;
  374. }
  375. static const struct of_device_id ti_qspi_match[] = {
  376. {.compatible = "ti,dra7xxx-qspi" },
  377. {.compatible = "ti,am4372-qspi" },
  378. {},
  379. };
  380. MODULE_DEVICE_TABLE(of, ti_qspi_match);
  381. static int ti_qspi_probe(struct platform_device *pdev)
  382. {
  383. struct ti_qspi *qspi;
  384. struct spi_master *master;
  385. struct resource *r, *res_ctrl, *res_mmap;
  386. struct device_node *np = pdev->dev.of_node;
  387. u32 max_freq;
  388. int ret = 0, num_cs, irq;
  389. master = spi_alloc_master(&pdev->dev, sizeof(*qspi));
  390. if (!master)
  391. return -ENOMEM;
  392. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
  393. master->flags = SPI_MASTER_HALF_DUPLEX;
  394. master->setup = ti_qspi_setup;
  395. master->auto_runtime_pm = true;
  396. master->transfer_one_message = ti_qspi_start_transfer_one;
  397. master->dev.of_node = pdev->dev.of_node;
  398. master->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
  399. SPI_BPW_MASK(8);
  400. if (!of_property_read_u32(np, "num-cs", &num_cs))
  401. master->num_chipselect = num_cs;
  402. qspi = spi_master_get_devdata(master);
  403. qspi->master = master;
  404. qspi->dev = &pdev->dev;
  405. platform_set_drvdata(pdev, qspi);
  406. r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
  407. if (r == NULL) {
  408. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  409. if (r == NULL) {
  410. dev_err(&pdev->dev, "missing platform data\n");
  411. return -ENODEV;
  412. }
  413. }
  414. res_mmap = platform_get_resource_byname(pdev,
  415. IORESOURCE_MEM, "qspi_mmap");
  416. if (res_mmap == NULL) {
  417. res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  418. if (res_mmap == NULL) {
  419. dev_err(&pdev->dev,
  420. "memory mapped resource not required\n");
  421. }
  422. }
  423. res_ctrl = platform_get_resource_byname(pdev,
  424. IORESOURCE_MEM, "qspi_ctrlmod");
  425. if (res_ctrl == NULL) {
  426. res_ctrl = platform_get_resource(pdev, IORESOURCE_MEM, 2);
  427. if (res_ctrl == NULL) {
  428. dev_dbg(&pdev->dev,
  429. "control module resources not required\n");
  430. }
  431. }
  432. irq = platform_get_irq(pdev, 0);
  433. if (irq < 0) {
  434. dev_err(&pdev->dev, "no irq resource?\n");
  435. return irq;
  436. }
  437. mutex_init(&qspi->list_lock);
  438. qspi->base = devm_ioremap_resource(&pdev->dev, r);
  439. if (IS_ERR(qspi->base)) {
  440. ret = PTR_ERR(qspi->base);
  441. goto free_master;
  442. }
  443. if (res_ctrl) {
  444. qspi->ctrl_mod = true;
  445. qspi->ctrl_base = devm_ioremap_resource(&pdev->dev, res_ctrl);
  446. if (IS_ERR(qspi->ctrl_base)) {
  447. ret = PTR_ERR(qspi->ctrl_base);
  448. goto free_master;
  449. }
  450. }
  451. if (res_mmap) {
  452. qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
  453. if (IS_ERR(qspi->mmap_base)) {
  454. ret = PTR_ERR(qspi->mmap_base);
  455. goto free_master;
  456. }
  457. }
  458. ret = devm_request_irq(&pdev->dev, irq, ti_qspi_isr, 0,
  459. dev_name(&pdev->dev), qspi);
  460. if (ret < 0) {
  461. dev_err(&pdev->dev, "Failed to register ISR for IRQ %d\n",
  462. irq);
  463. goto free_master;
  464. }
  465. qspi->fclk = devm_clk_get(&pdev->dev, "fck");
  466. if (IS_ERR(qspi->fclk)) {
  467. ret = PTR_ERR(qspi->fclk);
  468. dev_err(&pdev->dev, "could not get clk: %d\n", ret);
  469. }
  470. init_completion(&qspi->transfer_complete);
  471. pm_runtime_use_autosuspend(&pdev->dev);
  472. pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
  473. pm_runtime_enable(&pdev->dev);
  474. if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
  475. qspi->spi_max_frequency = max_freq;
  476. ret = devm_spi_register_master(&pdev->dev, master);
  477. if (ret)
  478. goto free_master;
  479. return 0;
  480. free_master:
  481. spi_master_put(master);
  482. return ret;
  483. }
  484. static int ti_qspi_remove(struct platform_device *pdev)
  485. {
  486. struct ti_qspi *qspi = platform_get_drvdata(pdev);
  487. int ret;
  488. ret = pm_runtime_get_sync(qspi->dev);
  489. if (ret < 0) {
  490. dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
  491. return ret;
  492. }
  493. ti_qspi_write(qspi, QSPI_WC_INT_DISABLE, QSPI_INTR_ENABLE_CLEAR_REG);
  494. pm_runtime_put(qspi->dev);
  495. pm_runtime_disable(&pdev->dev);
  496. return 0;
  497. }
  498. static const struct dev_pm_ops ti_qspi_pm_ops = {
  499. .runtime_resume = ti_qspi_runtime_resume,
  500. };
  501. static struct platform_driver ti_qspi_driver = {
  502. .probe = ti_qspi_probe,
  503. .remove = ti_qspi_remove,
  504. .driver = {
  505. .name = "ti-qspi",
  506. .pm = &ti_qspi_pm_ops,
  507. .of_match_table = ti_qspi_match,
  508. }
  509. };
  510. module_platform_driver(ti_qspi_driver);
  511. MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
  512. MODULE_LICENSE("GPL v2");
  513. MODULE_DESCRIPTION("TI QSPI controller driver");
  514. MODULE_ALIAS("platform:ti-qspi");