spi-imx.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 Juergen Beisert
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the
  16. * Free Software Foundation
  17. * 51 Franklin Street, Fifth Floor
  18. * Boston, MA 02110-1301, USA.
  19. */
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/delay.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #include <linux/spi/spi.h>
  35. #include <linux/spi/spi_bitbang.h>
  36. #include <linux/types.h>
  37. #include <linux/of.h>
  38. #include <linux/of_device.h>
  39. #include <linux/of_gpio.h>
  40. #include <linux/platform_data/dma-imx.h>
  41. #include <linux/platform_data/spi-imx.h>
  42. #define DRIVER_NAME "spi_imx"
  43. #define MXC_CSPIRXDATA 0x00
  44. #define MXC_CSPITXDATA 0x04
  45. #define MXC_CSPICTRL 0x08
  46. #define MXC_CSPIINT 0x0c
  47. #define MXC_RESET 0x1c
  48. /* generic defines to abstract from the different register layouts */
  49. #define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
  50. #define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
  51. /* The maximum bytes that a sdma BD can transfer.*/
  52. #define MAX_SDMA_BD_BYTES (1 << 15)
  53. #define IMX_DMA_TIMEOUT (msecs_to_jiffies(3000))
  54. struct spi_imx_config {
  55. unsigned int speed_hz;
  56. unsigned int bpw;
  57. unsigned int mode;
  58. u8 cs;
  59. };
  60. enum spi_imx_devtype {
  61. IMX1_CSPI,
  62. IMX21_CSPI,
  63. IMX27_CSPI,
  64. IMX31_CSPI,
  65. IMX35_CSPI, /* CSPI on all i.mx except above */
  66. IMX51_ECSPI, /* ECSPI on i.mx51 and later */
  67. };
  68. struct spi_imx_data;
  69. struct spi_imx_devtype_data {
  70. void (*intctrl)(struct spi_imx_data *, int);
  71. int (*config)(struct spi_imx_data *, struct spi_imx_config *);
  72. void (*trigger)(struct spi_imx_data *);
  73. int (*rx_available)(struct spi_imx_data *);
  74. void (*reset)(struct spi_imx_data *);
  75. enum spi_imx_devtype devtype;
  76. };
  77. struct spi_imx_data {
  78. struct spi_bitbang bitbang;
  79. struct completion xfer_done;
  80. void __iomem *base;
  81. struct clk *clk_per;
  82. struct clk *clk_ipg;
  83. unsigned long spi_clk;
  84. unsigned int count;
  85. void (*tx)(struct spi_imx_data *);
  86. void (*rx)(struct spi_imx_data *);
  87. void *rx_buf;
  88. const void *tx_buf;
  89. unsigned int txfifo; /* number of words pushed in tx FIFO */
  90. /* DMA */
  91. unsigned int dma_is_inited;
  92. unsigned int dma_finished;
  93. bool usedma;
  94. u32 wml;
  95. struct completion dma_rx_completion;
  96. struct completion dma_tx_completion;
  97. const struct spi_imx_devtype_data *devtype_data;
  98. int chipselect[0];
  99. };
  100. static inline int is_imx27_cspi(struct spi_imx_data *d)
  101. {
  102. return d->devtype_data->devtype == IMX27_CSPI;
  103. }
  104. static inline int is_imx35_cspi(struct spi_imx_data *d)
  105. {
  106. return d->devtype_data->devtype == IMX35_CSPI;
  107. }
  108. static inline int is_imx51_ecspi(struct spi_imx_data *d)
  109. {
  110. return d->devtype_data->devtype == IMX51_ECSPI;
  111. }
  112. static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
  113. {
  114. return is_imx51_ecspi(d) ? 64 : 8;
  115. }
  116. #define MXC_SPI_BUF_RX(type) \
  117. static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
  118. { \
  119. unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
  120. \
  121. if (spi_imx->rx_buf) { \
  122. *(type *)spi_imx->rx_buf = val; \
  123. spi_imx->rx_buf += sizeof(type); \
  124. } \
  125. }
  126. #define MXC_SPI_BUF_TX(type) \
  127. static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
  128. { \
  129. type val = 0; \
  130. \
  131. if (spi_imx->tx_buf) { \
  132. val = *(type *)spi_imx->tx_buf; \
  133. spi_imx->tx_buf += sizeof(type); \
  134. } \
  135. \
  136. spi_imx->count -= sizeof(type); \
  137. \
  138. writel(val, spi_imx->base + MXC_CSPITXDATA); \
  139. }
  140. MXC_SPI_BUF_RX(u8)
  141. MXC_SPI_BUF_TX(u8)
  142. MXC_SPI_BUF_RX(u16)
  143. MXC_SPI_BUF_TX(u16)
  144. MXC_SPI_BUF_RX(u32)
  145. MXC_SPI_BUF_TX(u32)
  146. /* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
  147. * (which is currently not the case in this driver)
  148. */
  149. static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
  150. 256, 384, 512, 768, 1024};
  151. /* MX21, MX27 */
  152. static unsigned int spi_imx_clkdiv_1(unsigned int fin,
  153. unsigned int fspi, unsigned int max)
  154. {
  155. int i;
  156. for (i = 2; i < max; i++)
  157. if (fspi * mxc_clkdivs[i] >= fin)
  158. return i;
  159. return max;
  160. }
  161. /* MX1, MX31, MX35, MX51 CSPI */
  162. static unsigned int spi_imx_clkdiv_2(unsigned int fin,
  163. unsigned int fspi)
  164. {
  165. int i, div = 4;
  166. for (i = 0; i < 7; i++) {
  167. if (fspi * div >= fin)
  168. return i;
  169. div <<= 1;
  170. }
  171. return 7;
  172. }
  173. static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
  174. struct spi_transfer *transfer)
  175. {
  176. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  177. if (spi_imx->dma_is_inited &&
  178. transfer->len > spi_imx->wml * sizeof(u32))
  179. return true;
  180. return false;
  181. }
  182. #define MX51_ECSPI_CTRL 0x08
  183. #define MX51_ECSPI_CTRL_ENABLE (1 << 0)
  184. #define MX51_ECSPI_CTRL_XCH (1 << 2)
  185. #define MX51_ECSPI_CTRL_SMC (1 << 3)
  186. #define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
  187. #define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
  188. #define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
  189. #define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
  190. #define MX51_ECSPI_CTRL_BL_OFFSET 20
  191. #define MX51_ECSPI_CONFIG 0x0c
  192. #define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
  193. #define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
  194. #define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
  195. #define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
  196. #define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
  197. #define MX51_ECSPI_INT 0x10
  198. #define MX51_ECSPI_INT_TEEN (1 << 0)
  199. #define MX51_ECSPI_INT_RREN (1 << 3)
  200. #define MX51_ECSPI_DMA 0x14
  201. #define MX51_ECSPI_DMA_TX_WML_OFFSET 0
  202. #define MX51_ECSPI_DMA_TX_WML_MASK 0x3F
  203. #define MX51_ECSPI_DMA_RX_WML_OFFSET 16
  204. #define MX51_ECSPI_DMA_RX_WML_MASK (0x3F << 16)
  205. #define MX51_ECSPI_DMA_RXT_WML_OFFSET 24
  206. #define MX51_ECSPI_DMA_RXT_WML_MASK (0x3F << 24)
  207. #define MX51_ECSPI_DMA_TEDEN_OFFSET 7
  208. #define MX51_ECSPI_DMA_RXDEN_OFFSET 23
  209. #define MX51_ECSPI_DMA_RXTDEN_OFFSET 31
  210. #define MX51_ECSPI_STAT 0x18
  211. #define MX51_ECSPI_STAT_RR (1 << 3)
  212. #define MX51_ECSPI_TESTREG 0x20
  213. #define MX51_ECSPI_TESTREG_LBC BIT(31)
  214. /* MX51 eCSPI */
  215. static unsigned int mx51_ecspi_clkdiv(unsigned int fin, unsigned int fspi,
  216. unsigned int *fres)
  217. {
  218. /*
  219. * there are two 4-bit dividers, the pre-divider divides by
  220. * $pre, the post-divider by 2^$post
  221. */
  222. unsigned int pre, post;
  223. if (unlikely(fspi > fin))
  224. return 0;
  225. post = fls(fin) - fls(fspi);
  226. if (fin > fspi << post)
  227. post++;
  228. /* now we have: (fin <= fspi << post) with post being minimal */
  229. post = max(4U, post) - 4;
  230. if (unlikely(post > 0xf)) {
  231. pr_err("%s: cannot set clock freq: %u (base freq: %u)\n",
  232. __func__, fspi, fin);
  233. return 0xff;
  234. }
  235. pre = DIV_ROUND_UP(fin, fspi << post) - 1;
  236. pr_debug("%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
  237. __func__, fin, fspi, post, pre);
  238. /* Resulting frequency for the SCLK line. */
  239. *fres = (fin / (pre + 1)) >> post;
  240. return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
  241. (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
  242. }
  243. static void __maybe_unused mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
  244. {
  245. unsigned val = 0;
  246. if (enable & MXC_INT_TE)
  247. val |= MX51_ECSPI_INT_TEEN;
  248. if (enable & MXC_INT_RR)
  249. val |= MX51_ECSPI_INT_RREN;
  250. writel(val, spi_imx->base + MX51_ECSPI_INT);
  251. }
  252. static void __maybe_unused mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
  253. {
  254. u32 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
  255. if (!spi_imx->usedma)
  256. reg |= MX51_ECSPI_CTRL_XCH;
  257. else if (!spi_imx->dma_finished)
  258. reg |= MX51_ECSPI_CTRL_SMC;
  259. else
  260. reg &= ~MX51_ECSPI_CTRL_SMC;
  261. writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
  262. }
  263. static int __maybe_unused mx51_ecspi_config(struct spi_imx_data *spi_imx,
  264. struct spi_imx_config *config)
  265. {
  266. u32 ctrl = MX51_ECSPI_CTRL_ENABLE, cfg = 0, dma = 0;
  267. u32 tx_wml_cfg, rx_wml_cfg, rxt_wml_cfg;
  268. u32 clk = config->speed_hz, delay, reg;
  269. /*
  270. * The hardware seems to have a race condition when changing modes. The
  271. * current assumption is that the selection of the channel arrives
  272. * earlier in the hardware than the mode bits when they are written at
  273. * the same time.
  274. * So set master mode for all channels as we do not support slave mode.
  275. */
  276. ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
  277. /* set clock speed */
  278. ctrl |= mx51_ecspi_clkdiv(spi_imx->spi_clk, config->speed_hz, &clk);
  279. /* set chip select to use */
  280. ctrl |= MX51_ECSPI_CTRL_CS(config->cs);
  281. ctrl |= (config->bpw - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
  282. cfg |= MX51_ECSPI_CONFIG_SBBCTRL(config->cs);
  283. if (config->mode & SPI_CPHA)
  284. cfg |= MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  285. else
  286. cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(config->cs);
  287. if (config->mode & SPI_CPOL) {
  288. cfg |= MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  289. cfg |= MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  290. } else {
  291. cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(config->cs);
  292. cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(config->cs);
  293. }
  294. if (config->mode & SPI_CS_HIGH)
  295. cfg |= MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  296. else
  297. cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(config->cs);
  298. /* CTRL register always go first to bring out controller from reset */
  299. writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
  300. reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
  301. if (config->mode & SPI_LOOP)
  302. reg |= MX51_ECSPI_TESTREG_LBC;
  303. else
  304. reg &= ~MX51_ECSPI_TESTREG_LBC;
  305. writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
  306. writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
  307. /*
  308. * Wait until the changes in the configuration register CONFIGREG
  309. * propagate into the hardware. It takes exactly one tick of the
  310. * SCLK clock, but we will wait two SCLK clock just to be sure. The
  311. * effect of the delay it takes for the hardware to apply changes
  312. * is noticable if the SCLK clock run very slow. In such a case, if
  313. * the polarity of SCLK should be inverted, the GPIO ChipSelect might
  314. * be asserted before the SCLK polarity changes, which would disrupt
  315. * the SPI communication as the device on the other end would consider
  316. * the change of SCLK polarity as a clock tick already.
  317. */
  318. delay = (2 * 1000000) / clk;
  319. if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
  320. udelay(delay);
  321. else /* SCLK is _very_ slow */
  322. usleep_range(delay, delay + 10);
  323. /*
  324. * Configure the DMA register: setup the watermark
  325. * and enable DMA request.
  326. */
  327. if (spi_imx->dma_is_inited) {
  328. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  329. rx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RX_WML_OFFSET;
  330. tx_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_TX_WML_OFFSET;
  331. rxt_wml_cfg = spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET;
  332. dma = (dma & ~MX51_ECSPI_DMA_TX_WML_MASK
  333. & ~MX51_ECSPI_DMA_RX_WML_MASK
  334. & ~MX51_ECSPI_DMA_RXT_WML_MASK)
  335. | rx_wml_cfg | tx_wml_cfg | rxt_wml_cfg
  336. |(1 << MX51_ECSPI_DMA_TEDEN_OFFSET)
  337. |(1 << MX51_ECSPI_DMA_RXDEN_OFFSET)
  338. |(1 << MX51_ECSPI_DMA_RXTDEN_OFFSET);
  339. writel(dma, spi_imx->base + MX51_ECSPI_DMA);
  340. }
  341. return 0;
  342. }
  343. static int __maybe_unused mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
  344. {
  345. return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
  346. }
  347. static void __maybe_unused mx51_ecspi_reset(struct spi_imx_data *spi_imx)
  348. {
  349. /* drain receive buffer */
  350. while (mx51_ecspi_rx_available(spi_imx))
  351. readl(spi_imx->base + MXC_CSPIRXDATA);
  352. }
  353. #define MX31_INTREG_TEEN (1 << 0)
  354. #define MX31_INTREG_RREN (1 << 3)
  355. #define MX31_CSPICTRL_ENABLE (1 << 0)
  356. #define MX31_CSPICTRL_MASTER (1 << 1)
  357. #define MX31_CSPICTRL_XCH (1 << 2)
  358. #define MX31_CSPICTRL_POL (1 << 4)
  359. #define MX31_CSPICTRL_PHA (1 << 5)
  360. #define MX31_CSPICTRL_SSCTL (1 << 6)
  361. #define MX31_CSPICTRL_SSPOL (1 << 7)
  362. #define MX31_CSPICTRL_BC_SHIFT 8
  363. #define MX35_CSPICTRL_BL_SHIFT 20
  364. #define MX31_CSPICTRL_CS_SHIFT 24
  365. #define MX35_CSPICTRL_CS_SHIFT 12
  366. #define MX31_CSPICTRL_DR_SHIFT 16
  367. #define MX31_CSPISTATUS 0x14
  368. #define MX31_STATUS_RR (1 << 3)
  369. /* These functions also work for the i.MX35, but be aware that
  370. * the i.MX35 has a slightly different register layout for bits
  371. * we do not use here.
  372. */
  373. static void __maybe_unused mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
  374. {
  375. unsigned int val = 0;
  376. if (enable & MXC_INT_TE)
  377. val |= MX31_INTREG_TEEN;
  378. if (enable & MXC_INT_RR)
  379. val |= MX31_INTREG_RREN;
  380. writel(val, spi_imx->base + MXC_CSPIINT);
  381. }
  382. static void __maybe_unused mx31_trigger(struct spi_imx_data *spi_imx)
  383. {
  384. unsigned int reg;
  385. reg = readl(spi_imx->base + MXC_CSPICTRL);
  386. reg |= MX31_CSPICTRL_XCH;
  387. writel(reg, spi_imx->base + MXC_CSPICTRL);
  388. }
  389. static int __maybe_unused mx31_config(struct spi_imx_data *spi_imx,
  390. struct spi_imx_config *config)
  391. {
  392. unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
  393. int cs = spi_imx->chipselect[config->cs];
  394. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  395. MX31_CSPICTRL_DR_SHIFT;
  396. if (is_imx35_cspi(spi_imx)) {
  397. reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
  398. reg |= MX31_CSPICTRL_SSCTL;
  399. } else {
  400. reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
  401. }
  402. if (config->mode & SPI_CPHA)
  403. reg |= MX31_CSPICTRL_PHA;
  404. if (config->mode & SPI_CPOL)
  405. reg |= MX31_CSPICTRL_POL;
  406. if (config->mode & SPI_CS_HIGH)
  407. reg |= MX31_CSPICTRL_SSPOL;
  408. if (cs < 0)
  409. reg |= (cs + 32) <<
  410. (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
  411. MX31_CSPICTRL_CS_SHIFT);
  412. writel(reg, spi_imx->base + MXC_CSPICTRL);
  413. return 0;
  414. }
  415. static int __maybe_unused mx31_rx_available(struct spi_imx_data *spi_imx)
  416. {
  417. return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
  418. }
  419. static void __maybe_unused mx31_reset(struct spi_imx_data *spi_imx)
  420. {
  421. /* drain receive buffer */
  422. while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
  423. readl(spi_imx->base + MXC_CSPIRXDATA);
  424. }
  425. #define MX21_INTREG_RR (1 << 4)
  426. #define MX21_INTREG_TEEN (1 << 9)
  427. #define MX21_INTREG_RREN (1 << 13)
  428. #define MX21_CSPICTRL_POL (1 << 5)
  429. #define MX21_CSPICTRL_PHA (1 << 6)
  430. #define MX21_CSPICTRL_SSPOL (1 << 8)
  431. #define MX21_CSPICTRL_XCH (1 << 9)
  432. #define MX21_CSPICTRL_ENABLE (1 << 10)
  433. #define MX21_CSPICTRL_MASTER (1 << 11)
  434. #define MX21_CSPICTRL_DR_SHIFT 14
  435. #define MX21_CSPICTRL_CS_SHIFT 19
  436. static void __maybe_unused mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
  437. {
  438. unsigned int val = 0;
  439. if (enable & MXC_INT_TE)
  440. val |= MX21_INTREG_TEEN;
  441. if (enable & MXC_INT_RR)
  442. val |= MX21_INTREG_RREN;
  443. writel(val, spi_imx->base + MXC_CSPIINT);
  444. }
  445. static void __maybe_unused mx21_trigger(struct spi_imx_data *spi_imx)
  446. {
  447. unsigned int reg;
  448. reg = readl(spi_imx->base + MXC_CSPICTRL);
  449. reg |= MX21_CSPICTRL_XCH;
  450. writel(reg, spi_imx->base + MXC_CSPICTRL);
  451. }
  452. static int __maybe_unused mx21_config(struct spi_imx_data *spi_imx,
  453. struct spi_imx_config *config)
  454. {
  455. unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
  456. int cs = spi_imx->chipselect[config->cs];
  457. unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
  458. reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz, max) <<
  459. MX21_CSPICTRL_DR_SHIFT;
  460. reg |= config->bpw - 1;
  461. if (config->mode & SPI_CPHA)
  462. reg |= MX21_CSPICTRL_PHA;
  463. if (config->mode & SPI_CPOL)
  464. reg |= MX21_CSPICTRL_POL;
  465. if (config->mode & SPI_CS_HIGH)
  466. reg |= MX21_CSPICTRL_SSPOL;
  467. if (cs < 0)
  468. reg |= (cs + 32) << MX21_CSPICTRL_CS_SHIFT;
  469. writel(reg, spi_imx->base + MXC_CSPICTRL);
  470. return 0;
  471. }
  472. static int __maybe_unused mx21_rx_available(struct spi_imx_data *spi_imx)
  473. {
  474. return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
  475. }
  476. static void __maybe_unused mx21_reset(struct spi_imx_data *spi_imx)
  477. {
  478. writel(1, spi_imx->base + MXC_RESET);
  479. }
  480. #define MX1_INTREG_RR (1 << 3)
  481. #define MX1_INTREG_TEEN (1 << 8)
  482. #define MX1_INTREG_RREN (1 << 11)
  483. #define MX1_CSPICTRL_POL (1 << 4)
  484. #define MX1_CSPICTRL_PHA (1 << 5)
  485. #define MX1_CSPICTRL_XCH (1 << 8)
  486. #define MX1_CSPICTRL_ENABLE (1 << 9)
  487. #define MX1_CSPICTRL_MASTER (1 << 10)
  488. #define MX1_CSPICTRL_DR_SHIFT 13
  489. static void __maybe_unused mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
  490. {
  491. unsigned int val = 0;
  492. if (enable & MXC_INT_TE)
  493. val |= MX1_INTREG_TEEN;
  494. if (enable & MXC_INT_RR)
  495. val |= MX1_INTREG_RREN;
  496. writel(val, spi_imx->base + MXC_CSPIINT);
  497. }
  498. static void __maybe_unused mx1_trigger(struct spi_imx_data *spi_imx)
  499. {
  500. unsigned int reg;
  501. reg = readl(spi_imx->base + MXC_CSPICTRL);
  502. reg |= MX1_CSPICTRL_XCH;
  503. writel(reg, spi_imx->base + MXC_CSPICTRL);
  504. }
  505. static int __maybe_unused mx1_config(struct spi_imx_data *spi_imx,
  506. struct spi_imx_config *config)
  507. {
  508. unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
  509. reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
  510. MX1_CSPICTRL_DR_SHIFT;
  511. reg |= config->bpw - 1;
  512. if (config->mode & SPI_CPHA)
  513. reg |= MX1_CSPICTRL_PHA;
  514. if (config->mode & SPI_CPOL)
  515. reg |= MX1_CSPICTRL_POL;
  516. writel(reg, spi_imx->base + MXC_CSPICTRL);
  517. return 0;
  518. }
  519. static int __maybe_unused mx1_rx_available(struct spi_imx_data *spi_imx)
  520. {
  521. return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
  522. }
  523. static void __maybe_unused mx1_reset(struct spi_imx_data *spi_imx)
  524. {
  525. writel(1, spi_imx->base + MXC_RESET);
  526. }
  527. static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
  528. .intctrl = mx1_intctrl,
  529. .config = mx1_config,
  530. .trigger = mx1_trigger,
  531. .rx_available = mx1_rx_available,
  532. .reset = mx1_reset,
  533. .devtype = IMX1_CSPI,
  534. };
  535. static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
  536. .intctrl = mx21_intctrl,
  537. .config = mx21_config,
  538. .trigger = mx21_trigger,
  539. .rx_available = mx21_rx_available,
  540. .reset = mx21_reset,
  541. .devtype = IMX21_CSPI,
  542. };
  543. static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
  544. /* i.mx27 cspi shares the functions with i.mx21 one */
  545. .intctrl = mx21_intctrl,
  546. .config = mx21_config,
  547. .trigger = mx21_trigger,
  548. .rx_available = mx21_rx_available,
  549. .reset = mx21_reset,
  550. .devtype = IMX27_CSPI,
  551. };
  552. static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
  553. .intctrl = mx31_intctrl,
  554. .config = mx31_config,
  555. .trigger = mx31_trigger,
  556. .rx_available = mx31_rx_available,
  557. .reset = mx31_reset,
  558. .devtype = IMX31_CSPI,
  559. };
  560. static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
  561. /* i.mx35 and later cspi shares the functions with i.mx31 one */
  562. .intctrl = mx31_intctrl,
  563. .config = mx31_config,
  564. .trigger = mx31_trigger,
  565. .rx_available = mx31_rx_available,
  566. .reset = mx31_reset,
  567. .devtype = IMX35_CSPI,
  568. };
  569. static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
  570. .intctrl = mx51_ecspi_intctrl,
  571. .config = mx51_ecspi_config,
  572. .trigger = mx51_ecspi_trigger,
  573. .rx_available = mx51_ecspi_rx_available,
  574. .reset = mx51_ecspi_reset,
  575. .devtype = IMX51_ECSPI,
  576. };
  577. static const struct platform_device_id spi_imx_devtype[] = {
  578. {
  579. .name = "imx1-cspi",
  580. .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
  581. }, {
  582. .name = "imx21-cspi",
  583. .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
  584. }, {
  585. .name = "imx27-cspi",
  586. .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
  587. }, {
  588. .name = "imx31-cspi",
  589. .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
  590. }, {
  591. .name = "imx35-cspi",
  592. .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
  593. }, {
  594. .name = "imx51-ecspi",
  595. .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
  596. }, {
  597. /* sentinel */
  598. }
  599. };
  600. static const struct of_device_id spi_imx_dt_ids[] = {
  601. { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
  602. { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
  603. { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
  604. { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
  605. { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
  606. { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
  607. { /* sentinel */ }
  608. };
  609. MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
  610. static void spi_imx_chipselect(struct spi_device *spi, int is_active)
  611. {
  612. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  613. int gpio = spi_imx->chipselect[spi->chip_select];
  614. int active = is_active != BITBANG_CS_INACTIVE;
  615. int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
  616. if (!gpio_is_valid(gpio))
  617. return;
  618. gpio_set_value(gpio, dev_is_lowactive ^ active);
  619. }
  620. static void spi_imx_push(struct spi_imx_data *spi_imx)
  621. {
  622. while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
  623. if (!spi_imx->count)
  624. break;
  625. spi_imx->tx(spi_imx);
  626. spi_imx->txfifo++;
  627. }
  628. spi_imx->devtype_data->trigger(spi_imx);
  629. }
  630. static irqreturn_t spi_imx_isr(int irq, void *dev_id)
  631. {
  632. struct spi_imx_data *spi_imx = dev_id;
  633. while (spi_imx->devtype_data->rx_available(spi_imx)) {
  634. spi_imx->rx(spi_imx);
  635. spi_imx->txfifo--;
  636. }
  637. if (spi_imx->count) {
  638. spi_imx_push(spi_imx);
  639. return IRQ_HANDLED;
  640. }
  641. if (spi_imx->txfifo) {
  642. /* No data left to push, but still waiting for rx data,
  643. * enable receive data available interrupt.
  644. */
  645. spi_imx->devtype_data->intctrl(
  646. spi_imx, MXC_INT_RR);
  647. return IRQ_HANDLED;
  648. }
  649. spi_imx->devtype_data->intctrl(spi_imx, 0);
  650. complete(&spi_imx->xfer_done);
  651. return IRQ_HANDLED;
  652. }
  653. static int spi_imx_setupxfer(struct spi_device *spi,
  654. struct spi_transfer *t)
  655. {
  656. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  657. struct spi_imx_config config;
  658. config.bpw = t ? t->bits_per_word : spi->bits_per_word;
  659. config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
  660. config.mode = spi->mode;
  661. config.cs = spi->chip_select;
  662. if (!config.speed_hz)
  663. config.speed_hz = spi->max_speed_hz;
  664. if (!config.bpw)
  665. config.bpw = spi->bits_per_word;
  666. /* Initialize the functions for transfer */
  667. if (config.bpw <= 8) {
  668. spi_imx->rx = spi_imx_buf_rx_u8;
  669. spi_imx->tx = spi_imx_buf_tx_u8;
  670. } else if (config.bpw <= 16) {
  671. spi_imx->rx = spi_imx_buf_rx_u16;
  672. spi_imx->tx = spi_imx_buf_tx_u16;
  673. } else {
  674. spi_imx->rx = spi_imx_buf_rx_u32;
  675. spi_imx->tx = spi_imx_buf_tx_u32;
  676. }
  677. spi_imx->devtype_data->config(spi_imx, &config);
  678. return 0;
  679. }
  680. static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
  681. {
  682. struct spi_master *master = spi_imx->bitbang.master;
  683. if (master->dma_rx) {
  684. dma_release_channel(master->dma_rx);
  685. master->dma_rx = NULL;
  686. }
  687. if (master->dma_tx) {
  688. dma_release_channel(master->dma_tx);
  689. master->dma_tx = NULL;
  690. }
  691. spi_imx->dma_is_inited = 0;
  692. }
  693. static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
  694. struct spi_master *master,
  695. const struct resource *res)
  696. {
  697. struct dma_slave_config slave_config = {};
  698. int ret;
  699. /* use pio mode for i.mx6dl chip TKT238285 */
  700. if (of_machine_is_compatible("fsl,imx6dl"))
  701. return 0;
  702. spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
  703. /* Prepare for TX DMA: */
  704. master->dma_tx = dma_request_slave_channel(dev, "tx");
  705. if (!master->dma_tx) {
  706. dev_err(dev, "cannot get the TX DMA channel!\n");
  707. ret = -EINVAL;
  708. goto err;
  709. }
  710. slave_config.direction = DMA_MEM_TO_DEV;
  711. slave_config.dst_addr = res->start + MXC_CSPITXDATA;
  712. slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  713. slave_config.dst_maxburst = spi_imx->wml;
  714. ret = dmaengine_slave_config(master->dma_tx, &slave_config);
  715. if (ret) {
  716. dev_err(dev, "error in TX dma configuration.\n");
  717. goto err;
  718. }
  719. /* Prepare for RX : */
  720. master->dma_rx = dma_request_slave_channel(dev, "rx");
  721. if (!master->dma_rx) {
  722. dev_dbg(dev, "cannot get the DMA channel.\n");
  723. ret = -EINVAL;
  724. goto err;
  725. }
  726. slave_config.direction = DMA_DEV_TO_MEM;
  727. slave_config.src_addr = res->start + MXC_CSPIRXDATA;
  728. slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
  729. slave_config.src_maxburst = spi_imx->wml;
  730. ret = dmaengine_slave_config(master->dma_rx, &slave_config);
  731. if (ret) {
  732. dev_err(dev, "error in RX dma configuration.\n");
  733. goto err;
  734. }
  735. init_completion(&spi_imx->dma_rx_completion);
  736. init_completion(&spi_imx->dma_tx_completion);
  737. master->can_dma = spi_imx_can_dma;
  738. master->max_dma_len = MAX_SDMA_BD_BYTES;
  739. spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
  740. SPI_MASTER_MUST_TX;
  741. spi_imx->dma_is_inited = 1;
  742. return 0;
  743. err:
  744. spi_imx_sdma_exit(spi_imx);
  745. return ret;
  746. }
  747. static void spi_imx_dma_rx_callback(void *cookie)
  748. {
  749. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  750. complete(&spi_imx->dma_rx_completion);
  751. }
  752. static void spi_imx_dma_tx_callback(void *cookie)
  753. {
  754. struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
  755. complete(&spi_imx->dma_tx_completion);
  756. }
  757. static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
  758. struct spi_transfer *transfer)
  759. {
  760. struct dma_async_tx_descriptor *desc_tx = NULL, *desc_rx = NULL;
  761. int ret;
  762. unsigned long timeout;
  763. u32 dma;
  764. int left;
  765. struct spi_master *master = spi_imx->bitbang.master;
  766. struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
  767. if (tx) {
  768. desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
  769. tx->sgl, tx->nents, DMA_MEM_TO_DEV,
  770. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  771. if (!desc_tx)
  772. goto no_dma;
  773. desc_tx->callback = spi_imx_dma_tx_callback;
  774. desc_tx->callback_param = (void *)spi_imx;
  775. dmaengine_submit(desc_tx);
  776. }
  777. if (rx) {
  778. desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
  779. rx->sgl, rx->nents, DMA_DEV_TO_MEM,
  780. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  781. if (!desc_rx)
  782. goto no_dma;
  783. desc_rx->callback = spi_imx_dma_rx_callback;
  784. desc_rx->callback_param = (void *)spi_imx;
  785. dmaengine_submit(desc_rx);
  786. }
  787. reinit_completion(&spi_imx->dma_rx_completion);
  788. reinit_completion(&spi_imx->dma_tx_completion);
  789. /* Trigger the cspi module. */
  790. spi_imx->dma_finished = 0;
  791. dma = readl(spi_imx->base + MX51_ECSPI_DMA);
  792. dma = dma & (~MX51_ECSPI_DMA_RXT_WML_MASK);
  793. /* Change RX_DMA_LENGTH trigger dma fetch tail data */
  794. left = transfer->len % spi_imx->wml;
  795. if (left)
  796. writel(dma | (left << MX51_ECSPI_DMA_RXT_WML_OFFSET),
  797. spi_imx->base + MX51_ECSPI_DMA);
  798. /*
  799. * Set these order to avoid potential RX overflow. The overflow may
  800. * happen if we enable SPI HW before starting RX DMA due to rescheduling
  801. * for another task and/or interrupt.
  802. * So RX DMA enabled first to make sure data would be read out from FIFO
  803. * ASAP. TX DMA enabled next to start filling TX FIFO with new data.
  804. * And finaly SPI HW enabled to start actual data transfer.
  805. */
  806. dma_async_issue_pending(master->dma_rx);
  807. dma_async_issue_pending(master->dma_tx);
  808. spi_imx->devtype_data->trigger(spi_imx);
  809. /* Wait SDMA to finish the data transfer.*/
  810. timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
  811. IMX_DMA_TIMEOUT);
  812. if (!timeout) {
  813. pr_warn("%s %s: I/O Error in DMA TX\n",
  814. dev_driver_string(&master->dev),
  815. dev_name(&master->dev));
  816. dmaengine_terminate_all(master->dma_tx);
  817. dmaengine_terminate_all(master->dma_rx);
  818. } else {
  819. timeout = wait_for_completion_timeout(
  820. &spi_imx->dma_rx_completion, IMX_DMA_TIMEOUT);
  821. if (!timeout) {
  822. pr_warn("%s %s: I/O Error in DMA RX\n",
  823. dev_driver_string(&master->dev),
  824. dev_name(&master->dev));
  825. spi_imx->devtype_data->reset(spi_imx);
  826. dmaengine_terminate_all(master->dma_rx);
  827. }
  828. dma &= ~MX51_ECSPI_DMA_RXT_WML_MASK;
  829. writel(dma |
  830. spi_imx->wml << MX51_ECSPI_DMA_RXT_WML_OFFSET,
  831. spi_imx->base + MX51_ECSPI_DMA);
  832. }
  833. spi_imx->dma_finished = 1;
  834. spi_imx->devtype_data->trigger(spi_imx);
  835. if (!timeout)
  836. ret = -ETIMEDOUT;
  837. else
  838. ret = transfer->len;
  839. return ret;
  840. no_dma:
  841. pr_warn_once("%s %s: DMA not available, falling back to PIO\n",
  842. dev_driver_string(&master->dev),
  843. dev_name(&master->dev));
  844. return -EAGAIN;
  845. }
  846. static int spi_imx_pio_transfer(struct spi_device *spi,
  847. struct spi_transfer *transfer)
  848. {
  849. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  850. spi_imx->tx_buf = transfer->tx_buf;
  851. spi_imx->rx_buf = transfer->rx_buf;
  852. spi_imx->count = transfer->len;
  853. spi_imx->txfifo = 0;
  854. reinit_completion(&spi_imx->xfer_done);
  855. spi_imx_push(spi_imx);
  856. spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
  857. wait_for_completion(&spi_imx->xfer_done);
  858. return transfer->len;
  859. }
  860. static int spi_imx_transfer(struct spi_device *spi,
  861. struct spi_transfer *transfer)
  862. {
  863. int ret;
  864. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  865. if (spi_imx->bitbang.master->can_dma &&
  866. spi_imx_can_dma(spi_imx->bitbang.master, spi, transfer)) {
  867. spi_imx->usedma = true;
  868. ret = spi_imx_dma_transfer(spi_imx, transfer);
  869. if (ret != -EAGAIN)
  870. return ret;
  871. }
  872. spi_imx->usedma = false;
  873. return spi_imx_pio_transfer(spi, transfer);
  874. }
  875. static int spi_imx_setup(struct spi_device *spi)
  876. {
  877. struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
  878. int gpio = spi_imx->chipselect[spi->chip_select];
  879. dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
  880. spi->mode, spi->bits_per_word, spi->max_speed_hz);
  881. if (gpio_is_valid(gpio))
  882. gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
  883. spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
  884. return 0;
  885. }
  886. static void spi_imx_cleanup(struct spi_device *spi)
  887. {
  888. }
  889. static int
  890. spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
  891. {
  892. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  893. int ret;
  894. ret = clk_enable(spi_imx->clk_per);
  895. if (ret)
  896. return ret;
  897. ret = clk_enable(spi_imx->clk_ipg);
  898. if (ret) {
  899. clk_disable(spi_imx->clk_per);
  900. return ret;
  901. }
  902. return 0;
  903. }
  904. static int
  905. spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
  906. {
  907. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  908. clk_disable(spi_imx->clk_ipg);
  909. clk_disable(spi_imx->clk_per);
  910. return 0;
  911. }
  912. static int spi_imx_probe(struct platform_device *pdev)
  913. {
  914. struct device_node *np = pdev->dev.of_node;
  915. const struct of_device_id *of_id =
  916. of_match_device(spi_imx_dt_ids, &pdev->dev);
  917. struct spi_imx_master *mxc_platform_info =
  918. dev_get_platdata(&pdev->dev);
  919. struct spi_master *master;
  920. struct spi_imx_data *spi_imx;
  921. struct resource *res;
  922. int i, ret, num_cs, irq;
  923. if (!np && !mxc_platform_info) {
  924. dev_err(&pdev->dev, "can't get the platform data\n");
  925. return -EINVAL;
  926. }
  927. ret = of_property_read_u32(np, "fsl,spi-num-chipselects", &num_cs);
  928. if (ret < 0) {
  929. if (mxc_platform_info)
  930. num_cs = mxc_platform_info->num_chipselect;
  931. else
  932. return ret;
  933. }
  934. master = spi_alloc_master(&pdev->dev,
  935. sizeof(struct spi_imx_data) + sizeof(int) * num_cs);
  936. if (!master)
  937. return -ENOMEM;
  938. platform_set_drvdata(pdev, master);
  939. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
  940. master->bus_num = pdev->id;
  941. master->num_chipselect = num_cs;
  942. spi_imx = spi_master_get_devdata(master);
  943. spi_imx->bitbang.master = master;
  944. for (i = 0; i < master->num_chipselect; i++) {
  945. int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
  946. if (!gpio_is_valid(cs_gpio) && mxc_platform_info)
  947. cs_gpio = mxc_platform_info->chipselect[i];
  948. spi_imx->chipselect[i] = cs_gpio;
  949. if (!gpio_is_valid(cs_gpio))
  950. continue;
  951. ret = devm_gpio_request(&pdev->dev, spi_imx->chipselect[i],
  952. DRIVER_NAME);
  953. if (ret) {
  954. dev_err(&pdev->dev, "can't get cs gpios\n");
  955. goto out_master_put;
  956. }
  957. }
  958. spi_imx->bitbang.chipselect = spi_imx_chipselect;
  959. spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
  960. spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
  961. spi_imx->bitbang.master->setup = spi_imx_setup;
  962. spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
  963. spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
  964. spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
  965. spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH |
  966. SPI_LOOP;
  967. init_completion(&spi_imx->xfer_done);
  968. spi_imx->devtype_data = of_id ? of_id->data :
  969. (struct spi_imx_devtype_data *) pdev->id_entry->driver_data;
  970. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  971. spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
  972. if (IS_ERR(spi_imx->base)) {
  973. ret = PTR_ERR(spi_imx->base);
  974. goto out_master_put;
  975. }
  976. irq = platform_get_irq(pdev, 0);
  977. if (irq < 0) {
  978. ret = irq;
  979. goto out_master_put;
  980. }
  981. ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
  982. dev_name(&pdev->dev), spi_imx);
  983. if (ret) {
  984. dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
  985. goto out_master_put;
  986. }
  987. spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
  988. if (IS_ERR(spi_imx->clk_ipg)) {
  989. ret = PTR_ERR(spi_imx->clk_ipg);
  990. goto out_master_put;
  991. }
  992. spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
  993. if (IS_ERR(spi_imx->clk_per)) {
  994. ret = PTR_ERR(spi_imx->clk_per);
  995. goto out_master_put;
  996. }
  997. ret = clk_prepare_enable(spi_imx->clk_per);
  998. if (ret)
  999. goto out_master_put;
  1000. ret = clk_prepare_enable(spi_imx->clk_ipg);
  1001. if (ret)
  1002. goto out_put_per;
  1003. spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
  1004. /*
  1005. * Only validated on i.mx6 now, can remove the constrain if validated on
  1006. * other chips.
  1007. */
  1008. if (is_imx51_ecspi(spi_imx) &&
  1009. spi_imx_sdma_init(&pdev->dev, spi_imx, master, res))
  1010. dev_err(&pdev->dev, "dma setup error,use pio instead\n");
  1011. spi_imx->devtype_data->reset(spi_imx);
  1012. spi_imx->devtype_data->intctrl(spi_imx, 0);
  1013. master->dev.of_node = pdev->dev.of_node;
  1014. ret = spi_bitbang_start(&spi_imx->bitbang);
  1015. if (ret) {
  1016. dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
  1017. goto out_clk_put;
  1018. }
  1019. dev_info(&pdev->dev, "probed\n");
  1020. clk_disable(spi_imx->clk_ipg);
  1021. clk_disable(spi_imx->clk_per);
  1022. return ret;
  1023. out_clk_put:
  1024. clk_disable_unprepare(spi_imx->clk_ipg);
  1025. out_put_per:
  1026. clk_disable_unprepare(spi_imx->clk_per);
  1027. out_master_put:
  1028. spi_master_put(master);
  1029. return ret;
  1030. }
  1031. static int spi_imx_remove(struct platform_device *pdev)
  1032. {
  1033. struct spi_master *master = platform_get_drvdata(pdev);
  1034. struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
  1035. spi_bitbang_stop(&spi_imx->bitbang);
  1036. writel(0, spi_imx->base + MXC_CSPICTRL);
  1037. clk_unprepare(spi_imx->clk_ipg);
  1038. clk_unprepare(spi_imx->clk_per);
  1039. spi_imx_sdma_exit(spi_imx);
  1040. spi_master_put(master);
  1041. return 0;
  1042. }
  1043. static struct platform_driver spi_imx_driver = {
  1044. .driver = {
  1045. .name = DRIVER_NAME,
  1046. .of_match_table = spi_imx_dt_ids,
  1047. },
  1048. .id_table = spi_imx_devtype,
  1049. .probe = spi_imx_probe,
  1050. .remove = spi_imx_remove,
  1051. };
  1052. module_platform_driver(spi_imx_driver);
  1053. MODULE_DESCRIPTION("SPI Master Controller driver");
  1054. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  1055. MODULE_LICENSE("GPL");
  1056. MODULE_ALIAS("platform:" DRIVER_NAME);