intel_pm.c 162 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->fb;
  87. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  88. struct drm_i915_gem_object *obj = intel_fb->obj;
  89. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  90. int cfb_pitch;
  91. int i;
  92. u32 fbc_ctl;
  93. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  94. if (fb->pitches[0] < cfb_pitch)
  95. cfb_pitch = fb->pitches[0];
  96. /* FBC_CTL wants 32B or 64B units */
  97. if (IS_GEN2(dev))
  98. cfb_pitch = (cfb_pitch / 32) - 1;
  99. else
  100. cfb_pitch = (cfb_pitch / 64) - 1;
  101. /* Clear old tags */
  102. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  103. I915_WRITE(FBC_TAG + (i * 4), 0);
  104. if (IS_GEN4(dev)) {
  105. u32 fbc_ctl2;
  106. /* Set it up... */
  107. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  108. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  109. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  110. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  111. }
  112. /* enable it... */
  113. fbc_ctl = I915_READ(FBC_CONTROL);
  114. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  115. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  116. if (IS_I945GM(dev))
  117. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  118. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  119. fbc_ctl |= obj->fence_reg;
  120. I915_WRITE(FBC_CONTROL, fbc_ctl);
  121. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  122. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  123. }
  124. static bool i8xx_fbc_enabled(struct drm_device *dev)
  125. {
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  128. }
  129. static void g4x_enable_fbc(struct drm_crtc *crtc)
  130. {
  131. struct drm_device *dev = crtc->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct drm_framebuffer *fb = crtc->fb;
  134. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  135. struct drm_i915_gem_object *obj = intel_fb->obj;
  136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  137. u32 dpfc_ctl;
  138. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  139. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  140. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  141. else
  142. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  143. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  144. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  145. /* enable it... */
  146. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  147. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  148. }
  149. static void g4x_disable_fbc(struct drm_device *dev)
  150. {
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. u32 dpfc_ctl;
  153. /* Disable compression */
  154. dpfc_ctl = I915_READ(DPFC_CONTROL);
  155. if (dpfc_ctl & DPFC_CTL_EN) {
  156. dpfc_ctl &= ~DPFC_CTL_EN;
  157. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  158. DRM_DEBUG_KMS("disabled FBC\n");
  159. }
  160. }
  161. static bool g4x_fbc_enabled(struct drm_device *dev)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  165. }
  166. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  167. {
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. u32 blt_ecoskpd;
  170. /* Make sure blitter notifies FBC of writes */
  171. /* Blitter is part of Media powerwell on VLV. No impact of
  172. * his param in other platforms for now */
  173. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  174. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  175. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  176. GEN6_BLITTER_LOCK_SHIFT;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  179. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  180. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  181. GEN6_BLITTER_LOCK_SHIFT);
  182. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  183. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  184. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  185. }
  186. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  187. {
  188. struct drm_device *dev = crtc->dev;
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. struct drm_framebuffer *fb = crtc->fb;
  191. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  192. struct drm_i915_gem_object *obj = intel_fb->obj;
  193. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  194. u32 dpfc_ctl;
  195. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  196. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  197. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  198. else
  199. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  200. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  201. if (IS_GEN5(dev))
  202. dpfc_ctl |= obj->fence_reg;
  203. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  204. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  205. /* enable it... */
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  207. if (IS_GEN6(dev)) {
  208. I915_WRITE(SNB_DPFC_CTL_SA,
  209. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  210. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  211. sandybridge_blit_fbc_update(dev);
  212. }
  213. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  214. }
  215. static void ironlake_disable_fbc(struct drm_device *dev)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. u32 dpfc_ctl;
  219. /* Disable compression */
  220. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  221. if (dpfc_ctl & DPFC_CTL_EN) {
  222. dpfc_ctl &= ~DPFC_CTL_EN;
  223. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  224. DRM_DEBUG_KMS("disabled FBC\n");
  225. }
  226. }
  227. static bool ironlake_fbc_enabled(struct drm_device *dev)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  231. }
  232. static void gen7_enable_fbc(struct drm_crtc *crtc)
  233. {
  234. struct drm_device *dev = crtc->dev;
  235. struct drm_i915_private *dev_priv = dev->dev_private;
  236. struct drm_framebuffer *fb = crtc->fb;
  237. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  238. struct drm_i915_gem_object *obj = intel_fb->obj;
  239. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  240. u32 dpfc_ctl;
  241. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  242. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  243. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  244. else
  245. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  246. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  247. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  248. if (IS_IVYBRIDGE(dev)) {
  249. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  250. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  251. I915_READ(ILK_DISPLAY_CHICKEN1) |
  252. ILK_FBCQ_DIS);
  253. } else {
  254. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  255. I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
  256. I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
  257. HSW_FBCQ_DIS);
  258. }
  259. I915_WRITE(SNB_DPFC_CTL_SA,
  260. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  261. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  262. sandybridge_blit_fbc_update(dev);
  263. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  264. }
  265. bool intel_fbc_enabled(struct drm_device *dev)
  266. {
  267. struct drm_i915_private *dev_priv = dev->dev_private;
  268. if (!dev_priv->display.fbc_enabled)
  269. return false;
  270. return dev_priv->display.fbc_enabled(dev);
  271. }
  272. static void intel_fbc_work_fn(struct work_struct *__work)
  273. {
  274. struct intel_fbc_work *work =
  275. container_of(to_delayed_work(__work),
  276. struct intel_fbc_work, work);
  277. struct drm_device *dev = work->crtc->dev;
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. mutex_lock(&dev->struct_mutex);
  280. if (work == dev_priv->fbc.fbc_work) {
  281. /* Double check that we haven't switched fb without cancelling
  282. * the prior work.
  283. */
  284. if (work->crtc->fb == work->fb) {
  285. dev_priv->display.enable_fbc(work->crtc);
  286. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  287. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  288. dev_priv->fbc.y = work->crtc->y;
  289. }
  290. dev_priv->fbc.fbc_work = NULL;
  291. }
  292. mutex_unlock(&dev->struct_mutex);
  293. kfree(work);
  294. }
  295. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  296. {
  297. if (dev_priv->fbc.fbc_work == NULL)
  298. return;
  299. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  300. /* Synchronisation is provided by struct_mutex and checking of
  301. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  302. * entirely asynchronously.
  303. */
  304. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  305. /* tasklet was killed before being run, clean up */
  306. kfree(dev_priv->fbc.fbc_work);
  307. /* Mark the work as no longer wanted so that if it does
  308. * wake-up (because the work was already running and waiting
  309. * for our mutex), it will discover that is no longer
  310. * necessary to run.
  311. */
  312. dev_priv->fbc.fbc_work = NULL;
  313. }
  314. static void intel_enable_fbc(struct drm_crtc *crtc)
  315. {
  316. struct intel_fbc_work *work;
  317. struct drm_device *dev = crtc->dev;
  318. struct drm_i915_private *dev_priv = dev->dev_private;
  319. if (!dev_priv->display.enable_fbc)
  320. return;
  321. intel_cancel_fbc_work(dev_priv);
  322. work = kzalloc(sizeof(*work), GFP_KERNEL);
  323. if (work == NULL) {
  324. DRM_ERROR("Failed to allocate FBC work structure\n");
  325. dev_priv->display.enable_fbc(crtc);
  326. return;
  327. }
  328. work->crtc = crtc;
  329. work->fb = crtc->fb;
  330. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  331. dev_priv->fbc.fbc_work = work;
  332. /* Delay the actual enabling to let pageflipping cease and the
  333. * display to settle before starting the compression. Note that
  334. * this delay also serves a second purpose: it allows for a
  335. * vblank to pass after disabling the FBC before we attempt
  336. * to modify the control registers.
  337. *
  338. * A more complicated solution would involve tracking vblanks
  339. * following the termination of the page-flipping sequence
  340. * and indeed performing the enable as a co-routine and not
  341. * waiting synchronously upon the vblank.
  342. *
  343. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  344. */
  345. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  346. }
  347. void intel_disable_fbc(struct drm_device *dev)
  348. {
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. intel_cancel_fbc_work(dev_priv);
  351. if (!dev_priv->display.disable_fbc)
  352. return;
  353. dev_priv->display.disable_fbc(dev);
  354. dev_priv->fbc.plane = -1;
  355. }
  356. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  357. enum no_fbc_reason reason)
  358. {
  359. if (dev_priv->fbc.no_fbc_reason == reason)
  360. return false;
  361. dev_priv->fbc.no_fbc_reason = reason;
  362. return true;
  363. }
  364. /**
  365. * intel_update_fbc - enable/disable FBC as needed
  366. * @dev: the drm_device
  367. *
  368. * Set up the framebuffer compression hardware at mode set time. We
  369. * enable it if possible:
  370. * - plane A only (on pre-965)
  371. * - no pixel mulitply/line duplication
  372. * - no alpha buffer discard
  373. * - no dual wide
  374. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  375. *
  376. * We can't assume that any compression will take place (worst case),
  377. * so the compressed buffer has to be the same size as the uncompressed
  378. * one. It also must reside (along with the line length buffer) in
  379. * stolen memory.
  380. *
  381. * We need to enable/disable FBC on a global basis.
  382. */
  383. void intel_update_fbc(struct drm_device *dev)
  384. {
  385. struct drm_i915_private *dev_priv = dev->dev_private;
  386. struct drm_crtc *crtc = NULL, *tmp_crtc;
  387. struct intel_crtc *intel_crtc;
  388. struct drm_framebuffer *fb;
  389. struct intel_framebuffer *intel_fb;
  390. struct drm_i915_gem_object *obj;
  391. const struct drm_display_mode *adjusted_mode;
  392. unsigned int max_width, max_height;
  393. if (!HAS_FBC(dev)) {
  394. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  395. return;
  396. }
  397. if (!i915.powersave) {
  398. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  399. DRM_DEBUG_KMS("fbc disabled per module param\n");
  400. return;
  401. }
  402. /*
  403. * If FBC is already on, we just have to verify that we can
  404. * keep it that way...
  405. * Need to disable if:
  406. * - more than one pipe is active
  407. * - changing FBC params (stride, fence, mode)
  408. * - new fb is too large to fit in compressed buffer
  409. * - going to an unsupported config (interlace, pixel multiply, etc.)
  410. */
  411. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  412. if (intel_crtc_active(tmp_crtc) &&
  413. to_intel_crtc(tmp_crtc)->primary_enabled) {
  414. if (crtc) {
  415. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  416. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  417. goto out_disable;
  418. }
  419. crtc = tmp_crtc;
  420. }
  421. }
  422. if (!crtc || crtc->fb == NULL) {
  423. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  424. DRM_DEBUG_KMS("no output, disabling\n");
  425. goto out_disable;
  426. }
  427. intel_crtc = to_intel_crtc(crtc);
  428. fb = crtc->fb;
  429. intel_fb = to_intel_framebuffer(fb);
  430. obj = intel_fb->obj;
  431. adjusted_mode = &intel_crtc->config.adjusted_mode;
  432. if (i915.enable_fbc < 0 &&
  433. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  434. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  435. DRM_DEBUG_KMS("disabled per chip default\n");
  436. goto out_disable;
  437. }
  438. if (!i915.enable_fbc) {
  439. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  440. DRM_DEBUG_KMS("fbc disabled per module param\n");
  441. goto out_disable;
  442. }
  443. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  444. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  445. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  446. DRM_DEBUG_KMS("mode incompatible with compression, "
  447. "disabling\n");
  448. goto out_disable;
  449. }
  450. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  451. max_width = 4096;
  452. max_height = 2048;
  453. } else {
  454. max_width = 2048;
  455. max_height = 1536;
  456. }
  457. if (intel_crtc->config.pipe_src_w > max_width ||
  458. intel_crtc->config.pipe_src_h > max_height) {
  459. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  460. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  461. goto out_disable;
  462. }
  463. if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
  464. intel_crtc->plane != PLANE_A) {
  465. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  466. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  467. goto out_disable;
  468. }
  469. /* The use of a CPU fence is mandatory in order to detect writes
  470. * by the CPU to the scanout and trigger updates to the FBC.
  471. */
  472. if (obj->tiling_mode != I915_TILING_X ||
  473. obj->fence_reg == I915_FENCE_REG_NONE) {
  474. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  475. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  476. goto out_disable;
  477. }
  478. /* If the kernel debugger is active, always disable compression */
  479. if (in_dbg_master())
  480. goto out_disable;
  481. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  482. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  483. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  484. goto out_disable;
  485. }
  486. /* If the scanout has not changed, don't modify the FBC settings.
  487. * Note that we make the fundamental assumption that the fb->obj
  488. * cannot be unpinned (and have its GTT offset and fence revoked)
  489. * without first being decoupled from the scanout and FBC disabled.
  490. */
  491. if (dev_priv->fbc.plane == intel_crtc->plane &&
  492. dev_priv->fbc.fb_id == fb->base.id &&
  493. dev_priv->fbc.y == crtc->y)
  494. return;
  495. if (intel_fbc_enabled(dev)) {
  496. /* We update FBC along two paths, after changing fb/crtc
  497. * configuration (modeswitching) and after page-flipping
  498. * finishes. For the latter, we know that not only did
  499. * we disable the FBC at the start of the page-flip
  500. * sequence, but also more than one vblank has passed.
  501. *
  502. * For the former case of modeswitching, it is possible
  503. * to switch between two FBC valid configurations
  504. * instantaneously so we do need to disable the FBC
  505. * before we can modify its control registers. We also
  506. * have to wait for the next vblank for that to take
  507. * effect. However, since we delay enabling FBC we can
  508. * assume that a vblank has passed since disabling and
  509. * that we can safely alter the registers in the deferred
  510. * callback.
  511. *
  512. * In the scenario that we go from a valid to invalid
  513. * and then back to valid FBC configuration we have
  514. * no strict enforcement that a vblank occurred since
  515. * disabling the FBC. However, along all current pipe
  516. * disabling paths we do need to wait for a vblank at
  517. * some point. And we wait before enabling FBC anyway.
  518. */
  519. DRM_DEBUG_KMS("disabling active FBC for update\n");
  520. intel_disable_fbc(dev);
  521. }
  522. intel_enable_fbc(crtc);
  523. dev_priv->fbc.no_fbc_reason = FBC_OK;
  524. return;
  525. out_disable:
  526. /* Multiple disables should be harmless */
  527. if (intel_fbc_enabled(dev)) {
  528. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  529. intel_disable_fbc(dev);
  530. }
  531. i915_gem_stolen_cleanup_compression(dev);
  532. }
  533. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  534. {
  535. drm_i915_private_t *dev_priv = dev->dev_private;
  536. u32 tmp;
  537. tmp = I915_READ(CLKCFG);
  538. switch (tmp & CLKCFG_FSB_MASK) {
  539. case CLKCFG_FSB_533:
  540. dev_priv->fsb_freq = 533; /* 133*4 */
  541. break;
  542. case CLKCFG_FSB_800:
  543. dev_priv->fsb_freq = 800; /* 200*4 */
  544. break;
  545. case CLKCFG_FSB_667:
  546. dev_priv->fsb_freq = 667; /* 167*4 */
  547. break;
  548. case CLKCFG_FSB_400:
  549. dev_priv->fsb_freq = 400; /* 100*4 */
  550. break;
  551. }
  552. switch (tmp & CLKCFG_MEM_MASK) {
  553. case CLKCFG_MEM_533:
  554. dev_priv->mem_freq = 533;
  555. break;
  556. case CLKCFG_MEM_667:
  557. dev_priv->mem_freq = 667;
  558. break;
  559. case CLKCFG_MEM_800:
  560. dev_priv->mem_freq = 800;
  561. break;
  562. }
  563. /* detect pineview DDR3 setting */
  564. tmp = I915_READ(CSHRDDR3CTL);
  565. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  566. }
  567. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  568. {
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. u16 ddrpll, csipll;
  571. ddrpll = I915_READ16(DDRMPLL1);
  572. csipll = I915_READ16(CSIPLL0);
  573. switch (ddrpll & 0xff) {
  574. case 0xc:
  575. dev_priv->mem_freq = 800;
  576. break;
  577. case 0x10:
  578. dev_priv->mem_freq = 1066;
  579. break;
  580. case 0x14:
  581. dev_priv->mem_freq = 1333;
  582. break;
  583. case 0x18:
  584. dev_priv->mem_freq = 1600;
  585. break;
  586. default:
  587. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  588. ddrpll & 0xff);
  589. dev_priv->mem_freq = 0;
  590. break;
  591. }
  592. dev_priv->ips.r_t = dev_priv->mem_freq;
  593. switch (csipll & 0x3ff) {
  594. case 0x00c:
  595. dev_priv->fsb_freq = 3200;
  596. break;
  597. case 0x00e:
  598. dev_priv->fsb_freq = 3733;
  599. break;
  600. case 0x010:
  601. dev_priv->fsb_freq = 4266;
  602. break;
  603. case 0x012:
  604. dev_priv->fsb_freq = 4800;
  605. break;
  606. case 0x014:
  607. dev_priv->fsb_freq = 5333;
  608. break;
  609. case 0x016:
  610. dev_priv->fsb_freq = 5866;
  611. break;
  612. case 0x018:
  613. dev_priv->fsb_freq = 6400;
  614. break;
  615. default:
  616. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  617. csipll & 0x3ff);
  618. dev_priv->fsb_freq = 0;
  619. break;
  620. }
  621. if (dev_priv->fsb_freq == 3200) {
  622. dev_priv->ips.c_m = 0;
  623. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  624. dev_priv->ips.c_m = 1;
  625. } else {
  626. dev_priv->ips.c_m = 2;
  627. }
  628. }
  629. static const struct cxsr_latency cxsr_latency_table[] = {
  630. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  631. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  632. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  633. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  634. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  635. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  636. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  637. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  638. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  639. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  640. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  641. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  642. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  643. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  644. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  645. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  646. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  647. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  648. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  649. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  650. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  651. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  652. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  653. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  654. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  655. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  656. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  657. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  658. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  659. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  660. };
  661. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  662. int is_ddr3,
  663. int fsb,
  664. int mem)
  665. {
  666. const struct cxsr_latency *latency;
  667. int i;
  668. if (fsb == 0 || mem == 0)
  669. return NULL;
  670. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  671. latency = &cxsr_latency_table[i];
  672. if (is_desktop == latency->is_desktop &&
  673. is_ddr3 == latency->is_ddr3 &&
  674. fsb == latency->fsb_freq && mem == latency->mem_freq)
  675. return latency;
  676. }
  677. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  678. return NULL;
  679. }
  680. static void pineview_disable_cxsr(struct drm_device *dev)
  681. {
  682. struct drm_i915_private *dev_priv = dev->dev_private;
  683. /* deactivate cxsr */
  684. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  685. }
  686. /*
  687. * Latency for FIFO fetches is dependent on several factors:
  688. * - memory configuration (speed, channels)
  689. * - chipset
  690. * - current MCH state
  691. * It can be fairly high in some situations, so here we assume a fairly
  692. * pessimal value. It's a tradeoff between extra memory fetches (if we
  693. * set this value too high, the FIFO will fetch frequently to stay full)
  694. * and power consumption (set it too low to save power and we might see
  695. * FIFO underruns and display "flicker").
  696. *
  697. * A value of 5us seems to be a good balance; safe for very low end
  698. * platforms but not overly aggressive on lower latency configs.
  699. */
  700. static const int latency_ns = 5000;
  701. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  702. {
  703. struct drm_i915_private *dev_priv = dev->dev_private;
  704. uint32_t dsparb = I915_READ(DSPARB);
  705. int size;
  706. size = dsparb & 0x7f;
  707. if (plane)
  708. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  709. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  710. plane ? "B" : "A", size);
  711. return size;
  712. }
  713. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  714. {
  715. struct drm_i915_private *dev_priv = dev->dev_private;
  716. uint32_t dsparb = I915_READ(DSPARB);
  717. int size;
  718. size = dsparb & 0x1ff;
  719. if (plane)
  720. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  721. size >>= 1; /* Convert to cachelines */
  722. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  723. plane ? "B" : "A", size);
  724. return size;
  725. }
  726. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  727. {
  728. struct drm_i915_private *dev_priv = dev->dev_private;
  729. uint32_t dsparb = I915_READ(DSPARB);
  730. int size;
  731. size = dsparb & 0x7f;
  732. size >>= 2; /* Convert to cachelines */
  733. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  734. plane ? "B" : "A",
  735. size);
  736. return size;
  737. }
  738. /* Pineview has different values for various configs */
  739. static const struct intel_watermark_params pineview_display_wm = {
  740. PINEVIEW_DISPLAY_FIFO,
  741. PINEVIEW_MAX_WM,
  742. PINEVIEW_DFT_WM,
  743. PINEVIEW_GUARD_WM,
  744. PINEVIEW_FIFO_LINE_SIZE
  745. };
  746. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  747. PINEVIEW_DISPLAY_FIFO,
  748. PINEVIEW_MAX_WM,
  749. PINEVIEW_DFT_HPLLOFF_WM,
  750. PINEVIEW_GUARD_WM,
  751. PINEVIEW_FIFO_LINE_SIZE
  752. };
  753. static const struct intel_watermark_params pineview_cursor_wm = {
  754. PINEVIEW_CURSOR_FIFO,
  755. PINEVIEW_CURSOR_MAX_WM,
  756. PINEVIEW_CURSOR_DFT_WM,
  757. PINEVIEW_CURSOR_GUARD_WM,
  758. PINEVIEW_FIFO_LINE_SIZE,
  759. };
  760. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  761. PINEVIEW_CURSOR_FIFO,
  762. PINEVIEW_CURSOR_MAX_WM,
  763. PINEVIEW_CURSOR_DFT_WM,
  764. PINEVIEW_CURSOR_GUARD_WM,
  765. PINEVIEW_FIFO_LINE_SIZE
  766. };
  767. static const struct intel_watermark_params g4x_wm_info = {
  768. G4X_FIFO_SIZE,
  769. G4X_MAX_WM,
  770. G4X_MAX_WM,
  771. 2,
  772. G4X_FIFO_LINE_SIZE,
  773. };
  774. static const struct intel_watermark_params g4x_cursor_wm_info = {
  775. I965_CURSOR_FIFO,
  776. I965_CURSOR_MAX_WM,
  777. I965_CURSOR_DFT_WM,
  778. 2,
  779. G4X_FIFO_LINE_SIZE,
  780. };
  781. static const struct intel_watermark_params valleyview_wm_info = {
  782. VALLEYVIEW_FIFO_SIZE,
  783. VALLEYVIEW_MAX_WM,
  784. VALLEYVIEW_MAX_WM,
  785. 2,
  786. G4X_FIFO_LINE_SIZE,
  787. };
  788. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  789. I965_CURSOR_FIFO,
  790. VALLEYVIEW_CURSOR_MAX_WM,
  791. I965_CURSOR_DFT_WM,
  792. 2,
  793. G4X_FIFO_LINE_SIZE,
  794. };
  795. static const struct intel_watermark_params i965_cursor_wm_info = {
  796. I965_CURSOR_FIFO,
  797. I965_CURSOR_MAX_WM,
  798. I965_CURSOR_DFT_WM,
  799. 2,
  800. I915_FIFO_LINE_SIZE,
  801. };
  802. static const struct intel_watermark_params i945_wm_info = {
  803. I945_FIFO_SIZE,
  804. I915_MAX_WM,
  805. 1,
  806. 2,
  807. I915_FIFO_LINE_SIZE
  808. };
  809. static const struct intel_watermark_params i915_wm_info = {
  810. I915_FIFO_SIZE,
  811. I915_MAX_WM,
  812. 1,
  813. 2,
  814. I915_FIFO_LINE_SIZE
  815. };
  816. static const struct intel_watermark_params i830_wm_info = {
  817. I855GM_FIFO_SIZE,
  818. I915_MAX_WM,
  819. 1,
  820. 2,
  821. I830_FIFO_LINE_SIZE
  822. };
  823. static const struct intel_watermark_params i845_wm_info = {
  824. I830_FIFO_SIZE,
  825. I915_MAX_WM,
  826. 1,
  827. 2,
  828. I830_FIFO_LINE_SIZE
  829. };
  830. /**
  831. * intel_calculate_wm - calculate watermark level
  832. * @clock_in_khz: pixel clock
  833. * @wm: chip FIFO params
  834. * @pixel_size: display pixel size
  835. * @latency_ns: memory latency for the platform
  836. *
  837. * Calculate the watermark level (the level at which the display plane will
  838. * start fetching from memory again). Each chip has a different display
  839. * FIFO size and allocation, so the caller needs to figure that out and pass
  840. * in the correct intel_watermark_params structure.
  841. *
  842. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  843. * on the pixel size. When it reaches the watermark level, it'll start
  844. * fetching FIFO line sized based chunks from memory until the FIFO fills
  845. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  846. * will occur, and a display engine hang could result.
  847. */
  848. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  849. const struct intel_watermark_params *wm,
  850. int fifo_size,
  851. int pixel_size,
  852. unsigned long latency_ns)
  853. {
  854. long entries_required, wm_size;
  855. /*
  856. * Note: we need to make sure we don't overflow for various clock &
  857. * latency values.
  858. * clocks go from a few thousand to several hundred thousand.
  859. * latency is usually a few thousand
  860. */
  861. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  862. 1000;
  863. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  864. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  865. wm_size = fifo_size - (entries_required + wm->guard_size);
  866. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  867. /* Don't promote wm_size to unsigned... */
  868. if (wm_size > (long)wm->max_wm)
  869. wm_size = wm->max_wm;
  870. if (wm_size <= 0)
  871. wm_size = wm->default_wm;
  872. return wm_size;
  873. }
  874. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  875. {
  876. struct drm_crtc *crtc, *enabled = NULL;
  877. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  878. if (intel_crtc_active(crtc)) {
  879. if (enabled)
  880. return NULL;
  881. enabled = crtc;
  882. }
  883. }
  884. return enabled;
  885. }
  886. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  887. {
  888. struct drm_device *dev = unused_crtc->dev;
  889. struct drm_i915_private *dev_priv = dev->dev_private;
  890. struct drm_crtc *crtc;
  891. const struct cxsr_latency *latency;
  892. u32 reg;
  893. unsigned long wm;
  894. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  895. dev_priv->fsb_freq, dev_priv->mem_freq);
  896. if (!latency) {
  897. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  898. pineview_disable_cxsr(dev);
  899. return;
  900. }
  901. crtc = single_enabled_crtc(dev);
  902. if (crtc) {
  903. const struct drm_display_mode *adjusted_mode;
  904. int pixel_size = crtc->fb->bits_per_pixel / 8;
  905. int clock;
  906. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  907. clock = adjusted_mode->crtc_clock;
  908. /* Display SR */
  909. wm = intel_calculate_wm(clock, &pineview_display_wm,
  910. pineview_display_wm.fifo_size,
  911. pixel_size, latency->display_sr);
  912. reg = I915_READ(DSPFW1);
  913. reg &= ~DSPFW_SR_MASK;
  914. reg |= wm << DSPFW_SR_SHIFT;
  915. I915_WRITE(DSPFW1, reg);
  916. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  917. /* cursor SR */
  918. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  919. pineview_display_wm.fifo_size,
  920. pixel_size, latency->cursor_sr);
  921. reg = I915_READ(DSPFW3);
  922. reg &= ~DSPFW_CURSOR_SR_MASK;
  923. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  924. I915_WRITE(DSPFW3, reg);
  925. /* Display HPLL off SR */
  926. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  927. pineview_display_hplloff_wm.fifo_size,
  928. pixel_size, latency->display_hpll_disable);
  929. reg = I915_READ(DSPFW3);
  930. reg &= ~DSPFW_HPLL_SR_MASK;
  931. reg |= wm & DSPFW_HPLL_SR_MASK;
  932. I915_WRITE(DSPFW3, reg);
  933. /* cursor HPLL off SR */
  934. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  935. pineview_display_hplloff_wm.fifo_size,
  936. pixel_size, latency->cursor_hpll_disable);
  937. reg = I915_READ(DSPFW3);
  938. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  939. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  940. I915_WRITE(DSPFW3, reg);
  941. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  942. /* activate cxsr */
  943. I915_WRITE(DSPFW3,
  944. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  945. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  946. } else {
  947. pineview_disable_cxsr(dev);
  948. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  949. }
  950. }
  951. static bool g4x_compute_wm0(struct drm_device *dev,
  952. int plane,
  953. const struct intel_watermark_params *display,
  954. int display_latency_ns,
  955. const struct intel_watermark_params *cursor,
  956. int cursor_latency_ns,
  957. int *plane_wm,
  958. int *cursor_wm)
  959. {
  960. struct drm_crtc *crtc;
  961. const struct drm_display_mode *adjusted_mode;
  962. int htotal, hdisplay, clock, pixel_size;
  963. int line_time_us, line_count;
  964. int entries, tlb_miss;
  965. crtc = intel_get_crtc_for_plane(dev, plane);
  966. if (!intel_crtc_active(crtc)) {
  967. *cursor_wm = cursor->guard_size;
  968. *plane_wm = display->guard_size;
  969. return false;
  970. }
  971. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  972. clock = adjusted_mode->crtc_clock;
  973. htotal = adjusted_mode->crtc_htotal;
  974. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  975. pixel_size = crtc->fb->bits_per_pixel / 8;
  976. /* Use the small buffer method to calculate plane watermark */
  977. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  978. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  979. if (tlb_miss > 0)
  980. entries += tlb_miss;
  981. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  982. *plane_wm = entries + display->guard_size;
  983. if (*plane_wm > (int)display->max_wm)
  984. *plane_wm = display->max_wm;
  985. /* Use the large buffer method to calculate cursor watermark */
  986. line_time_us = ((htotal * 1000) / clock);
  987. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  988. entries = line_count * 64 * pixel_size;
  989. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  990. if (tlb_miss > 0)
  991. entries += tlb_miss;
  992. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  993. *cursor_wm = entries + cursor->guard_size;
  994. if (*cursor_wm > (int)cursor->max_wm)
  995. *cursor_wm = (int)cursor->max_wm;
  996. return true;
  997. }
  998. /*
  999. * Check the wm result.
  1000. *
  1001. * If any calculated watermark values is larger than the maximum value that
  1002. * can be programmed into the associated watermark register, that watermark
  1003. * must be disabled.
  1004. */
  1005. static bool g4x_check_srwm(struct drm_device *dev,
  1006. int display_wm, int cursor_wm,
  1007. const struct intel_watermark_params *display,
  1008. const struct intel_watermark_params *cursor)
  1009. {
  1010. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1011. display_wm, cursor_wm);
  1012. if (display_wm > display->max_wm) {
  1013. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1014. display_wm, display->max_wm);
  1015. return false;
  1016. }
  1017. if (cursor_wm > cursor->max_wm) {
  1018. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1019. cursor_wm, cursor->max_wm);
  1020. return false;
  1021. }
  1022. if (!(display_wm || cursor_wm)) {
  1023. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1024. return false;
  1025. }
  1026. return true;
  1027. }
  1028. static bool g4x_compute_srwm(struct drm_device *dev,
  1029. int plane,
  1030. int latency_ns,
  1031. const struct intel_watermark_params *display,
  1032. const struct intel_watermark_params *cursor,
  1033. int *display_wm, int *cursor_wm)
  1034. {
  1035. struct drm_crtc *crtc;
  1036. const struct drm_display_mode *adjusted_mode;
  1037. int hdisplay, htotal, pixel_size, clock;
  1038. unsigned long line_time_us;
  1039. int line_count, line_size;
  1040. int small, large;
  1041. int entries;
  1042. if (!latency_ns) {
  1043. *display_wm = *cursor_wm = 0;
  1044. return false;
  1045. }
  1046. crtc = intel_get_crtc_for_plane(dev, plane);
  1047. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1048. clock = adjusted_mode->crtc_clock;
  1049. htotal = adjusted_mode->crtc_htotal;
  1050. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1051. pixel_size = crtc->fb->bits_per_pixel / 8;
  1052. line_time_us = (htotal * 1000) / clock;
  1053. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1054. line_size = hdisplay * pixel_size;
  1055. /* Use the minimum of the small and large buffer method for primary */
  1056. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1057. large = line_count * line_size;
  1058. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1059. *display_wm = entries + display->guard_size;
  1060. /* calculate the self-refresh watermark for display cursor */
  1061. entries = line_count * pixel_size * 64;
  1062. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1063. *cursor_wm = entries + cursor->guard_size;
  1064. return g4x_check_srwm(dev,
  1065. *display_wm, *cursor_wm,
  1066. display, cursor);
  1067. }
  1068. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1069. int plane,
  1070. int *plane_prec_mult,
  1071. int *plane_dl,
  1072. int *cursor_prec_mult,
  1073. int *cursor_dl)
  1074. {
  1075. struct drm_crtc *crtc;
  1076. int clock, pixel_size;
  1077. int entries;
  1078. crtc = intel_get_crtc_for_plane(dev, plane);
  1079. if (!intel_crtc_active(crtc))
  1080. return false;
  1081. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1082. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1083. entries = (clock / 1000) * pixel_size;
  1084. *plane_prec_mult = (entries > 256) ?
  1085. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1086. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1087. pixel_size);
  1088. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1089. *cursor_prec_mult = (entries > 256) ?
  1090. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1091. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1092. return true;
  1093. }
  1094. /*
  1095. * Update drain latency registers of memory arbiter
  1096. *
  1097. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1098. * to be programmed. Each plane has a drain latency multiplier and a drain
  1099. * latency value.
  1100. */
  1101. static void vlv_update_drain_latency(struct drm_device *dev)
  1102. {
  1103. struct drm_i915_private *dev_priv = dev->dev_private;
  1104. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1105. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1106. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1107. either 16 or 32 */
  1108. /* For plane A, Cursor A */
  1109. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1110. &cursor_prec_mult, &cursora_dl)) {
  1111. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1112. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1113. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1114. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1115. I915_WRITE(VLV_DDL1, cursora_prec |
  1116. (cursora_dl << DDL_CURSORA_SHIFT) |
  1117. planea_prec | planea_dl);
  1118. }
  1119. /* For plane B, Cursor B */
  1120. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1121. &cursor_prec_mult, &cursorb_dl)) {
  1122. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1123. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1124. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1125. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1126. I915_WRITE(VLV_DDL2, cursorb_prec |
  1127. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1128. planeb_prec | planeb_dl);
  1129. }
  1130. }
  1131. #define single_plane_enabled(mask) is_power_of_2(mask)
  1132. static void valleyview_update_wm(struct drm_crtc *crtc)
  1133. {
  1134. struct drm_device *dev = crtc->dev;
  1135. static const int sr_latency_ns = 12000;
  1136. struct drm_i915_private *dev_priv = dev->dev_private;
  1137. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1138. int plane_sr, cursor_sr;
  1139. int ignore_plane_sr, ignore_cursor_sr;
  1140. unsigned int enabled = 0;
  1141. vlv_update_drain_latency(dev);
  1142. if (g4x_compute_wm0(dev, PIPE_A,
  1143. &valleyview_wm_info, latency_ns,
  1144. &valleyview_cursor_wm_info, latency_ns,
  1145. &planea_wm, &cursora_wm))
  1146. enabled |= 1 << PIPE_A;
  1147. if (g4x_compute_wm0(dev, PIPE_B,
  1148. &valleyview_wm_info, latency_ns,
  1149. &valleyview_cursor_wm_info, latency_ns,
  1150. &planeb_wm, &cursorb_wm))
  1151. enabled |= 1 << PIPE_B;
  1152. if (single_plane_enabled(enabled) &&
  1153. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1154. sr_latency_ns,
  1155. &valleyview_wm_info,
  1156. &valleyview_cursor_wm_info,
  1157. &plane_sr, &ignore_cursor_sr) &&
  1158. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1159. 2*sr_latency_ns,
  1160. &valleyview_wm_info,
  1161. &valleyview_cursor_wm_info,
  1162. &ignore_plane_sr, &cursor_sr)) {
  1163. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1164. } else {
  1165. I915_WRITE(FW_BLC_SELF_VLV,
  1166. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1167. plane_sr = cursor_sr = 0;
  1168. }
  1169. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1170. planea_wm, cursora_wm,
  1171. planeb_wm, cursorb_wm,
  1172. plane_sr, cursor_sr);
  1173. I915_WRITE(DSPFW1,
  1174. (plane_sr << DSPFW_SR_SHIFT) |
  1175. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1176. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1177. planea_wm);
  1178. I915_WRITE(DSPFW2,
  1179. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1180. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1181. I915_WRITE(DSPFW3,
  1182. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1183. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1184. }
  1185. static void g4x_update_wm(struct drm_crtc *crtc)
  1186. {
  1187. struct drm_device *dev = crtc->dev;
  1188. static const int sr_latency_ns = 12000;
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1191. int plane_sr, cursor_sr;
  1192. unsigned int enabled = 0;
  1193. if (g4x_compute_wm0(dev, PIPE_A,
  1194. &g4x_wm_info, latency_ns,
  1195. &g4x_cursor_wm_info, latency_ns,
  1196. &planea_wm, &cursora_wm))
  1197. enabled |= 1 << PIPE_A;
  1198. if (g4x_compute_wm0(dev, PIPE_B,
  1199. &g4x_wm_info, latency_ns,
  1200. &g4x_cursor_wm_info, latency_ns,
  1201. &planeb_wm, &cursorb_wm))
  1202. enabled |= 1 << PIPE_B;
  1203. if (single_plane_enabled(enabled) &&
  1204. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1205. sr_latency_ns,
  1206. &g4x_wm_info,
  1207. &g4x_cursor_wm_info,
  1208. &plane_sr, &cursor_sr)) {
  1209. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1210. } else {
  1211. I915_WRITE(FW_BLC_SELF,
  1212. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1213. plane_sr = cursor_sr = 0;
  1214. }
  1215. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1216. planea_wm, cursora_wm,
  1217. planeb_wm, cursorb_wm,
  1218. plane_sr, cursor_sr);
  1219. I915_WRITE(DSPFW1,
  1220. (plane_sr << DSPFW_SR_SHIFT) |
  1221. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1222. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1223. planea_wm);
  1224. I915_WRITE(DSPFW2,
  1225. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1226. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1227. /* HPLL off in SR has some issues on G4x... disable it */
  1228. I915_WRITE(DSPFW3,
  1229. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1230. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1231. }
  1232. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1233. {
  1234. struct drm_device *dev = unused_crtc->dev;
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. struct drm_crtc *crtc;
  1237. int srwm = 1;
  1238. int cursor_sr = 16;
  1239. /* Calc sr entries for one plane configs */
  1240. crtc = single_enabled_crtc(dev);
  1241. if (crtc) {
  1242. /* self-refresh has much higher latency */
  1243. static const int sr_latency_ns = 12000;
  1244. const struct drm_display_mode *adjusted_mode =
  1245. &to_intel_crtc(crtc)->config.adjusted_mode;
  1246. int clock = adjusted_mode->crtc_clock;
  1247. int htotal = adjusted_mode->crtc_htotal;
  1248. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1249. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1250. unsigned long line_time_us;
  1251. int entries;
  1252. line_time_us = ((htotal * 1000) / clock);
  1253. /* Use ns/us then divide to preserve precision */
  1254. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1255. pixel_size * hdisplay;
  1256. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1257. srwm = I965_FIFO_SIZE - entries;
  1258. if (srwm < 0)
  1259. srwm = 1;
  1260. srwm &= 0x1ff;
  1261. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1262. entries, srwm);
  1263. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1264. pixel_size * 64;
  1265. entries = DIV_ROUND_UP(entries,
  1266. i965_cursor_wm_info.cacheline_size);
  1267. cursor_sr = i965_cursor_wm_info.fifo_size -
  1268. (entries + i965_cursor_wm_info.guard_size);
  1269. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1270. cursor_sr = i965_cursor_wm_info.max_wm;
  1271. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1272. "cursor %d\n", srwm, cursor_sr);
  1273. if (IS_CRESTLINE(dev))
  1274. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1275. } else {
  1276. /* Turn off self refresh if both pipes are enabled */
  1277. if (IS_CRESTLINE(dev))
  1278. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1279. & ~FW_BLC_SELF_EN);
  1280. }
  1281. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1282. srwm);
  1283. /* 965 has limitations... */
  1284. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1285. (8 << 16) | (8 << 8) | (8 << 0));
  1286. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1287. /* update cursor SR watermark */
  1288. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1289. }
  1290. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1291. {
  1292. struct drm_device *dev = unused_crtc->dev;
  1293. struct drm_i915_private *dev_priv = dev->dev_private;
  1294. const struct intel_watermark_params *wm_info;
  1295. uint32_t fwater_lo;
  1296. uint32_t fwater_hi;
  1297. int cwm, srwm = 1;
  1298. int fifo_size;
  1299. int planea_wm, planeb_wm;
  1300. struct drm_crtc *crtc, *enabled = NULL;
  1301. if (IS_I945GM(dev))
  1302. wm_info = &i945_wm_info;
  1303. else if (!IS_GEN2(dev))
  1304. wm_info = &i915_wm_info;
  1305. else
  1306. wm_info = &i830_wm_info;
  1307. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1308. crtc = intel_get_crtc_for_plane(dev, 0);
  1309. if (intel_crtc_active(crtc)) {
  1310. const struct drm_display_mode *adjusted_mode;
  1311. int cpp = crtc->fb->bits_per_pixel / 8;
  1312. if (IS_GEN2(dev))
  1313. cpp = 4;
  1314. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1315. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1316. wm_info, fifo_size, cpp,
  1317. latency_ns);
  1318. enabled = crtc;
  1319. } else
  1320. planea_wm = fifo_size - wm_info->guard_size;
  1321. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1322. crtc = intel_get_crtc_for_plane(dev, 1);
  1323. if (intel_crtc_active(crtc)) {
  1324. const struct drm_display_mode *adjusted_mode;
  1325. int cpp = crtc->fb->bits_per_pixel / 8;
  1326. if (IS_GEN2(dev))
  1327. cpp = 4;
  1328. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1329. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1330. wm_info, fifo_size, cpp,
  1331. latency_ns);
  1332. if (enabled == NULL)
  1333. enabled = crtc;
  1334. else
  1335. enabled = NULL;
  1336. } else
  1337. planeb_wm = fifo_size - wm_info->guard_size;
  1338. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1339. /*
  1340. * Overlay gets an aggressive default since video jitter is bad.
  1341. */
  1342. cwm = 2;
  1343. /* Play safe and disable self-refresh before adjusting watermarks. */
  1344. if (IS_I945G(dev) || IS_I945GM(dev))
  1345. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1346. else if (IS_I915GM(dev))
  1347. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_SELF_EN));
  1348. /* Calc sr entries for one plane configs */
  1349. if (HAS_FW_BLC(dev) && enabled) {
  1350. /* self-refresh has much higher latency */
  1351. static const int sr_latency_ns = 6000;
  1352. const struct drm_display_mode *adjusted_mode =
  1353. &to_intel_crtc(enabled)->config.adjusted_mode;
  1354. int clock = adjusted_mode->crtc_clock;
  1355. int htotal = adjusted_mode->crtc_htotal;
  1356. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1357. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1358. unsigned long line_time_us;
  1359. int entries;
  1360. line_time_us = (htotal * 1000) / clock;
  1361. /* Use ns/us then divide to preserve precision */
  1362. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1363. pixel_size * hdisplay;
  1364. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1365. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1366. srwm = wm_info->fifo_size - entries;
  1367. if (srwm < 0)
  1368. srwm = 1;
  1369. if (IS_I945G(dev) || IS_I945GM(dev))
  1370. I915_WRITE(FW_BLC_SELF,
  1371. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1372. else if (IS_I915GM(dev))
  1373. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1374. }
  1375. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1376. planea_wm, planeb_wm, cwm, srwm);
  1377. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1378. fwater_hi = (cwm & 0x1f);
  1379. /* Set request length to 8 cachelines per fetch */
  1380. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1381. fwater_hi = fwater_hi | (1 << 8);
  1382. I915_WRITE(FW_BLC, fwater_lo);
  1383. I915_WRITE(FW_BLC2, fwater_hi);
  1384. if (HAS_FW_BLC(dev)) {
  1385. if (enabled) {
  1386. if (IS_I945G(dev) || IS_I945GM(dev))
  1387. I915_WRITE(FW_BLC_SELF,
  1388. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1389. else if (IS_I915GM(dev))
  1390. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_SELF_EN));
  1391. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1392. } else
  1393. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1394. }
  1395. }
  1396. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1397. {
  1398. struct drm_device *dev = unused_crtc->dev;
  1399. struct drm_i915_private *dev_priv = dev->dev_private;
  1400. struct drm_crtc *crtc;
  1401. const struct drm_display_mode *adjusted_mode;
  1402. uint32_t fwater_lo;
  1403. int planea_wm;
  1404. crtc = single_enabled_crtc(dev);
  1405. if (crtc == NULL)
  1406. return;
  1407. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1408. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1409. &i845_wm_info,
  1410. dev_priv->display.get_fifo_size(dev, 0),
  1411. 4, latency_ns);
  1412. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1413. fwater_lo |= (3<<8) | planea_wm;
  1414. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1415. I915_WRITE(FW_BLC, fwater_lo);
  1416. }
  1417. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1418. struct drm_crtc *crtc)
  1419. {
  1420. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1421. uint32_t pixel_rate;
  1422. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1423. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1424. * adjust the pixel_rate here. */
  1425. if (intel_crtc->config.pch_pfit.enabled) {
  1426. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1427. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1428. pipe_w = intel_crtc->config.pipe_src_w;
  1429. pipe_h = intel_crtc->config.pipe_src_h;
  1430. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1431. pfit_h = pfit_size & 0xFFFF;
  1432. if (pipe_w < pfit_w)
  1433. pipe_w = pfit_w;
  1434. if (pipe_h < pfit_h)
  1435. pipe_h = pfit_h;
  1436. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1437. pfit_w * pfit_h);
  1438. }
  1439. return pixel_rate;
  1440. }
  1441. /* latency must be in 0.1us units. */
  1442. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1443. uint32_t latency)
  1444. {
  1445. uint64_t ret;
  1446. if (WARN(latency == 0, "Latency value missing\n"))
  1447. return UINT_MAX;
  1448. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1449. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1450. return ret;
  1451. }
  1452. /* latency must be in 0.1us units. */
  1453. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1454. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1455. uint32_t latency)
  1456. {
  1457. uint32_t ret;
  1458. if (WARN(latency == 0, "Latency value missing\n"))
  1459. return UINT_MAX;
  1460. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1461. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1462. ret = DIV_ROUND_UP(ret, 64) + 2;
  1463. return ret;
  1464. }
  1465. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1466. uint8_t bytes_per_pixel)
  1467. {
  1468. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1469. }
  1470. struct ilk_pipe_wm_parameters {
  1471. bool active;
  1472. uint32_t pipe_htotal;
  1473. uint32_t pixel_rate;
  1474. struct intel_plane_wm_parameters pri;
  1475. struct intel_plane_wm_parameters spr;
  1476. struct intel_plane_wm_parameters cur;
  1477. };
  1478. struct ilk_wm_maximums {
  1479. uint16_t pri;
  1480. uint16_t spr;
  1481. uint16_t cur;
  1482. uint16_t fbc;
  1483. };
  1484. /* used in computing the new watermarks state */
  1485. struct intel_wm_config {
  1486. unsigned int num_pipes_active;
  1487. bool sprites_enabled;
  1488. bool sprites_scaled;
  1489. };
  1490. /*
  1491. * For both WM_PIPE and WM_LP.
  1492. * mem_value must be in 0.1us units.
  1493. */
  1494. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1495. uint32_t mem_value,
  1496. bool is_lp)
  1497. {
  1498. uint32_t method1, method2;
  1499. if (!params->active || !params->pri.enabled)
  1500. return 0;
  1501. method1 = ilk_wm_method1(params->pixel_rate,
  1502. params->pri.bytes_per_pixel,
  1503. mem_value);
  1504. if (!is_lp)
  1505. return method1;
  1506. method2 = ilk_wm_method2(params->pixel_rate,
  1507. params->pipe_htotal,
  1508. params->pri.horiz_pixels,
  1509. params->pri.bytes_per_pixel,
  1510. mem_value);
  1511. return min(method1, method2);
  1512. }
  1513. /*
  1514. * For both WM_PIPE and WM_LP.
  1515. * mem_value must be in 0.1us units.
  1516. */
  1517. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1518. uint32_t mem_value)
  1519. {
  1520. uint32_t method1, method2;
  1521. if (!params->active || !params->spr.enabled)
  1522. return 0;
  1523. method1 = ilk_wm_method1(params->pixel_rate,
  1524. params->spr.bytes_per_pixel,
  1525. mem_value);
  1526. method2 = ilk_wm_method2(params->pixel_rate,
  1527. params->pipe_htotal,
  1528. params->spr.horiz_pixels,
  1529. params->spr.bytes_per_pixel,
  1530. mem_value);
  1531. return min(method1, method2);
  1532. }
  1533. /*
  1534. * For both WM_PIPE and WM_LP.
  1535. * mem_value must be in 0.1us units.
  1536. */
  1537. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1538. uint32_t mem_value)
  1539. {
  1540. if (!params->active || !params->cur.enabled)
  1541. return 0;
  1542. return ilk_wm_method2(params->pixel_rate,
  1543. params->pipe_htotal,
  1544. params->cur.horiz_pixels,
  1545. params->cur.bytes_per_pixel,
  1546. mem_value);
  1547. }
  1548. /* Only for WM_LP. */
  1549. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1550. uint32_t pri_val)
  1551. {
  1552. if (!params->active || !params->pri.enabled)
  1553. return 0;
  1554. return ilk_wm_fbc(pri_val,
  1555. params->pri.horiz_pixels,
  1556. params->pri.bytes_per_pixel);
  1557. }
  1558. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1559. {
  1560. if (INTEL_INFO(dev)->gen >= 8)
  1561. return 3072;
  1562. else if (INTEL_INFO(dev)->gen >= 7)
  1563. return 768;
  1564. else
  1565. return 512;
  1566. }
  1567. /* Calculate the maximum primary/sprite plane watermark */
  1568. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1569. int level,
  1570. const struct intel_wm_config *config,
  1571. enum intel_ddb_partitioning ddb_partitioning,
  1572. bool is_sprite)
  1573. {
  1574. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1575. unsigned int max;
  1576. /* if sprites aren't enabled, sprites get nothing */
  1577. if (is_sprite && !config->sprites_enabled)
  1578. return 0;
  1579. /* HSW allows LP1+ watermarks even with multiple pipes */
  1580. if (level == 0 || config->num_pipes_active > 1) {
  1581. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1582. /*
  1583. * For some reason the non self refresh
  1584. * FIFO size is only half of the self
  1585. * refresh FIFO size on ILK/SNB.
  1586. */
  1587. if (INTEL_INFO(dev)->gen <= 6)
  1588. fifo_size /= 2;
  1589. }
  1590. if (config->sprites_enabled) {
  1591. /* level 0 is always calculated with 1:1 split */
  1592. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1593. if (is_sprite)
  1594. fifo_size *= 5;
  1595. fifo_size /= 6;
  1596. } else {
  1597. fifo_size /= 2;
  1598. }
  1599. }
  1600. /* clamp to max that the registers can hold */
  1601. if (INTEL_INFO(dev)->gen >= 8)
  1602. max = level == 0 ? 255 : 2047;
  1603. else if (INTEL_INFO(dev)->gen >= 7)
  1604. /* IVB/HSW primary/sprite plane watermarks */
  1605. max = level == 0 ? 127 : 1023;
  1606. else if (!is_sprite)
  1607. /* ILK/SNB primary plane watermarks */
  1608. max = level == 0 ? 127 : 511;
  1609. else
  1610. /* ILK/SNB sprite plane watermarks */
  1611. max = level == 0 ? 63 : 255;
  1612. return min(fifo_size, max);
  1613. }
  1614. /* Calculate the maximum cursor plane watermark */
  1615. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1616. int level,
  1617. const struct intel_wm_config *config)
  1618. {
  1619. /* HSW LP1+ watermarks w/ multiple pipes */
  1620. if (level > 0 && config->num_pipes_active > 1)
  1621. return 64;
  1622. /* otherwise just report max that registers can hold */
  1623. if (INTEL_INFO(dev)->gen >= 7)
  1624. return level == 0 ? 63 : 255;
  1625. else
  1626. return level == 0 ? 31 : 63;
  1627. }
  1628. /* Calculate the maximum FBC watermark */
  1629. static unsigned int ilk_fbc_wm_max(const struct drm_device *dev)
  1630. {
  1631. /* max that registers can hold */
  1632. if (INTEL_INFO(dev)->gen >= 8)
  1633. return 31;
  1634. else
  1635. return 15;
  1636. }
  1637. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1638. int level,
  1639. const struct intel_wm_config *config,
  1640. enum intel_ddb_partitioning ddb_partitioning,
  1641. struct ilk_wm_maximums *max)
  1642. {
  1643. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1644. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1645. max->cur = ilk_cursor_wm_max(dev, level, config);
  1646. max->fbc = ilk_fbc_wm_max(dev);
  1647. }
  1648. static bool ilk_validate_wm_level(int level,
  1649. const struct ilk_wm_maximums *max,
  1650. struct intel_wm_level *result)
  1651. {
  1652. bool ret;
  1653. /* already determined to be invalid? */
  1654. if (!result->enable)
  1655. return false;
  1656. result->enable = result->pri_val <= max->pri &&
  1657. result->spr_val <= max->spr &&
  1658. result->cur_val <= max->cur;
  1659. ret = result->enable;
  1660. /*
  1661. * HACK until we can pre-compute everything,
  1662. * and thus fail gracefully if LP0 watermarks
  1663. * are exceeded...
  1664. */
  1665. if (level == 0 && !result->enable) {
  1666. if (result->pri_val > max->pri)
  1667. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1668. level, result->pri_val, max->pri);
  1669. if (result->spr_val > max->spr)
  1670. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1671. level, result->spr_val, max->spr);
  1672. if (result->cur_val > max->cur)
  1673. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1674. level, result->cur_val, max->cur);
  1675. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1676. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1677. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1678. result->enable = true;
  1679. }
  1680. return ret;
  1681. }
  1682. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1683. int level,
  1684. const struct ilk_pipe_wm_parameters *p,
  1685. struct intel_wm_level *result)
  1686. {
  1687. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1688. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1689. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1690. /* WM1+ latency values stored in 0.5us units */
  1691. if (level > 0) {
  1692. pri_latency *= 5;
  1693. spr_latency *= 5;
  1694. cur_latency *= 5;
  1695. }
  1696. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1697. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1698. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1699. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1700. result->enable = true;
  1701. }
  1702. static uint32_t
  1703. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1704. {
  1705. struct drm_i915_private *dev_priv = dev->dev_private;
  1706. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1707. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1708. u32 linetime, ips_linetime;
  1709. if (!intel_crtc_active(crtc))
  1710. return 0;
  1711. /* The WM are computed with base on how long it takes to fill a single
  1712. * row at the given clock rate, multiplied by 8.
  1713. * */
  1714. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1715. mode->crtc_clock);
  1716. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1717. intel_ddi_get_cdclk_freq(dev_priv));
  1718. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1719. PIPE_WM_LINETIME_TIME(linetime);
  1720. }
  1721. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1722. {
  1723. struct drm_i915_private *dev_priv = dev->dev_private;
  1724. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1725. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1726. wm[0] = (sskpd >> 56) & 0xFF;
  1727. if (wm[0] == 0)
  1728. wm[0] = sskpd & 0xF;
  1729. wm[1] = (sskpd >> 4) & 0xFF;
  1730. wm[2] = (sskpd >> 12) & 0xFF;
  1731. wm[3] = (sskpd >> 20) & 0x1FF;
  1732. wm[4] = (sskpd >> 32) & 0x1FF;
  1733. } else if (INTEL_INFO(dev)->gen >= 6) {
  1734. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1735. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1736. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1737. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1738. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1739. } else if (INTEL_INFO(dev)->gen >= 5) {
  1740. uint32_t mltr = I915_READ(MLTR_ILK);
  1741. /* ILK primary LP0 latency is 700 ns */
  1742. wm[0] = 7;
  1743. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1744. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1745. }
  1746. }
  1747. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1748. {
  1749. /* ILK sprite LP0 latency is 1300 ns */
  1750. if (INTEL_INFO(dev)->gen == 5)
  1751. wm[0] = 13;
  1752. }
  1753. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1754. {
  1755. /* ILK cursor LP0 latency is 1300 ns */
  1756. if (INTEL_INFO(dev)->gen == 5)
  1757. wm[0] = 13;
  1758. /* WaDoubleCursorLP3Latency:ivb */
  1759. if (IS_IVYBRIDGE(dev))
  1760. wm[3] *= 2;
  1761. }
  1762. static int ilk_wm_max_level(const struct drm_device *dev)
  1763. {
  1764. /* how many WM levels are we expecting */
  1765. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1766. return 4;
  1767. else if (INTEL_INFO(dev)->gen >= 6)
  1768. return 3;
  1769. else
  1770. return 2;
  1771. }
  1772. static void intel_print_wm_latency(struct drm_device *dev,
  1773. const char *name,
  1774. const uint16_t wm[5])
  1775. {
  1776. int level, max_level = ilk_wm_max_level(dev);
  1777. for (level = 0; level <= max_level; level++) {
  1778. unsigned int latency = wm[level];
  1779. if (latency == 0) {
  1780. DRM_ERROR("%s WM%d latency not provided\n",
  1781. name, level);
  1782. continue;
  1783. }
  1784. /* WM1+ latency values in 0.5us units */
  1785. if (level > 0)
  1786. latency *= 5;
  1787. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1788. name, level, wm[level],
  1789. latency / 10, latency % 10);
  1790. }
  1791. }
  1792. static void intel_setup_wm_latency(struct drm_device *dev)
  1793. {
  1794. struct drm_i915_private *dev_priv = dev->dev_private;
  1795. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1796. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1797. sizeof(dev_priv->wm.pri_latency));
  1798. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1799. sizeof(dev_priv->wm.pri_latency));
  1800. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1801. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1802. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1803. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1804. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1805. }
  1806. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1807. struct ilk_pipe_wm_parameters *p,
  1808. struct intel_wm_config *config)
  1809. {
  1810. struct drm_device *dev = crtc->dev;
  1811. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1812. enum pipe pipe = intel_crtc->pipe;
  1813. struct drm_plane *plane;
  1814. p->active = intel_crtc_active(crtc);
  1815. if (p->active) {
  1816. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  1817. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  1818. p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  1819. p->cur.bytes_per_pixel = 4;
  1820. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  1821. p->cur.horiz_pixels = 64;
  1822. /* TODO: for now, assume primary and cursor planes are always enabled. */
  1823. p->pri.enabled = true;
  1824. p->cur.enabled = true;
  1825. }
  1826. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  1827. config->num_pipes_active += intel_crtc_active(crtc);
  1828. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  1829. struct intel_plane *intel_plane = to_intel_plane(plane);
  1830. if (intel_plane->pipe == pipe)
  1831. p->spr = intel_plane->wm;
  1832. config->sprites_enabled |= intel_plane->wm.enabled;
  1833. config->sprites_scaled |= intel_plane->wm.scaled;
  1834. }
  1835. }
  1836. /* Compute new watermarks for the pipe */
  1837. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  1838. const struct ilk_pipe_wm_parameters *params,
  1839. struct intel_pipe_wm *pipe_wm)
  1840. {
  1841. struct drm_device *dev = crtc->dev;
  1842. const struct drm_i915_private *dev_priv = dev->dev_private;
  1843. int level, max_level = ilk_wm_max_level(dev);
  1844. /* LP0 watermark maximums depend on this pipe alone */
  1845. struct intel_wm_config config = {
  1846. .num_pipes_active = 1,
  1847. .sprites_enabled = params->spr.enabled,
  1848. .sprites_scaled = params->spr.scaled,
  1849. };
  1850. struct ilk_wm_maximums max;
  1851. /* LP0 watermarks always use 1/2 DDB partitioning */
  1852. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1853. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1854. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  1855. max_level = 1;
  1856. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1857. if (params->spr.scaled)
  1858. max_level = 0;
  1859. for (level = 0; level <= max_level; level++)
  1860. ilk_compute_wm_level(dev_priv, level, params,
  1861. &pipe_wm->wm[level]);
  1862. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1863. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  1864. /* At least LP0 must be valid */
  1865. return ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]);
  1866. }
  1867. /*
  1868. * Merge the watermarks from all active pipes for a specific level.
  1869. */
  1870. static void ilk_merge_wm_level(struct drm_device *dev,
  1871. int level,
  1872. struct intel_wm_level *ret_wm)
  1873. {
  1874. const struct intel_crtc *intel_crtc;
  1875. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  1876. const struct intel_wm_level *wm =
  1877. &intel_crtc->wm.active.wm[level];
  1878. if (!wm->enable)
  1879. return;
  1880. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  1881. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  1882. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  1883. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  1884. }
  1885. ret_wm->enable = true;
  1886. }
  1887. /*
  1888. * Merge all low power watermarks for all active pipes.
  1889. */
  1890. static void ilk_wm_merge(struct drm_device *dev,
  1891. const struct intel_wm_config *config,
  1892. const struct ilk_wm_maximums *max,
  1893. struct intel_pipe_wm *merged)
  1894. {
  1895. int level, max_level = ilk_wm_max_level(dev);
  1896. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  1897. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  1898. config->num_pipes_active > 1)
  1899. return;
  1900. /* ILK: FBC WM must be disabled always */
  1901. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  1902. /* merge each WM1+ level */
  1903. for (level = 1; level <= max_level; level++) {
  1904. struct intel_wm_level *wm = &merged->wm[level];
  1905. ilk_merge_wm_level(dev, level, wm);
  1906. if (!ilk_validate_wm_level(level, max, wm))
  1907. break;
  1908. /*
  1909. * The spec says it is preferred to disable
  1910. * FBC WMs instead of disabling a WM level.
  1911. */
  1912. if (wm->fbc_val > max->fbc) {
  1913. merged->fbc_wm_enabled = false;
  1914. wm->fbc_val = 0;
  1915. }
  1916. }
  1917. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  1918. /*
  1919. * FIXME this is racy. FBC might get enabled later.
  1920. * What we should check here is whether FBC can be
  1921. * enabled sometime later.
  1922. */
  1923. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  1924. for (level = 2; level <= max_level; level++) {
  1925. struct intel_wm_level *wm = &merged->wm[level];
  1926. wm->enable = false;
  1927. }
  1928. }
  1929. }
  1930. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  1931. {
  1932. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  1933. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  1934. }
  1935. /* The value we need to program into the WM_LPx latency field */
  1936. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  1937. {
  1938. struct drm_i915_private *dev_priv = dev->dev_private;
  1939. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1940. return 2 * level;
  1941. else
  1942. return dev_priv->wm.pri_latency[level];
  1943. }
  1944. static void ilk_compute_wm_results(struct drm_device *dev,
  1945. const struct intel_pipe_wm *merged,
  1946. enum intel_ddb_partitioning partitioning,
  1947. struct ilk_wm_values *results)
  1948. {
  1949. struct intel_crtc *intel_crtc;
  1950. int level, wm_lp;
  1951. results->enable_fbc_wm = merged->fbc_wm_enabled;
  1952. results->partitioning = partitioning;
  1953. /* LP1+ register values */
  1954. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  1955. const struct intel_wm_level *r;
  1956. level = ilk_wm_lp_to_level(wm_lp, merged);
  1957. r = &merged->wm[level];
  1958. if (!r->enable)
  1959. break;
  1960. results->wm_lp[wm_lp - 1] = WM3_LP_EN |
  1961. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  1962. (r->pri_val << WM1_LP_SR_SHIFT) |
  1963. r->cur_val;
  1964. if (INTEL_INFO(dev)->gen >= 8)
  1965. results->wm_lp[wm_lp - 1] |=
  1966. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  1967. else
  1968. results->wm_lp[wm_lp - 1] |=
  1969. r->fbc_val << WM1_LP_FBC_SHIFT;
  1970. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  1971. WARN_ON(wm_lp != 1);
  1972. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  1973. } else
  1974. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  1975. }
  1976. /* LP0 register values */
  1977. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  1978. enum pipe pipe = intel_crtc->pipe;
  1979. const struct intel_wm_level *r =
  1980. &intel_crtc->wm.active.wm[0];
  1981. if (WARN_ON(!r->enable))
  1982. continue;
  1983. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  1984. results->wm_pipe[pipe] =
  1985. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  1986. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  1987. r->cur_val;
  1988. }
  1989. }
  1990. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  1991. * case both are at the same level. Prefer r1 in case they're the same. */
  1992. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  1993. struct intel_pipe_wm *r1,
  1994. struct intel_pipe_wm *r2)
  1995. {
  1996. int level, max_level = ilk_wm_max_level(dev);
  1997. int level1 = 0, level2 = 0;
  1998. for (level = 1; level <= max_level; level++) {
  1999. if (r1->wm[level].enable)
  2000. level1 = level;
  2001. if (r2->wm[level].enable)
  2002. level2 = level;
  2003. }
  2004. if (level1 == level2) {
  2005. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2006. return r2;
  2007. else
  2008. return r1;
  2009. } else if (level1 > level2) {
  2010. return r1;
  2011. } else {
  2012. return r2;
  2013. }
  2014. }
  2015. /* dirty bits used to track which watermarks need changes */
  2016. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2017. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2018. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2019. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2020. #define WM_DIRTY_FBC (1 << 24)
  2021. #define WM_DIRTY_DDB (1 << 25)
  2022. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2023. const struct ilk_wm_values *old,
  2024. const struct ilk_wm_values *new)
  2025. {
  2026. unsigned int dirty = 0;
  2027. enum pipe pipe;
  2028. int wm_lp;
  2029. for_each_pipe(pipe) {
  2030. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2031. dirty |= WM_DIRTY_LINETIME(pipe);
  2032. /* Must disable LP1+ watermarks too */
  2033. dirty |= WM_DIRTY_LP_ALL;
  2034. }
  2035. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2036. dirty |= WM_DIRTY_PIPE(pipe);
  2037. /* Must disable LP1+ watermarks too */
  2038. dirty |= WM_DIRTY_LP_ALL;
  2039. }
  2040. }
  2041. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2042. dirty |= WM_DIRTY_FBC;
  2043. /* Must disable LP1+ watermarks too */
  2044. dirty |= WM_DIRTY_LP_ALL;
  2045. }
  2046. if (old->partitioning != new->partitioning) {
  2047. dirty |= WM_DIRTY_DDB;
  2048. /* Must disable LP1+ watermarks too */
  2049. dirty |= WM_DIRTY_LP_ALL;
  2050. }
  2051. /* LP1+ watermarks already deemed dirty, no need to continue */
  2052. if (dirty & WM_DIRTY_LP_ALL)
  2053. return dirty;
  2054. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2055. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2056. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2057. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2058. break;
  2059. }
  2060. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2061. for (; wm_lp <= 3; wm_lp++)
  2062. dirty |= WM_DIRTY_LP(wm_lp);
  2063. return dirty;
  2064. }
  2065. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2066. unsigned int dirty)
  2067. {
  2068. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2069. bool changed = false;
  2070. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2071. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2072. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2073. changed = true;
  2074. }
  2075. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2076. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2077. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2078. changed = true;
  2079. }
  2080. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2081. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2082. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2083. changed = true;
  2084. }
  2085. /*
  2086. * Don't touch WM1S_LP_EN here.
  2087. * Doing so could cause underruns.
  2088. */
  2089. return changed;
  2090. }
  2091. /*
  2092. * The spec says we shouldn't write when we don't need, because every write
  2093. * causes WMs to be re-evaluated, expending some power.
  2094. */
  2095. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2096. struct ilk_wm_values *results)
  2097. {
  2098. struct drm_device *dev = dev_priv->dev;
  2099. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2100. unsigned int dirty;
  2101. uint32_t val;
  2102. dirty = ilk_compute_wm_dirty(dev, previous, results);
  2103. if (!dirty)
  2104. return;
  2105. _ilk_disable_lp_wm(dev_priv, dirty);
  2106. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2107. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2108. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2109. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2110. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2111. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2112. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2113. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2114. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2115. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2116. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2117. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2118. if (dirty & WM_DIRTY_DDB) {
  2119. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2120. val = I915_READ(WM_MISC);
  2121. if (results->partitioning == INTEL_DDB_PART_1_2)
  2122. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2123. else
  2124. val |= WM_MISC_DATA_PARTITION_5_6;
  2125. I915_WRITE(WM_MISC, val);
  2126. } else {
  2127. val = I915_READ(DISP_ARB_CTL2);
  2128. if (results->partitioning == INTEL_DDB_PART_1_2)
  2129. val &= ~DISP_DATA_PARTITION_5_6;
  2130. else
  2131. val |= DISP_DATA_PARTITION_5_6;
  2132. I915_WRITE(DISP_ARB_CTL2, val);
  2133. }
  2134. }
  2135. if (dirty & WM_DIRTY_FBC) {
  2136. val = I915_READ(DISP_ARB_CTL);
  2137. if (results->enable_fbc_wm)
  2138. val &= ~DISP_FBC_WM_DIS;
  2139. else
  2140. val |= DISP_FBC_WM_DIS;
  2141. I915_WRITE(DISP_ARB_CTL, val);
  2142. }
  2143. if (dirty & WM_DIRTY_LP(1) &&
  2144. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2145. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2146. if (INTEL_INFO(dev)->gen >= 7) {
  2147. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2148. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2149. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2150. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2151. }
  2152. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2153. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2154. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2155. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2156. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2157. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2158. dev_priv->wm.hw = *results;
  2159. }
  2160. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2161. {
  2162. struct drm_i915_private *dev_priv = dev->dev_private;
  2163. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2164. }
  2165. static void ilk_update_wm(struct drm_crtc *crtc)
  2166. {
  2167. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2168. struct drm_device *dev = crtc->dev;
  2169. struct drm_i915_private *dev_priv = dev->dev_private;
  2170. struct ilk_wm_maximums max;
  2171. struct ilk_pipe_wm_parameters params = {};
  2172. struct ilk_wm_values results = {};
  2173. enum intel_ddb_partitioning partitioning;
  2174. struct intel_pipe_wm pipe_wm = {};
  2175. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2176. struct intel_wm_config config = {};
  2177. ilk_compute_wm_parameters(crtc, &params, &config);
  2178. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2179. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2180. return;
  2181. intel_crtc->wm.active = pipe_wm;
  2182. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2183. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2184. /* 5/6 split only in single pipe config on IVB+ */
  2185. if (INTEL_INFO(dev)->gen >= 7 &&
  2186. config.num_pipes_active == 1 && config.sprites_enabled) {
  2187. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2188. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2189. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2190. } else {
  2191. best_lp_wm = &lp_wm_1_2;
  2192. }
  2193. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2194. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2195. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2196. ilk_write_wm_values(dev_priv, &results);
  2197. }
  2198. static void ilk_update_sprite_wm(struct drm_plane *plane,
  2199. struct drm_crtc *crtc,
  2200. uint32_t sprite_width, int pixel_size,
  2201. bool enabled, bool scaled)
  2202. {
  2203. struct drm_device *dev = plane->dev;
  2204. struct intel_plane *intel_plane = to_intel_plane(plane);
  2205. intel_plane->wm.enabled = enabled;
  2206. intel_plane->wm.scaled = scaled;
  2207. intel_plane->wm.horiz_pixels = sprite_width;
  2208. intel_plane->wm.bytes_per_pixel = pixel_size;
  2209. /*
  2210. * IVB workaround: must disable low power watermarks for at least
  2211. * one frame before enabling scaling. LP watermarks can be re-enabled
  2212. * when scaling is disabled.
  2213. *
  2214. * WaCxSRDisabledForSpriteScaling:ivb
  2215. */
  2216. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2217. intel_wait_for_vblank(dev, intel_plane->pipe);
  2218. ilk_update_wm(crtc);
  2219. }
  2220. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2221. {
  2222. struct drm_device *dev = crtc->dev;
  2223. struct drm_i915_private *dev_priv = dev->dev_private;
  2224. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2225. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2226. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2227. enum pipe pipe = intel_crtc->pipe;
  2228. static const unsigned int wm0_pipe_reg[] = {
  2229. [PIPE_A] = WM0_PIPEA_ILK,
  2230. [PIPE_B] = WM0_PIPEB_ILK,
  2231. [PIPE_C] = WM0_PIPEC_IVB,
  2232. };
  2233. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2234. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2235. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2236. if (intel_crtc_active(crtc)) {
  2237. u32 tmp = hw->wm_pipe[pipe];
  2238. /*
  2239. * For active pipes LP0 watermark is marked as
  2240. * enabled, and LP1+ watermaks as disabled since
  2241. * we can't really reverse compute them in case
  2242. * multiple pipes are active.
  2243. */
  2244. active->wm[0].enable = true;
  2245. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2246. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2247. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2248. active->linetime = hw->wm_linetime[pipe];
  2249. } else {
  2250. int level, max_level = ilk_wm_max_level(dev);
  2251. /*
  2252. * For inactive pipes, all watermark levels
  2253. * should be marked as enabled but zeroed,
  2254. * which is what we'd compute them to.
  2255. */
  2256. for (level = 0; level <= max_level; level++)
  2257. active->wm[level].enable = true;
  2258. }
  2259. }
  2260. void ilk_wm_get_hw_state(struct drm_device *dev)
  2261. {
  2262. struct drm_i915_private *dev_priv = dev->dev_private;
  2263. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2264. struct drm_crtc *crtc;
  2265. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2266. ilk_pipe_wm_get_hw_state(crtc);
  2267. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2268. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2269. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2270. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2271. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2272. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2273. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2274. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2275. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2276. else if (IS_IVYBRIDGE(dev))
  2277. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2278. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2279. hw->enable_fbc_wm =
  2280. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2281. }
  2282. /**
  2283. * intel_update_watermarks - update FIFO watermark values based on current modes
  2284. *
  2285. * Calculate watermark values for the various WM regs based on current mode
  2286. * and plane configuration.
  2287. *
  2288. * There are several cases to deal with here:
  2289. * - normal (i.e. non-self-refresh)
  2290. * - self-refresh (SR) mode
  2291. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2292. * - lines are small relative to FIFO size (buffer can hold more than 2
  2293. * lines), so need to account for TLB latency
  2294. *
  2295. * The normal calculation is:
  2296. * watermark = dotclock * bytes per pixel * latency
  2297. * where latency is platform & configuration dependent (we assume pessimal
  2298. * values here).
  2299. *
  2300. * The SR calculation is:
  2301. * watermark = (trunc(latency/line time)+1) * surface width *
  2302. * bytes per pixel
  2303. * where
  2304. * line time = htotal / dotclock
  2305. * surface width = hdisplay for normal plane and 64 for cursor
  2306. * and latency is assumed to be high, as above.
  2307. *
  2308. * The final value programmed to the register should always be rounded up,
  2309. * and include an extra 2 entries to account for clock crossings.
  2310. *
  2311. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2312. * to set the non-SR watermarks to 8.
  2313. */
  2314. void intel_update_watermarks(struct drm_crtc *crtc)
  2315. {
  2316. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2317. if (dev_priv->display.update_wm)
  2318. dev_priv->display.update_wm(crtc);
  2319. }
  2320. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2321. struct drm_crtc *crtc,
  2322. uint32_t sprite_width, int pixel_size,
  2323. bool enabled, bool scaled)
  2324. {
  2325. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2326. if (dev_priv->display.update_sprite_wm)
  2327. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2328. pixel_size, enabled, scaled);
  2329. }
  2330. static struct drm_i915_gem_object *
  2331. intel_alloc_context_page(struct drm_device *dev)
  2332. {
  2333. struct drm_i915_gem_object *ctx;
  2334. int ret;
  2335. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2336. ctx = i915_gem_alloc_object(dev, 4096);
  2337. if (!ctx) {
  2338. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2339. return NULL;
  2340. }
  2341. ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
  2342. if (ret) {
  2343. DRM_ERROR("failed to pin power context: %d\n", ret);
  2344. goto err_unref;
  2345. }
  2346. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2347. if (ret) {
  2348. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2349. goto err_unpin;
  2350. }
  2351. return ctx;
  2352. err_unpin:
  2353. i915_gem_object_ggtt_unpin(ctx);
  2354. err_unref:
  2355. drm_gem_object_unreference(&ctx->base);
  2356. return NULL;
  2357. }
  2358. /**
  2359. * Lock protecting IPS related data structures
  2360. */
  2361. DEFINE_SPINLOCK(mchdev_lock);
  2362. /* Global for IPS driver to get at the current i915 device. Protected by
  2363. * mchdev_lock. */
  2364. static struct drm_i915_private *i915_mch_dev;
  2365. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2366. {
  2367. struct drm_i915_private *dev_priv = dev->dev_private;
  2368. u16 rgvswctl;
  2369. assert_spin_locked(&mchdev_lock);
  2370. rgvswctl = I915_READ16(MEMSWCTL);
  2371. if (rgvswctl & MEMCTL_CMD_STS) {
  2372. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2373. return false; /* still busy with another command */
  2374. }
  2375. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2376. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2377. I915_WRITE16(MEMSWCTL, rgvswctl);
  2378. POSTING_READ16(MEMSWCTL);
  2379. rgvswctl |= MEMCTL_CMD_STS;
  2380. I915_WRITE16(MEMSWCTL, rgvswctl);
  2381. return true;
  2382. }
  2383. static void ironlake_enable_drps(struct drm_device *dev)
  2384. {
  2385. struct drm_i915_private *dev_priv = dev->dev_private;
  2386. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2387. u8 fmax, fmin, fstart, vstart;
  2388. spin_lock_irq(&mchdev_lock);
  2389. /* Enable temp reporting */
  2390. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2391. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2392. /* 100ms RC evaluation intervals */
  2393. I915_WRITE(RCUPEI, 100000);
  2394. I915_WRITE(RCDNEI, 100000);
  2395. /* Set max/min thresholds to 90ms and 80ms respectively */
  2396. I915_WRITE(RCBMAXAVG, 90000);
  2397. I915_WRITE(RCBMINAVG, 80000);
  2398. I915_WRITE(MEMIHYST, 1);
  2399. /* Set up min, max, and cur for interrupt handling */
  2400. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2401. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2402. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2403. MEMMODE_FSTART_SHIFT;
  2404. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2405. PXVFREQ_PX_SHIFT;
  2406. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2407. dev_priv->ips.fstart = fstart;
  2408. dev_priv->ips.max_delay = fstart;
  2409. dev_priv->ips.min_delay = fmin;
  2410. dev_priv->ips.cur_delay = fstart;
  2411. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2412. fmax, fmin, fstart);
  2413. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2414. /*
  2415. * Interrupts will be enabled in ironlake_irq_postinstall
  2416. */
  2417. I915_WRITE(VIDSTART, vstart);
  2418. POSTING_READ(VIDSTART);
  2419. rgvmodectl |= MEMMODE_SWMODE_EN;
  2420. I915_WRITE(MEMMODECTL, rgvmodectl);
  2421. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2422. DRM_ERROR("stuck trying to change perf mode\n");
  2423. mdelay(1);
  2424. ironlake_set_drps(dev, fstart);
  2425. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2426. I915_READ(0x112e0);
  2427. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2428. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2429. getrawmonotonic(&dev_priv->ips.last_time2);
  2430. spin_unlock_irq(&mchdev_lock);
  2431. }
  2432. static void ironlake_disable_drps(struct drm_device *dev)
  2433. {
  2434. struct drm_i915_private *dev_priv = dev->dev_private;
  2435. u16 rgvswctl;
  2436. spin_lock_irq(&mchdev_lock);
  2437. rgvswctl = I915_READ16(MEMSWCTL);
  2438. /* Ack interrupts, disable EFC interrupt */
  2439. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2440. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2441. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2442. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2443. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2444. /* Go back to the starting frequency */
  2445. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2446. mdelay(1);
  2447. rgvswctl |= MEMCTL_CMD_STS;
  2448. I915_WRITE(MEMSWCTL, rgvswctl);
  2449. mdelay(1);
  2450. spin_unlock_irq(&mchdev_lock);
  2451. }
  2452. /* There's a funny hw issue where the hw returns all 0 when reading from
  2453. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2454. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2455. * all limits and the gpu stuck at whatever frequency it is at atm).
  2456. */
  2457. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2458. {
  2459. u32 limits;
  2460. /* Only set the down limit when we've reached the lowest level to avoid
  2461. * getting more interrupts, otherwise leave this clear. This prevents a
  2462. * race in the hw when coming out of rc6: There's a tiny window where
  2463. * the hw runs at the minimal clock before selecting the desired
  2464. * frequency, if the down threshold expires in that window we will not
  2465. * receive a down interrupt. */
  2466. limits = dev_priv->rps.max_delay << 24;
  2467. if (val <= dev_priv->rps.min_delay)
  2468. limits |= dev_priv->rps.min_delay << 16;
  2469. return limits;
  2470. }
  2471. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2472. {
  2473. int new_power;
  2474. new_power = dev_priv->rps.power;
  2475. switch (dev_priv->rps.power) {
  2476. case LOW_POWER:
  2477. if (val > dev_priv->rps.rpe_delay + 1 && val > dev_priv->rps.cur_delay)
  2478. new_power = BETWEEN;
  2479. break;
  2480. case BETWEEN:
  2481. if (val <= dev_priv->rps.rpe_delay && val < dev_priv->rps.cur_delay)
  2482. new_power = LOW_POWER;
  2483. else if (val >= dev_priv->rps.rp0_delay && val > dev_priv->rps.cur_delay)
  2484. new_power = HIGH_POWER;
  2485. break;
  2486. case HIGH_POWER:
  2487. if (val < (dev_priv->rps.rp1_delay + dev_priv->rps.rp0_delay) >> 1 && val < dev_priv->rps.cur_delay)
  2488. new_power = BETWEEN;
  2489. break;
  2490. }
  2491. /* Max/min bins are special */
  2492. if (val == dev_priv->rps.min_delay)
  2493. new_power = LOW_POWER;
  2494. if (val == dev_priv->rps.max_delay)
  2495. new_power = HIGH_POWER;
  2496. if (new_power == dev_priv->rps.power)
  2497. return;
  2498. /* Note the units here are not exactly 1us, but 1280ns. */
  2499. switch (new_power) {
  2500. case LOW_POWER:
  2501. /* Upclock if more than 95% busy over 16ms */
  2502. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2503. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2504. /* Downclock if less than 85% busy over 32ms */
  2505. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2506. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2507. I915_WRITE(GEN6_RP_CONTROL,
  2508. GEN6_RP_MEDIA_TURBO |
  2509. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2510. GEN6_RP_MEDIA_IS_GFX |
  2511. GEN6_RP_ENABLE |
  2512. GEN6_RP_UP_BUSY_AVG |
  2513. GEN6_RP_DOWN_IDLE_AVG);
  2514. break;
  2515. case BETWEEN:
  2516. /* Upclock if more than 90% busy over 13ms */
  2517. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2518. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2519. /* Downclock if less than 75% busy over 32ms */
  2520. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2521. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2522. I915_WRITE(GEN6_RP_CONTROL,
  2523. GEN6_RP_MEDIA_TURBO |
  2524. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2525. GEN6_RP_MEDIA_IS_GFX |
  2526. GEN6_RP_ENABLE |
  2527. GEN6_RP_UP_BUSY_AVG |
  2528. GEN6_RP_DOWN_IDLE_AVG);
  2529. break;
  2530. case HIGH_POWER:
  2531. /* Upclock if more than 85% busy over 10ms */
  2532. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2533. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2534. /* Downclock if less than 60% busy over 32ms */
  2535. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2536. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2537. I915_WRITE(GEN6_RP_CONTROL,
  2538. GEN6_RP_MEDIA_TURBO |
  2539. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2540. GEN6_RP_MEDIA_IS_GFX |
  2541. GEN6_RP_ENABLE |
  2542. GEN6_RP_UP_BUSY_AVG |
  2543. GEN6_RP_DOWN_IDLE_AVG);
  2544. break;
  2545. }
  2546. dev_priv->rps.power = new_power;
  2547. dev_priv->rps.last_adj = 0;
  2548. }
  2549. /* gen6_set_rps is called to update the frequency request, but should also be
  2550. * called when the range (min_delay and max_delay) is modified so that we can
  2551. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  2552. void gen6_set_rps(struct drm_device *dev, u8 val)
  2553. {
  2554. struct drm_i915_private *dev_priv = dev->dev_private;
  2555. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2556. WARN_ON(val > dev_priv->rps.max_delay);
  2557. WARN_ON(val < dev_priv->rps.min_delay);
  2558. if (val == dev_priv->rps.cur_delay) {
  2559. /* min/max delay may still have been modified so be sure to
  2560. * write the limits value */
  2561. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2562. gen6_rps_limits(dev_priv, val));
  2563. return;
  2564. }
  2565. gen6_set_rps_thresholds(dev_priv, val);
  2566. if (IS_HASWELL(dev))
  2567. I915_WRITE(GEN6_RPNSWREQ,
  2568. HSW_FREQUENCY(val));
  2569. else
  2570. I915_WRITE(GEN6_RPNSWREQ,
  2571. GEN6_FREQUENCY(val) |
  2572. GEN6_OFFSET(0) |
  2573. GEN6_AGGRESSIVE_TURBO);
  2574. /* Make sure we continue to get interrupts
  2575. * until we hit the minimum or maximum frequencies.
  2576. */
  2577. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2578. gen6_rps_limits(dev_priv, val));
  2579. POSTING_READ(GEN6_RPNSWREQ);
  2580. dev_priv->rps.cur_delay = val;
  2581. trace_intel_gpu_freq_change(val * 50);
  2582. }
  2583. /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
  2584. *
  2585. * * If Gfx is Idle, then
  2586. * 1. Mask Turbo interrupts
  2587. * 2. Bring up Gfx clock
  2588. * 3. Change the freq to Rpn and wait till P-Unit updates freq
  2589. * 4. Clear the Force GFX CLK ON bit so that Gfx can down
  2590. * 5. Unmask Turbo interrupts
  2591. */
  2592. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  2593. {
  2594. /*
  2595. * When we are idle. Drop to min voltage state.
  2596. */
  2597. if (dev_priv->rps.cur_delay <= dev_priv->rps.min_delay)
  2598. return;
  2599. /* Mask turbo interrupt so that they will not come in between */
  2600. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2601. /* Bring up the Gfx clock */
  2602. I915_WRITE(VLV_GTLC_SURVIVABILITY_REG,
  2603. I915_READ(VLV_GTLC_SURVIVABILITY_REG) |
  2604. VLV_GFX_CLK_FORCE_ON_BIT);
  2605. if (wait_for(((VLV_GFX_CLK_STATUS_BIT &
  2606. I915_READ(VLV_GTLC_SURVIVABILITY_REG)) != 0), 5)) {
  2607. DRM_ERROR("GFX_CLK_ON request timed out\n");
  2608. return;
  2609. }
  2610. dev_priv->rps.cur_delay = dev_priv->rps.min_delay;
  2611. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
  2612. dev_priv->rps.min_delay);
  2613. if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
  2614. & GENFREQSTATUS) == 0, 5))
  2615. DRM_ERROR("timed out waiting for Punit\n");
  2616. /* Release the Gfx clock */
  2617. I915_WRITE(VLV_GTLC_SURVIVABILITY_REG,
  2618. I915_READ(VLV_GTLC_SURVIVABILITY_REG) &
  2619. ~VLV_GFX_CLK_FORCE_ON_BIT);
  2620. /* Unmask Up interrupts */
  2621. dev_priv->rps.rp_up_masked = true;
  2622. gen6_set_pm_mask(dev_priv, GEN6_PM_RP_DOWN_THRESHOLD,
  2623. dev_priv->rps.min_delay);
  2624. }
  2625. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2626. {
  2627. struct drm_device *dev = dev_priv->dev;
  2628. mutex_lock(&dev_priv->rps.hw_lock);
  2629. if (dev_priv->rps.enabled) {
  2630. if (IS_VALLEYVIEW(dev))
  2631. vlv_set_rps_idle(dev_priv);
  2632. else
  2633. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  2634. dev_priv->rps.last_adj = 0;
  2635. }
  2636. mutex_unlock(&dev_priv->rps.hw_lock);
  2637. }
  2638. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2639. {
  2640. struct drm_device *dev = dev_priv->dev;
  2641. mutex_lock(&dev_priv->rps.hw_lock);
  2642. if (dev_priv->rps.enabled) {
  2643. if (IS_VALLEYVIEW(dev))
  2644. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  2645. else
  2646. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  2647. dev_priv->rps.last_adj = 0;
  2648. }
  2649. mutex_unlock(&dev_priv->rps.hw_lock);
  2650. }
  2651. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2652. {
  2653. struct drm_i915_private *dev_priv = dev->dev_private;
  2654. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2655. WARN_ON(val > dev_priv->rps.max_delay);
  2656. WARN_ON(val < dev_priv->rps.min_delay);
  2657. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2658. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  2659. dev_priv->rps.cur_delay,
  2660. vlv_gpu_freq(dev_priv, val), val);
  2661. if (val == dev_priv->rps.cur_delay)
  2662. return;
  2663. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2664. dev_priv->rps.cur_delay = val;
  2665. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2666. }
  2667. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2668. {
  2669. struct drm_i915_private *dev_priv = dev->dev_private;
  2670. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2671. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  2672. /* Complete PM interrupt masking here doesn't race with the rps work
  2673. * item again unmasking PM interrupts because that is using a different
  2674. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2675. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2676. spin_lock_irq(&dev_priv->irq_lock);
  2677. dev_priv->rps.pm_iir = 0;
  2678. spin_unlock_irq(&dev_priv->irq_lock);
  2679. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2680. }
  2681. static void gen6_disable_rps(struct drm_device *dev)
  2682. {
  2683. struct drm_i915_private *dev_priv = dev->dev_private;
  2684. I915_WRITE(GEN6_RC_CONTROL, 0);
  2685. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2686. gen6_disable_rps_interrupts(dev);
  2687. }
  2688. static void valleyview_disable_rps(struct drm_device *dev)
  2689. {
  2690. struct drm_i915_private *dev_priv = dev->dev_private;
  2691. I915_WRITE(GEN6_RC_CONTROL, 0);
  2692. gen6_disable_rps_interrupts(dev);
  2693. if (dev_priv->vlv_pctx) {
  2694. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2695. dev_priv->vlv_pctx = NULL;
  2696. }
  2697. }
  2698. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  2699. {
  2700. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2701. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2702. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2703. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2704. }
  2705. int intel_enable_rc6(const struct drm_device *dev)
  2706. {
  2707. /* No RC6 before Ironlake */
  2708. if (INTEL_INFO(dev)->gen < 5)
  2709. return 0;
  2710. /* Respect the kernel parameter if it is set */
  2711. if (i915.enable_rc6 >= 0)
  2712. return i915.enable_rc6;
  2713. /* Disable RC6 on Ironlake */
  2714. if (INTEL_INFO(dev)->gen == 5)
  2715. return 0;
  2716. if (IS_IVYBRIDGE(dev))
  2717. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2718. return INTEL_RC6_ENABLE;
  2719. }
  2720. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2721. {
  2722. struct drm_i915_private *dev_priv = dev->dev_private;
  2723. u32 enabled_intrs;
  2724. spin_lock_irq(&dev_priv->irq_lock);
  2725. WARN_ON(dev_priv->rps.pm_iir);
  2726. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  2727. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2728. spin_unlock_irq(&dev_priv->irq_lock);
  2729. /* only unmask PM interrupts we need. Mask all others. */
  2730. enabled_intrs = GEN6_PM_RPS_EVENTS;
  2731. /* IVB and SNB hard hangs on looping batchbuffer
  2732. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2733. */
  2734. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  2735. enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
  2736. I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
  2737. }
  2738. static void gen8_enable_rps(struct drm_device *dev)
  2739. {
  2740. struct drm_i915_private *dev_priv = dev->dev_private;
  2741. struct intel_ring_buffer *ring;
  2742. uint32_t rc6_mask = 0, rp_state_cap;
  2743. int unused;
  2744. /* 1a: Software RC state - RC0 */
  2745. I915_WRITE(GEN6_RC_STATE, 0);
  2746. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  2747. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  2748. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2749. /* 2a: Disable RC states. */
  2750. I915_WRITE(GEN6_RC_CONTROL, 0);
  2751. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2752. /* 2b: Program RC6 thresholds.*/
  2753. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  2754. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  2755. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  2756. for_each_ring(ring, dev_priv, unused)
  2757. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2758. I915_WRITE(GEN6_RC_SLEEP, 0);
  2759. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  2760. /* 3: Enable RC6 */
  2761. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  2762. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  2763. intel_print_rc6_info(dev, rc6_mask);
  2764. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2765. GEN6_RC_CTL_EI_MODE(1) |
  2766. rc6_mask);
  2767. /* 4 Program defaults and thresholds for RPS*/
  2768. I915_WRITE(GEN6_RPNSWREQ, HSW_FREQUENCY(10)); /* Request 500 MHz */
  2769. I915_WRITE(GEN6_RC_VIDEO_FREQ, HSW_FREQUENCY(12)); /* Request 600 MHz */
  2770. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  2771. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  2772. /* Docs recommend 900MHz, and 300 MHz respectively */
  2773. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2774. dev_priv->rps.max_delay << 24 |
  2775. dev_priv->rps.min_delay << 16);
  2776. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  2777. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  2778. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  2779. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  2780. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2781. /* 5: Enable RPS */
  2782. I915_WRITE(GEN6_RP_CONTROL,
  2783. GEN6_RP_MEDIA_TURBO |
  2784. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2785. GEN6_RP_MEDIA_IS_GFX |
  2786. GEN6_RP_ENABLE |
  2787. GEN6_RP_UP_BUSY_AVG |
  2788. GEN6_RP_DOWN_IDLE_AVG);
  2789. /* 6: Ring frequency + overclocking (our driver does this later */
  2790. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  2791. gen6_enable_rps_interrupts(dev);
  2792. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2793. }
  2794. static void gen6_enable_rps(struct drm_device *dev)
  2795. {
  2796. struct drm_i915_private *dev_priv = dev->dev_private;
  2797. struct intel_ring_buffer *ring;
  2798. u32 rp_state_cap, hw_max, hw_min;
  2799. u32 gt_perf_status;
  2800. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2801. u32 gtfifodbg;
  2802. int rc6_mode;
  2803. int i, ret;
  2804. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2805. /* Here begins a magic sequence of register writes to enable
  2806. * auto-downclocking.
  2807. *
  2808. * Perhaps there might be some value in exposing these to
  2809. * userspace...
  2810. */
  2811. I915_WRITE(GEN6_RC_STATE, 0);
  2812. /* Clear the DBG now so we don't confuse earlier errors */
  2813. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2814. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2815. I915_WRITE(GTFIFODBG, gtfifodbg);
  2816. }
  2817. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2818. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2819. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2820. /* In units of 50MHz */
  2821. dev_priv->rps.hw_max = hw_max = rp_state_cap & 0xff;
  2822. hw_min = (rp_state_cap >> 16) & 0xff;
  2823. dev_priv->rps.rp1_delay = (rp_state_cap >> 8) & 0xff;
  2824. dev_priv->rps.rp0_delay = (rp_state_cap >> 0) & 0xff;
  2825. dev_priv->rps.rpe_delay = dev_priv->rps.rp1_delay;
  2826. dev_priv->rps.cur_delay = 0;
  2827. /* Preserve min/max settings in case of re-init */
  2828. if (dev_priv->rps.max_delay == 0)
  2829. dev_priv->rps.max_delay = hw_max;
  2830. if (dev_priv->rps.min_delay == 0)
  2831. dev_priv->rps.min_delay = hw_min;
  2832. /* disable the counters and set deterministic thresholds */
  2833. I915_WRITE(GEN6_RC_CONTROL, 0);
  2834. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2835. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2836. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2837. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2838. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2839. for_each_ring(ring, dev_priv, i)
  2840. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2841. I915_WRITE(GEN6_RC_SLEEP, 0);
  2842. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2843. if (IS_IVYBRIDGE(dev))
  2844. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  2845. else
  2846. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2847. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2848. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2849. /* Check if we are enabling RC6 */
  2850. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2851. if (rc6_mode & INTEL_RC6_ENABLE)
  2852. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2853. /* We don't use those on Haswell */
  2854. if (!IS_HASWELL(dev)) {
  2855. if (rc6_mode & INTEL_RC6p_ENABLE)
  2856. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2857. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2858. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2859. }
  2860. intel_print_rc6_info(dev, rc6_mask);
  2861. I915_WRITE(GEN6_RC_CONTROL,
  2862. rc6_mask |
  2863. GEN6_RC_CTL_EI_MODE(1) |
  2864. GEN6_RC_CTL_HW_ENABLE);
  2865. /* Power down if completely idle for over 50ms */
  2866. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  2867. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2868. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2869. if (!ret) {
  2870. pcu_mbox = 0;
  2871. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2872. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2873. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2874. (dev_priv->rps.max_delay & 0xff) * 50,
  2875. (pcu_mbox & 0xff) * 50);
  2876. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  2877. }
  2878. } else {
  2879. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2880. }
  2881. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  2882. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  2883. gen6_enable_rps_interrupts(dev);
  2884. rc6vids = 0;
  2885. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2886. if (IS_GEN6(dev) && ret) {
  2887. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2888. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2889. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2890. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2891. rc6vids &= 0xffff00;
  2892. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2893. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2894. if (ret)
  2895. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2896. }
  2897. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2898. }
  2899. void gen6_update_ring_freq(struct drm_device *dev)
  2900. {
  2901. struct drm_i915_private *dev_priv = dev->dev_private;
  2902. int min_freq = 15;
  2903. unsigned int gpu_freq;
  2904. unsigned int max_ia_freq, min_ring_freq;
  2905. int scaling_factor = 180;
  2906. struct cpufreq_policy *policy;
  2907. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2908. policy = cpufreq_cpu_get(0);
  2909. if (policy) {
  2910. max_ia_freq = policy->cpuinfo.max_freq;
  2911. cpufreq_cpu_put(policy);
  2912. } else {
  2913. /*
  2914. * Default to measured freq if none found, PCU will ensure we
  2915. * don't go over
  2916. */
  2917. max_ia_freq = tsc_khz;
  2918. }
  2919. /* Convert from kHz to MHz */
  2920. max_ia_freq /= 1000;
  2921. min_ring_freq = I915_READ(DCLK) & 0xf;
  2922. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  2923. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  2924. /*
  2925. * For each potential GPU frequency, load a ring frequency we'd like
  2926. * to use for memory access. We do this by specifying the IA frequency
  2927. * the PCU should use as a reference to determine the ring frequency.
  2928. */
  2929. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2930. gpu_freq--) {
  2931. int diff = dev_priv->rps.max_delay - gpu_freq;
  2932. unsigned int ia_freq = 0, ring_freq = 0;
  2933. if (INTEL_INFO(dev)->gen >= 8) {
  2934. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  2935. ring_freq = max(min_ring_freq, gpu_freq);
  2936. } else if (IS_HASWELL(dev)) {
  2937. ring_freq = mult_frac(gpu_freq, 5, 4);
  2938. ring_freq = max(min_ring_freq, ring_freq);
  2939. /* leave ia_freq as the default, chosen by cpufreq */
  2940. } else {
  2941. /* On older processors, there is no separate ring
  2942. * clock domain, so in order to boost the bandwidth
  2943. * of the ring, we need to upclock the CPU (ia_freq).
  2944. *
  2945. * For GPU frequencies less than 750MHz,
  2946. * just use the lowest ring freq.
  2947. */
  2948. if (gpu_freq < min_freq)
  2949. ia_freq = 800;
  2950. else
  2951. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2952. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2953. }
  2954. sandybridge_pcode_write(dev_priv,
  2955. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2956. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  2957. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  2958. gpu_freq);
  2959. }
  2960. }
  2961. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  2962. {
  2963. u32 val, rp0;
  2964. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  2965. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  2966. /* Clamp to max */
  2967. rp0 = min_t(u32, rp0, 0xea);
  2968. return rp0;
  2969. }
  2970. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  2971. {
  2972. u32 val, rpe;
  2973. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  2974. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  2975. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  2976. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  2977. return rpe;
  2978. }
  2979. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  2980. {
  2981. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  2982. }
  2983. static void valleyview_setup_pctx(struct drm_device *dev)
  2984. {
  2985. struct drm_i915_private *dev_priv = dev->dev_private;
  2986. struct drm_i915_gem_object *pctx;
  2987. unsigned long pctx_paddr;
  2988. u32 pcbr;
  2989. int pctx_size = 24*1024;
  2990. pcbr = I915_READ(VLV_PCBR);
  2991. if (pcbr) {
  2992. /* BIOS set it up already, grab the pre-alloc'd space */
  2993. int pcbr_offset;
  2994. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  2995. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  2996. pcbr_offset,
  2997. I915_GTT_OFFSET_NONE,
  2998. pctx_size);
  2999. goto out;
  3000. }
  3001. /*
  3002. * From the Gunit register HAS:
  3003. * The Gfx driver is expected to program this register and ensure
  3004. * proper allocation within Gfx stolen memory. For example, this
  3005. * register should be programmed such than the PCBR range does not
  3006. * overlap with other ranges, such as the frame buffer, protected
  3007. * memory, or any other relevant ranges.
  3008. */
  3009. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3010. if (!pctx) {
  3011. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3012. return;
  3013. }
  3014. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3015. I915_WRITE(VLV_PCBR, pctx_paddr);
  3016. out:
  3017. dev_priv->vlv_pctx = pctx;
  3018. }
  3019. static void valleyview_enable_rps(struct drm_device *dev)
  3020. {
  3021. struct drm_i915_private *dev_priv = dev->dev_private;
  3022. struct intel_ring_buffer *ring;
  3023. u32 gtfifodbg, val, hw_max, hw_min, rc6_mode = 0;
  3024. int i;
  3025. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3026. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3027. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3028. gtfifodbg);
  3029. I915_WRITE(GTFIFODBG, gtfifodbg);
  3030. }
  3031. valleyview_setup_pctx(dev);
  3032. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3033. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3034. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3035. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3036. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3037. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3038. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3039. I915_WRITE(GEN6_RP_CONTROL,
  3040. GEN6_RP_MEDIA_TURBO |
  3041. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3042. GEN6_RP_MEDIA_IS_GFX |
  3043. GEN6_RP_ENABLE |
  3044. GEN6_RP_UP_BUSY_AVG |
  3045. GEN6_RP_DOWN_IDLE_CONT);
  3046. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3047. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3048. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3049. for_each_ring(ring, dev_priv, i)
  3050. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3051. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3052. /* allows RC6 residency counter to work */
  3053. I915_WRITE(VLV_COUNTER_CONTROL,
  3054. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3055. VLV_MEDIA_RC6_COUNT_EN |
  3056. VLV_RENDER_RC6_COUNT_EN));
  3057. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3058. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3059. intel_print_rc6_info(dev, rc6_mode);
  3060. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3061. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3062. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3063. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3064. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3065. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3066. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  3067. dev_priv->rps.cur_delay);
  3068. dev_priv->rps.hw_max = hw_max = valleyview_rps_max_freq(dev_priv);
  3069. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3070. vlv_gpu_freq(dev_priv, hw_max),
  3071. hw_max);
  3072. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3073. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3074. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3075. dev_priv->rps.rpe_delay);
  3076. hw_min = valleyview_rps_min_freq(dev_priv);
  3077. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3078. vlv_gpu_freq(dev_priv, hw_min),
  3079. hw_min);
  3080. /* Preserve min/max settings in case of re-init */
  3081. if (dev_priv->rps.max_delay == 0)
  3082. dev_priv->rps.max_delay = hw_max;
  3083. if (dev_priv->rps.min_delay == 0)
  3084. dev_priv->rps.min_delay = hw_min;
  3085. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3086. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3087. dev_priv->rps.rpe_delay);
  3088. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3089. dev_priv->rps.rp_up_masked = false;
  3090. dev_priv->rps.rp_down_masked = false;
  3091. gen6_enable_rps_interrupts(dev);
  3092. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3093. }
  3094. void ironlake_teardown_rc6(struct drm_device *dev)
  3095. {
  3096. struct drm_i915_private *dev_priv = dev->dev_private;
  3097. if (dev_priv->ips.renderctx) {
  3098. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3099. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3100. dev_priv->ips.renderctx = NULL;
  3101. }
  3102. if (dev_priv->ips.pwrctx) {
  3103. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3104. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3105. dev_priv->ips.pwrctx = NULL;
  3106. }
  3107. }
  3108. static void ironlake_disable_rc6(struct drm_device *dev)
  3109. {
  3110. struct drm_i915_private *dev_priv = dev->dev_private;
  3111. if (I915_READ(PWRCTXA)) {
  3112. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3113. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3114. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3115. 50);
  3116. I915_WRITE(PWRCTXA, 0);
  3117. POSTING_READ(PWRCTXA);
  3118. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3119. POSTING_READ(RSTDBYCTL);
  3120. }
  3121. }
  3122. static int ironlake_setup_rc6(struct drm_device *dev)
  3123. {
  3124. struct drm_i915_private *dev_priv = dev->dev_private;
  3125. if (dev_priv->ips.renderctx == NULL)
  3126. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3127. if (!dev_priv->ips.renderctx)
  3128. return -ENOMEM;
  3129. if (dev_priv->ips.pwrctx == NULL)
  3130. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3131. if (!dev_priv->ips.pwrctx) {
  3132. ironlake_teardown_rc6(dev);
  3133. return -ENOMEM;
  3134. }
  3135. return 0;
  3136. }
  3137. static void ironlake_enable_rc6(struct drm_device *dev)
  3138. {
  3139. struct drm_i915_private *dev_priv = dev->dev_private;
  3140. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3141. bool was_interruptible;
  3142. int ret;
  3143. /* rc6 disabled by default due to repeated reports of hanging during
  3144. * boot and resume.
  3145. */
  3146. if (!intel_enable_rc6(dev))
  3147. return;
  3148. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3149. ret = ironlake_setup_rc6(dev);
  3150. if (ret)
  3151. return;
  3152. was_interruptible = dev_priv->mm.interruptible;
  3153. dev_priv->mm.interruptible = false;
  3154. /*
  3155. * GPU can automatically power down the render unit if given a page
  3156. * to save state.
  3157. */
  3158. ret = intel_ring_begin(ring, 6);
  3159. if (ret) {
  3160. ironlake_teardown_rc6(dev);
  3161. dev_priv->mm.interruptible = was_interruptible;
  3162. return;
  3163. }
  3164. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3165. intel_ring_emit(ring, MI_SET_CONTEXT);
  3166. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3167. MI_MM_SPACE_GTT |
  3168. MI_SAVE_EXT_STATE_EN |
  3169. MI_RESTORE_EXT_STATE_EN |
  3170. MI_RESTORE_INHIBIT);
  3171. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3172. intel_ring_emit(ring, MI_NOOP);
  3173. intel_ring_emit(ring, MI_FLUSH);
  3174. intel_ring_advance(ring);
  3175. /*
  3176. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3177. * does an implicit flush, combined with MI_FLUSH above, it should be
  3178. * safe to assume that renderctx is valid
  3179. */
  3180. ret = intel_ring_idle(ring);
  3181. dev_priv->mm.interruptible = was_interruptible;
  3182. if (ret) {
  3183. DRM_ERROR("failed to enable ironlake power savings\n");
  3184. ironlake_teardown_rc6(dev);
  3185. return;
  3186. }
  3187. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3188. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3189. intel_print_rc6_info(dev, INTEL_RC6_ENABLE);
  3190. }
  3191. static unsigned long intel_pxfreq(u32 vidfreq)
  3192. {
  3193. unsigned long freq;
  3194. int div = (vidfreq & 0x3f0000) >> 16;
  3195. int post = (vidfreq & 0x3000) >> 12;
  3196. int pre = (vidfreq & 0x7);
  3197. if (!pre)
  3198. return 0;
  3199. freq = ((div * 133333) / ((1<<post) * pre));
  3200. return freq;
  3201. }
  3202. static const struct cparams {
  3203. u16 i;
  3204. u16 t;
  3205. u16 m;
  3206. u16 c;
  3207. } cparams[] = {
  3208. { 1, 1333, 301, 28664 },
  3209. { 1, 1066, 294, 24460 },
  3210. { 1, 800, 294, 25192 },
  3211. { 0, 1333, 276, 27605 },
  3212. { 0, 1066, 276, 27605 },
  3213. { 0, 800, 231, 23784 },
  3214. };
  3215. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3216. {
  3217. u64 total_count, diff, ret;
  3218. u32 count1, count2, count3, m = 0, c = 0;
  3219. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3220. int i;
  3221. assert_spin_locked(&mchdev_lock);
  3222. diff1 = now - dev_priv->ips.last_time1;
  3223. /* Prevent division-by-zero if we are asking too fast.
  3224. * Also, we don't get interesting results if we are polling
  3225. * faster than once in 10ms, so just return the saved value
  3226. * in such cases.
  3227. */
  3228. if (diff1 <= 10)
  3229. return dev_priv->ips.chipset_power;
  3230. count1 = I915_READ(DMIEC);
  3231. count2 = I915_READ(DDREC);
  3232. count3 = I915_READ(CSIEC);
  3233. total_count = count1 + count2 + count3;
  3234. /* FIXME: handle per-counter overflow */
  3235. if (total_count < dev_priv->ips.last_count1) {
  3236. diff = ~0UL - dev_priv->ips.last_count1;
  3237. diff += total_count;
  3238. } else {
  3239. diff = total_count - dev_priv->ips.last_count1;
  3240. }
  3241. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3242. if (cparams[i].i == dev_priv->ips.c_m &&
  3243. cparams[i].t == dev_priv->ips.r_t) {
  3244. m = cparams[i].m;
  3245. c = cparams[i].c;
  3246. break;
  3247. }
  3248. }
  3249. diff = div_u64(diff, diff1);
  3250. ret = ((m * diff) + c);
  3251. ret = div_u64(ret, 10);
  3252. dev_priv->ips.last_count1 = total_count;
  3253. dev_priv->ips.last_time1 = now;
  3254. dev_priv->ips.chipset_power = ret;
  3255. return ret;
  3256. }
  3257. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3258. {
  3259. struct drm_device *dev = dev_priv->dev;
  3260. unsigned long val;
  3261. if (INTEL_INFO(dev)->gen != 5)
  3262. return 0;
  3263. spin_lock_irq(&mchdev_lock);
  3264. val = __i915_chipset_val(dev_priv);
  3265. spin_unlock_irq(&mchdev_lock);
  3266. return val;
  3267. }
  3268. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3269. {
  3270. unsigned long m, x, b;
  3271. u32 tsfs;
  3272. tsfs = I915_READ(TSFS);
  3273. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3274. x = I915_READ8(TR1);
  3275. b = tsfs & TSFS_INTR_MASK;
  3276. return ((m * x) / 127) - b;
  3277. }
  3278. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3279. {
  3280. struct drm_device *dev = dev_priv->dev;
  3281. static const struct v_table {
  3282. u16 vd; /* in .1 mil */
  3283. u16 vm; /* in .1 mil */
  3284. } v_table[] = {
  3285. { 0, 0, },
  3286. { 375, 0, },
  3287. { 500, 0, },
  3288. { 625, 0, },
  3289. { 750, 0, },
  3290. { 875, 0, },
  3291. { 1000, 0, },
  3292. { 1125, 0, },
  3293. { 4125, 3000, },
  3294. { 4125, 3000, },
  3295. { 4125, 3000, },
  3296. { 4125, 3000, },
  3297. { 4125, 3000, },
  3298. { 4125, 3000, },
  3299. { 4125, 3000, },
  3300. { 4125, 3000, },
  3301. { 4125, 3000, },
  3302. { 4125, 3000, },
  3303. { 4125, 3000, },
  3304. { 4125, 3000, },
  3305. { 4125, 3000, },
  3306. { 4125, 3000, },
  3307. { 4125, 3000, },
  3308. { 4125, 3000, },
  3309. { 4125, 3000, },
  3310. { 4125, 3000, },
  3311. { 4125, 3000, },
  3312. { 4125, 3000, },
  3313. { 4125, 3000, },
  3314. { 4125, 3000, },
  3315. { 4125, 3000, },
  3316. { 4125, 3000, },
  3317. { 4250, 3125, },
  3318. { 4375, 3250, },
  3319. { 4500, 3375, },
  3320. { 4625, 3500, },
  3321. { 4750, 3625, },
  3322. { 4875, 3750, },
  3323. { 5000, 3875, },
  3324. { 5125, 4000, },
  3325. { 5250, 4125, },
  3326. { 5375, 4250, },
  3327. { 5500, 4375, },
  3328. { 5625, 4500, },
  3329. { 5750, 4625, },
  3330. { 5875, 4750, },
  3331. { 6000, 4875, },
  3332. { 6125, 5000, },
  3333. { 6250, 5125, },
  3334. { 6375, 5250, },
  3335. { 6500, 5375, },
  3336. { 6625, 5500, },
  3337. { 6750, 5625, },
  3338. { 6875, 5750, },
  3339. { 7000, 5875, },
  3340. { 7125, 6000, },
  3341. { 7250, 6125, },
  3342. { 7375, 6250, },
  3343. { 7500, 6375, },
  3344. { 7625, 6500, },
  3345. { 7750, 6625, },
  3346. { 7875, 6750, },
  3347. { 8000, 6875, },
  3348. { 8125, 7000, },
  3349. { 8250, 7125, },
  3350. { 8375, 7250, },
  3351. { 8500, 7375, },
  3352. { 8625, 7500, },
  3353. { 8750, 7625, },
  3354. { 8875, 7750, },
  3355. { 9000, 7875, },
  3356. { 9125, 8000, },
  3357. { 9250, 8125, },
  3358. { 9375, 8250, },
  3359. { 9500, 8375, },
  3360. { 9625, 8500, },
  3361. { 9750, 8625, },
  3362. { 9875, 8750, },
  3363. { 10000, 8875, },
  3364. { 10125, 9000, },
  3365. { 10250, 9125, },
  3366. { 10375, 9250, },
  3367. { 10500, 9375, },
  3368. { 10625, 9500, },
  3369. { 10750, 9625, },
  3370. { 10875, 9750, },
  3371. { 11000, 9875, },
  3372. { 11125, 10000, },
  3373. { 11250, 10125, },
  3374. { 11375, 10250, },
  3375. { 11500, 10375, },
  3376. { 11625, 10500, },
  3377. { 11750, 10625, },
  3378. { 11875, 10750, },
  3379. { 12000, 10875, },
  3380. { 12125, 11000, },
  3381. { 12250, 11125, },
  3382. { 12375, 11250, },
  3383. { 12500, 11375, },
  3384. { 12625, 11500, },
  3385. { 12750, 11625, },
  3386. { 12875, 11750, },
  3387. { 13000, 11875, },
  3388. { 13125, 12000, },
  3389. { 13250, 12125, },
  3390. { 13375, 12250, },
  3391. { 13500, 12375, },
  3392. { 13625, 12500, },
  3393. { 13750, 12625, },
  3394. { 13875, 12750, },
  3395. { 14000, 12875, },
  3396. { 14125, 13000, },
  3397. { 14250, 13125, },
  3398. { 14375, 13250, },
  3399. { 14500, 13375, },
  3400. { 14625, 13500, },
  3401. { 14750, 13625, },
  3402. { 14875, 13750, },
  3403. { 15000, 13875, },
  3404. { 15125, 14000, },
  3405. { 15250, 14125, },
  3406. { 15375, 14250, },
  3407. { 15500, 14375, },
  3408. { 15625, 14500, },
  3409. { 15750, 14625, },
  3410. { 15875, 14750, },
  3411. { 16000, 14875, },
  3412. { 16125, 15000, },
  3413. };
  3414. if (INTEL_INFO(dev)->is_mobile)
  3415. return v_table[pxvid].vm;
  3416. else
  3417. return v_table[pxvid].vd;
  3418. }
  3419. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3420. {
  3421. struct timespec now, diff1;
  3422. u64 diff;
  3423. unsigned long diffms;
  3424. u32 count;
  3425. assert_spin_locked(&mchdev_lock);
  3426. getrawmonotonic(&now);
  3427. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3428. /* Don't divide by 0 */
  3429. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3430. if (!diffms)
  3431. return;
  3432. count = I915_READ(GFXEC);
  3433. if (count < dev_priv->ips.last_count2) {
  3434. diff = ~0UL - dev_priv->ips.last_count2;
  3435. diff += count;
  3436. } else {
  3437. diff = count - dev_priv->ips.last_count2;
  3438. }
  3439. dev_priv->ips.last_count2 = count;
  3440. dev_priv->ips.last_time2 = now;
  3441. /* More magic constants... */
  3442. diff = diff * 1181;
  3443. diff = div_u64(diff, diffms * 10);
  3444. dev_priv->ips.gfx_power = diff;
  3445. }
  3446. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3447. {
  3448. struct drm_device *dev = dev_priv->dev;
  3449. if (INTEL_INFO(dev)->gen != 5)
  3450. return;
  3451. spin_lock_irq(&mchdev_lock);
  3452. __i915_update_gfx_val(dev_priv);
  3453. spin_unlock_irq(&mchdev_lock);
  3454. }
  3455. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3456. {
  3457. unsigned long t, corr, state1, corr2, state2;
  3458. u32 pxvid, ext_v;
  3459. assert_spin_locked(&mchdev_lock);
  3460. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3461. pxvid = (pxvid >> 24) & 0x7f;
  3462. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3463. state1 = ext_v;
  3464. t = i915_mch_val(dev_priv);
  3465. /* Revel in the empirically derived constants */
  3466. /* Correction factor in 1/100000 units */
  3467. if (t > 80)
  3468. corr = ((t * 2349) + 135940);
  3469. else if (t >= 50)
  3470. corr = ((t * 964) + 29317);
  3471. else /* < 50 */
  3472. corr = ((t * 301) + 1004);
  3473. corr = corr * ((150142 * state1) / 10000 - 78642);
  3474. corr /= 100000;
  3475. corr2 = (corr * dev_priv->ips.corr);
  3476. state2 = (corr2 * state1) / 10000;
  3477. state2 /= 100; /* convert to mW */
  3478. __i915_update_gfx_val(dev_priv);
  3479. return dev_priv->ips.gfx_power + state2;
  3480. }
  3481. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3482. {
  3483. struct drm_device *dev = dev_priv->dev;
  3484. unsigned long val;
  3485. if (INTEL_INFO(dev)->gen != 5)
  3486. return 0;
  3487. spin_lock_irq(&mchdev_lock);
  3488. val = __i915_gfx_val(dev_priv);
  3489. spin_unlock_irq(&mchdev_lock);
  3490. return val;
  3491. }
  3492. /**
  3493. * i915_read_mch_val - return value for IPS use
  3494. *
  3495. * Calculate and return a value for the IPS driver to use when deciding whether
  3496. * we have thermal and power headroom to increase CPU or GPU power budget.
  3497. */
  3498. unsigned long i915_read_mch_val(void)
  3499. {
  3500. struct drm_i915_private *dev_priv;
  3501. unsigned long chipset_val, graphics_val, ret = 0;
  3502. spin_lock_irq(&mchdev_lock);
  3503. if (!i915_mch_dev)
  3504. goto out_unlock;
  3505. dev_priv = i915_mch_dev;
  3506. chipset_val = __i915_chipset_val(dev_priv);
  3507. graphics_val = __i915_gfx_val(dev_priv);
  3508. ret = chipset_val + graphics_val;
  3509. out_unlock:
  3510. spin_unlock_irq(&mchdev_lock);
  3511. return ret;
  3512. }
  3513. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3514. /**
  3515. * i915_gpu_raise - raise GPU frequency limit
  3516. *
  3517. * Raise the limit; IPS indicates we have thermal headroom.
  3518. */
  3519. bool i915_gpu_raise(void)
  3520. {
  3521. struct drm_i915_private *dev_priv;
  3522. bool ret = true;
  3523. spin_lock_irq(&mchdev_lock);
  3524. if (!i915_mch_dev) {
  3525. ret = false;
  3526. goto out_unlock;
  3527. }
  3528. dev_priv = i915_mch_dev;
  3529. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3530. dev_priv->ips.max_delay--;
  3531. out_unlock:
  3532. spin_unlock_irq(&mchdev_lock);
  3533. return ret;
  3534. }
  3535. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3536. /**
  3537. * i915_gpu_lower - lower GPU frequency limit
  3538. *
  3539. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3540. * frequency maximum.
  3541. */
  3542. bool i915_gpu_lower(void)
  3543. {
  3544. struct drm_i915_private *dev_priv;
  3545. bool ret = true;
  3546. spin_lock_irq(&mchdev_lock);
  3547. if (!i915_mch_dev) {
  3548. ret = false;
  3549. goto out_unlock;
  3550. }
  3551. dev_priv = i915_mch_dev;
  3552. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3553. dev_priv->ips.max_delay++;
  3554. out_unlock:
  3555. spin_unlock_irq(&mchdev_lock);
  3556. return ret;
  3557. }
  3558. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3559. /**
  3560. * i915_gpu_busy - indicate GPU business to IPS
  3561. *
  3562. * Tell the IPS driver whether or not the GPU is busy.
  3563. */
  3564. bool i915_gpu_busy(void)
  3565. {
  3566. struct drm_i915_private *dev_priv;
  3567. struct intel_ring_buffer *ring;
  3568. bool ret = false;
  3569. int i;
  3570. spin_lock_irq(&mchdev_lock);
  3571. if (!i915_mch_dev)
  3572. goto out_unlock;
  3573. dev_priv = i915_mch_dev;
  3574. for_each_ring(ring, dev_priv, i)
  3575. ret |= !list_empty(&ring->request_list);
  3576. out_unlock:
  3577. spin_unlock_irq(&mchdev_lock);
  3578. return ret;
  3579. }
  3580. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3581. /**
  3582. * i915_gpu_turbo_disable - disable graphics turbo
  3583. *
  3584. * Disable graphics turbo by resetting the max frequency and setting the
  3585. * current frequency to the default.
  3586. */
  3587. bool i915_gpu_turbo_disable(void)
  3588. {
  3589. struct drm_i915_private *dev_priv;
  3590. bool ret = true;
  3591. spin_lock_irq(&mchdev_lock);
  3592. if (!i915_mch_dev) {
  3593. ret = false;
  3594. goto out_unlock;
  3595. }
  3596. dev_priv = i915_mch_dev;
  3597. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3598. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3599. ret = false;
  3600. out_unlock:
  3601. spin_unlock_irq(&mchdev_lock);
  3602. return ret;
  3603. }
  3604. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3605. /**
  3606. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3607. * IPS got loaded first.
  3608. *
  3609. * This awkward dance is so that neither module has to depend on the
  3610. * other in order for IPS to do the appropriate communication of
  3611. * GPU turbo limits to i915.
  3612. */
  3613. static void
  3614. ips_ping_for_i915_load(void)
  3615. {
  3616. void (*link)(void);
  3617. link = symbol_get(ips_link_to_i915_driver);
  3618. if (link) {
  3619. link();
  3620. symbol_put(ips_link_to_i915_driver);
  3621. }
  3622. }
  3623. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3624. {
  3625. /* We only register the i915 ips part with intel-ips once everything is
  3626. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3627. spin_lock_irq(&mchdev_lock);
  3628. i915_mch_dev = dev_priv;
  3629. spin_unlock_irq(&mchdev_lock);
  3630. ips_ping_for_i915_load();
  3631. }
  3632. void intel_gpu_ips_teardown(void)
  3633. {
  3634. spin_lock_irq(&mchdev_lock);
  3635. i915_mch_dev = NULL;
  3636. spin_unlock_irq(&mchdev_lock);
  3637. }
  3638. static void intel_init_emon(struct drm_device *dev)
  3639. {
  3640. struct drm_i915_private *dev_priv = dev->dev_private;
  3641. u32 lcfuse;
  3642. u8 pxw[16];
  3643. int i;
  3644. /* Disable to program */
  3645. I915_WRITE(ECR, 0);
  3646. POSTING_READ(ECR);
  3647. /* Program energy weights for various events */
  3648. I915_WRITE(SDEW, 0x15040d00);
  3649. I915_WRITE(CSIEW0, 0x007f0000);
  3650. I915_WRITE(CSIEW1, 0x1e220004);
  3651. I915_WRITE(CSIEW2, 0x04000004);
  3652. for (i = 0; i < 5; i++)
  3653. I915_WRITE(PEW + (i * 4), 0);
  3654. for (i = 0; i < 3; i++)
  3655. I915_WRITE(DEW + (i * 4), 0);
  3656. /* Program P-state weights to account for frequency power adjustment */
  3657. for (i = 0; i < 16; i++) {
  3658. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3659. unsigned long freq = intel_pxfreq(pxvidfreq);
  3660. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3661. PXVFREQ_PX_SHIFT;
  3662. unsigned long val;
  3663. val = vid * vid;
  3664. val *= (freq / 1000);
  3665. val *= 255;
  3666. val /= (127*127*900);
  3667. if (val > 0xff)
  3668. DRM_ERROR("bad pxval: %ld\n", val);
  3669. pxw[i] = val;
  3670. }
  3671. /* Render standby states get 0 weight */
  3672. pxw[14] = 0;
  3673. pxw[15] = 0;
  3674. for (i = 0; i < 4; i++) {
  3675. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3676. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3677. I915_WRITE(PXW + (i * 4), val);
  3678. }
  3679. /* Adjust magic regs to magic values (more experimental results) */
  3680. I915_WRITE(OGW0, 0);
  3681. I915_WRITE(OGW1, 0);
  3682. I915_WRITE(EG0, 0x00007f00);
  3683. I915_WRITE(EG1, 0x0000000e);
  3684. I915_WRITE(EG2, 0x000e0000);
  3685. I915_WRITE(EG3, 0x68000300);
  3686. I915_WRITE(EG4, 0x42000000);
  3687. I915_WRITE(EG5, 0x00140031);
  3688. I915_WRITE(EG6, 0);
  3689. I915_WRITE(EG7, 0);
  3690. for (i = 0; i < 8; i++)
  3691. I915_WRITE(PXWL + (i * 4), 0);
  3692. /* Enable PMON + select events */
  3693. I915_WRITE(ECR, 0x80000019);
  3694. lcfuse = I915_READ(LCFUSE02);
  3695. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3696. }
  3697. void intel_disable_gt_powersave(struct drm_device *dev)
  3698. {
  3699. struct drm_i915_private *dev_priv = dev->dev_private;
  3700. /* Interrupts should be disabled already to avoid re-arming. */
  3701. WARN_ON(dev->irq_enabled);
  3702. if (IS_IRONLAKE_M(dev)) {
  3703. ironlake_disable_drps(dev);
  3704. ironlake_disable_rc6(dev);
  3705. } else if (INTEL_INFO(dev)->gen >= 6) {
  3706. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3707. cancel_work_sync(&dev_priv->rps.work);
  3708. mutex_lock(&dev_priv->rps.hw_lock);
  3709. if (IS_VALLEYVIEW(dev))
  3710. valleyview_disable_rps(dev);
  3711. else
  3712. gen6_disable_rps(dev);
  3713. dev_priv->rps.enabled = false;
  3714. mutex_unlock(&dev_priv->rps.hw_lock);
  3715. }
  3716. }
  3717. static void intel_gen6_powersave_work(struct work_struct *work)
  3718. {
  3719. struct drm_i915_private *dev_priv =
  3720. container_of(work, struct drm_i915_private,
  3721. rps.delayed_resume_work.work);
  3722. struct drm_device *dev = dev_priv->dev;
  3723. mutex_lock(&dev_priv->rps.hw_lock);
  3724. if (IS_VALLEYVIEW(dev)) {
  3725. valleyview_enable_rps(dev);
  3726. } else if (IS_BROADWELL(dev)) {
  3727. gen8_enable_rps(dev);
  3728. gen6_update_ring_freq(dev);
  3729. } else {
  3730. gen6_enable_rps(dev);
  3731. gen6_update_ring_freq(dev);
  3732. }
  3733. dev_priv->rps.enabled = true;
  3734. mutex_unlock(&dev_priv->rps.hw_lock);
  3735. }
  3736. void intel_enable_gt_powersave(struct drm_device *dev)
  3737. {
  3738. struct drm_i915_private *dev_priv = dev->dev_private;
  3739. if (IS_IRONLAKE_M(dev)) {
  3740. ironlake_enable_drps(dev);
  3741. ironlake_enable_rc6(dev);
  3742. intel_init_emon(dev);
  3743. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3744. /*
  3745. * PCU communication is slow and this doesn't need to be
  3746. * done at any specific time, so do this out of our fast path
  3747. * to make resume and init faster.
  3748. */
  3749. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3750. round_jiffies_up_relative(HZ));
  3751. }
  3752. }
  3753. static void ibx_init_clock_gating(struct drm_device *dev)
  3754. {
  3755. struct drm_i915_private *dev_priv = dev->dev_private;
  3756. /*
  3757. * On Ibex Peak and Cougar Point, we need to disable clock
  3758. * gating for the panel power sequencer or it will fail to
  3759. * start up when no ports are active.
  3760. */
  3761. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3762. }
  3763. static void g4x_disable_trickle_feed(struct drm_device *dev)
  3764. {
  3765. struct drm_i915_private *dev_priv = dev->dev_private;
  3766. int pipe;
  3767. for_each_pipe(pipe) {
  3768. I915_WRITE(DSPCNTR(pipe),
  3769. I915_READ(DSPCNTR(pipe)) |
  3770. DISPPLANE_TRICKLE_FEED_DISABLE);
  3771. intel_flush_primary_plane(dev_priv, pipe);
  3772. }
  3773. }
  3774. static void ilk_init_lp_watermarks(struct drm_device *dev)
  3775. {
  3776. struct drm_i915_private *dev_priv = dev->dev_private;
  3777. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  3778. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  3779. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  3780. /*
  3781. * Don't touch WM1S_LP_EN here.
  3782. * Doing so could cause underruns.
  3783. */
  3784. }
  3785. static void ironlake_init_clock_gating(struct drm_device *dev)
  3786. {
  3787. struct drm_i915_private *dev_priv = dev->dev_private;
  3788. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3789. /*
  3790. * Required for FBC
  3791. * WaFbcDisableDpfcClockGating:ilk
  3792. */
  3793. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3794. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3795. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3796. I915_WRITE(PCH_3DCGDIS0,
  3797. MARIUNIT_CLOCK_GATE_DISABLE |
  3798. SVSMUNIT_CLOCK_GATE_DISABLE);
  3799. I915_WRITE(PCH_3DCGDIS1,
  3800. VFMUNIT_CLOCK_GATE_DISABLE);
  3801. /*
  3802. * According to the spec the following bits should be set in
  3803. * order to enable memory self-refresh
  3804. * The bit 22/21 of 0x42004
  3805. * The bit 5 of 0x42020
  3806. * The bit 15 of 0x45000
  3807. */
  3808. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3809. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3810. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3811. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3812. I915_WRITE(DISP_ARB_CTL,
  3813. (I915_READ(DISP_ARB_CTL) |
  3814. DISP_FBC_WM_DIS));
  3815. ilk_init_lp_watermarks(dev);
  3816. /*
  3817. * Based on the document from hardware guys the following bits
  3818. * should be set unconditionally in order to enable FBC.
  3819. * The bit 22 of 0x42000
  3820. * The bit 22 of 0x42004
  3821. * The bit 7,8,9 of 0x42020.
  3822. */
  3823. if (IS_IRONLAKE_M(dev)) {
  3824. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  3825. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3826. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3827. ILK_FBCQ_DIS);
  3828. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3829. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3830. ILK_DPARB_GATE);
  3831. }
  3832. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3833. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3834. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3835. ILK_ELPIN_409_SELECT);
  3836. I915_WRITE(_3D_CHICKEN2,
  3837. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  3838. _3D_CHICKEN2_WM_READ_PIPELINED);
  3839. /* WaDisableRenderCachePipelinedFlush:ilk */
  3840. I915_WRITE(CACHE_MODE_0,
  3841. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3842. g4x_disable_trickle_feed(dev);
  3843. ibx_init_clock_gating(dev);
  3844. }
  3845. static void cpt_init_clock_gating(struct drm_device *dev)
  3846. {
  3847. struct drm_i915_private *dev_priv = dev->dev_private;
  3848. int pipe;
  3849. uint32_t val;
  3850. /*
  3851. * On Ibex Peak and Cougar Point, we need to disable clock
  3852. * gating for the panel power sequencer or it will fail to
  3853. * start up when no ports are active.
  3854. */
  3855. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  3856. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  3857. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  3858. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3859. DPLS_EDP_PPS_FIX_DIS);
  3860. /* The below fixes the weird display corruption, a few pixels shifted
  3861. * downward, on (only) LVDS of some HP laptops with IVY.
  3862. */
  3863. for_each_pipe(pipe) {
  3864. val = I915_READ(TRANS_CHICKEN2(pipe));
  3865. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  3866. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3867. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  3868. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3869. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  3870. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  3871. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  3872. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  3873. }
  3874. /* WADP0ClockGatingDisable */
  3875. for_each_pipe(pipe) {
  3876. I915_WRITE(TRANS_CHICKEN1(pipe),
  3877. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3878. }
  3879. }
  3880. static void gen6_check_mch_setup(struct drm_device *dev)
  3881. {
  3882. struct drm_i915_private *dev_priv = dev->dev_private;
  3883. uint32_t tmp;
  3884. tmp = I915_READ(MCH_SSKPD);
  3885. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  3886. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  3887. DRM_INFO("This can cause pipe underruns and display issues.\n");
  3888. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  3889. }
  3890. }
  3891. static void gen6_init_clock_gating(struct drm_device *dev)
  3892. {
  3893. struct drm_i915_private *dev_priv = dev->dev_private;
  3894. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3895. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3896. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3897. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3898. ILK_ELPIN_409_SELECT);
  3899. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  3900. I915_WRITE(_3D_CHICKEN,
  3901. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  3902. /* WaSetupGtModeTdRowDispatch:snb */
  3903. if (IS_SNB_GT1(dev))
  3904. I915_WRITE(GEN6_GT_MODE,
  3905. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  3906. /*
  3907. * BSpec recoomends 8x4 when MSAA is used,
  3908. * however in practice 16x4 seems fastest.
  3909. *
  3910. * Note that PS/WM thread counts depend on the WIZ hashing
  3911. * disable bit, which we don't touch here, but it's good
  3912. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  3913. */
  3914. I915_WRITE(GEN6_GT_MODE,
  3915. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  3916. ilk_init_lp_watermarks(dev);
  3917. I915_WRITE(CACHE_MODE_0,
  3918. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  3919. I915_WRITE(GEN6_UCGCTL1,
  3920. I915_READ(GEN6_UCGCTL1) |
  3921. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  3922. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  3923. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3924. * gating disable must be set. Failure to set it results in
  3925. * flickering pixels due to Z write ordering failures after
  3926. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3927. * Sanctuary and Tropics, and apparently anything else with
  3928. * alpha test or pixel discard.
  3929. *
  3930. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3931. * but we didn't debug actual testcases to find it out.
  3932. *
  3933. * WaDisableRCCUnitClockGating:snb
  3934. * WaDisableRCPBUnitClockGating:snb
  3935. */
  3936. I915_WRITE(GEN6_UCGCTL2,
  3937. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3938. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3939. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  3940. I915_WRITE(_3D_CHICKEN3,
  3941. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  3942. /*
  3943. * Bspec says:
  3944. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  3945. * 3DSTATE_SF number of SF output attributes is more than 16."
  3946. */
  3947. I915_WRITE(_3D_CHICKEN3,
  3948. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  3949. /*
  3950. * According to the spec the following bits should be
  3951. * set in order to enable memory self-refresh and fbc:
  3952. * The bit21 and bit22 of 0x42000
  3953. * The bit21 and bit22 of 0x42004
  3954. * The bit5 and bit7 of 0x42020
  3955. * The bit14 of 0x70180
  3956. * The bit14 of 0x71180
  3957. *
  3958. * WaFbcAsynchFlipDisableFbcQueue:snb
  3959. */
  3960. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3961. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3962. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  3963. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3964. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3965. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  3966. I915_WRITE(ILK_DSPCLK_GATE_D,
  3967. I915_READ(ILK_DSPCLK_GATE_D) |
  3968. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  3969. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  3970. g4x_disable_trickle_feed(dev);
  3971. cpt_init_clock_gating(dev);
  3972. gen6_check_mch_setup(dev);
  3973. }
  3974. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3975. {
  3976. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3977. /*
  3978. * WaVSThreadDispatchOverride:ivb,vlv
  3979. *
  3980. * This actually overrides the dispatch
  3981. * mode for all thread types.
  3982. */
  3983. reg &= ~GEN7_FF_SCHED_MASK;
  3984. reg |= GEN7_FF_TS_SCHED_HW;
  3985. reg |= GEN7_FF_VS_SCHED_HW;
  3986. reg |= GEN7_FF_DS_SCHED_HW;
  3987. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3988. }
  3989. static void lpt_init_clock_gating(struct drm_device *dev)
  3990. {
  3991. struct drm_i915_private *dev_priv = dev->dev_private;
  3992. /*
  3993. * TODO: this bit should only be enabled when really needed, then
  3994. * disabled when not needed anymore in order to save power.
  3995. */
  3996. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  3997. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  3998. I915_READ(SOUTH_DSPCLK_GATE_D) |
  3999. PCH_LP_PARTITION_LEVEL_DISABLE);
  4000. /* WADPOClockGatingDisable:hsw */
  4001. I915_WRITE(_TRANSA_CHICKEN1,
  4002. I915_READ(_TRANSA_CHICKEN1) |
  4003. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4004. }
  4005. static void lpt_suspend_hw(struct drm_device *dev)
  4006. {
  4007. struct drm_i915_private *dev_priv = dev->dev_private;
  4008. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4009. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4010. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4011. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4012. }
  4013. }
  4014. static void gen8_init_clock_gating(struct drm_device *dev)
  4015. {
  4016. struct drm_i915_private *dev_priv = dev->dev_private;
  4017. enum pipe pipe;
  4018. I915_WRITE(WM3_LP_ILK, 0);
  4019. I915_WRITE(WM2_LP_ILK, 0);
  4020. I915_WRITE(WM1_LP_ILK, 0);
  4021. /* FIXME(BDW): Check all the w/a, some might only apply to
  4022. * pre-production hw. */
  4023. /* WaDisablePartialInstShootdown:bdw */
  4024. I915_WRITE(GEN8_ROW_CHICKEN,
  4025. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4026. /* WaDisableThreadStallDopClockGating:bdw */
  4027. /* FIXME: Unclear whether we really need this on production bdw. */
  4028. I915_WRITE(GEN8_ROW_CHICKEN,
  4029. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4030. /*
  4031. * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
  4032. * pre-production hardware
  4033. */
  4034. I915_WRITE(HALF_SLICE_CHICKEN3,
  4035. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  4036. I915_WRITE(HALF_SLICE_CHICKEN3,
  4037. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4038. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4039. I915_WRITE(_3D_CHICKEN3,
  4040. _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2));
  4041. I915_WRITE(COMMON_SLICE_CHICKEN2,
  4042. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  4043. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4044. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  4045. /* WaSwitchSolVfFArbitrationPriority:bdw */
  4046. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4047. /* WaPsrDPAMaskVBlankInSRD:bdw */
  4048. I915_WRITE(CHICKEN_PAR1_1,
  4049. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4050. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  4051. for_each_pipe(pipe) {
  4052. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  4053. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  4054. BDW_DPRS_MASK_VBLANK_SRD);
  4055. }
  4056. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  4057. * workaround for for a possible hang in the unlikely event a TLB
  4058. * invalidation occurs during a PSD flush.
  4059. */
  4060. I915_WRITE(HDC_CHICKEN0,
  4061. I915_READ(HDC_CHICKEN0) |
  4062. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  4063. /* WaVSRefCountFullforceMissDisable:bdw */
  4064. /* WaDSRefCountFullforceMissDisable:bdw */
  4065. I915_WRITE(GEN7_FF_THREAD_MODE,
  4066. I915_READ(GEN7_FF_THREAD_MODE) &
  4067. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4068. /*
  4069. * BSpec recommends 8x4 when MSAA is used,
  4070. * however in practice 16x4 seems fastest.
  4071. *
  4072. * Note that PS/WM thread counts depend on the WIZ hashing
  4073. * disable bit, which we don't touch here, but it's good
  4074. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4075. */
  4076. I915_WRITE(GEN7_GT_MODE,
  4077. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4078. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4079. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4080. /* WaDisableSDEUnitClockGating:bdw */
  4081. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4082. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4083. }
  4084. static void haswell_init_clock_gating(struct drm_device *dev)
  4085. {
  4086. struct drm_i915_private *dev_priv = dev->dev_private;
  4087. ilk_init_lp_watermarks(dev);
  4088. /* L3 caching of data atomics doesn't work -- disable it. */
  4089. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4090. I915_WRITE(HSW_ROW_CHICKEN3,
  4091. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4092. /* This is required by WaCatErrorRejectionIssue:hsw */
  4093. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4094. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4095. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4096. /* WaVSRefCountFullforceMissDisable:hsw */
  4097. I915_WRITE(GEN7_FF_THREAD_MODE,
  4098. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  4099. /* enable HiZ Raw Stall Optimization */
  4100. I915_WRITE(CACHE_MODE_0_GEN7,
  4101. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4102. /* WaDisable4x2SubspanOptimization:hsw */
  4103. I915_WRITE(CACHE_MODE_1,
  4104. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4105. /*
  4106. * BSpec recommends 8x4 when MSAA is used,
  4107. * however in practice 16x4 seems fastest.
  4108. *
  4109. * Note that PS/WM thread counts depend on the WIZ hashing
  4110. * disable bit, which we don't touch here, but it's good
  4111. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4112. */
  4113. I915_WRITE(GEN7_GT_MODE,
  4114. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4115. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4116. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4117. /* WaRsPkgCStateDisplayPMReq:hsw */
  4118. I915_WRITE(CHICKEN_PAR1_1,
  4119. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4120. lpt_init_clock_gating(dev);
  4121. }
  4122. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4123. {
  4124. struct drm_i915_private *dev_priv = dev->dev_private;
  4125. uint32_t snpcr;
  4126. ilk_init_lp_watermarks(dev);
  4127. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4128. /* WaDisableEarlyCull:ivb */
  4129. I915_WRITE(_3D_CHICKEN3,
  4130. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4131. /* WaDisableBackToBackFlipFix:ivb */
  4132. I915_WRITE(IVB_CHICKEN3,
  4133. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4134. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4135. /* WaDisablePSDDualDispatchEnable:ivb */
  4136. if (IS_IVB_GT1(dev))
  4137. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4138. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4139. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4140. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4141. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4142. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4143. I915_WRITE(GEN7_L3CNTLREG1,
  4144. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4145. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4146. GEN7_WA_L3_CHICKEN_MODE);
  4147. if (IS_IVB_GT1(dev))
  4148. I915_WRITE(GEN7_ROW_CHICKEN2,
  4149. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4150. else {
  4151. /* must write both registers */
  4152. I915_WRITE(GEN7_ROW_CHICKEN2,
  4153. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4154. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4155. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4156. }
  4157. /* WaForceL3Serialization:ivb */
  4158. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4159. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4160. /*
  4161. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4162. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4163. */
  4164. I915_WRITE(GEN6_UCGCTL2,
  4165. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4166. /* This is required by WaCatErrorRejectionIssue:ivb */
  4167. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4168. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4169. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4170. g4x_disable_trickle_feed(dev);
  4171. gen7_setup_fixed_func_scheduler(dev_priv);
  4172. if (0) { /* causes HiZ corruption on ivb:gt1 */
  4173. /* enable HiZ Raw Stall Optimization */
  4174. I915_WRITE(CACHE_MODE_0_GEN7,
  4175. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4176. }
  4177. /* WaDisable4x2SubspanOptimization:ivb */
  4178. I915_WRITE(CACHE_MODE_1,
  4179. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4180. /*
  4181. * BSpec recommends 8x4 when MSAA is used,
  4182. * however in practice 16x4 seems fastest.
  4183. *
  4184. * Note that PS/WM thread counts depend on the WIZ hashing
  4185. * disable bit, which we don't touch here, but it's good
  4186. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4187. */
  4188. I915_WRITE(GEN7_GT_MODE,
  4189. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4190. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4191. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4192. snpcr |= GEN6_MBC_SNPCR_MED;
  4193. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4194. if (!HAS_PCH_NOP(dev))
  4195. cpt_init_clock_gating(dev);
  4196. gen6_check_mch_setup(dev);
  4197. }
  4198. static void valleyview_init_clock_gating(struct drm_device *dev)
  4199. {
  4200. struct drm_i915_private *dev_priv = dev->dev_private;
  4201. u32 val;
  4202. mutex_lock(&dev_priv->rps.hw_lock);
  4203. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4204. mutex_unlock(&dev_priv->rps.hw_lock);
  4205. switch ((val >> 6) & 3) {
  4206. case 0:
  4207. dev_priv->mem_freq = 800;
  4208. break;
  4209. case 1:
  4210. dev_priv->mem_freq = 1066;
  4211. break;
  4212. case 2:
  4213. dev_priv->mem_freq = 1333;
  4214. break;
  4215. case 3:
  4216. dev_priv->mem_freq = 1333;
  4217. break;
  4218. }
  4219. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4220. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4221. /* WaDisableEarlyCull:vlv */
  4222. I915_WRITE(_3D_CHICKEN3,
  4223. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4224. /* WaDisableBackToBackFlipFix:vlv */
  4225. I915_WRITE(IVB_CHICKEN3,
  4226. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4227. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4228. /* WaPsdDispatchEnable:vlv */
  4229. /* WaDisablePSDDualDispatchEnable:vlv */
  4230. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4231. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4232. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4233. /* WaForceL3Serialization:vlv */
  4234. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4235. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4236. /* WaDisableDopClockGating:vlv */
  4237. I915_WRITE(GEN7_ROW_CHICKEN2,
  4238. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4239. /* This is required by WaCatErrorRejectionIssue:vlv */
  4240. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4241. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4242. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4243. gen7_setup_fixed_func_scheduler(dev_priv);
  4244. /*
  4245. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4246. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4247. */
  4248. I915_WRITE(GEN6_UCGCTL2,
  4249. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4250. /* WaDisableL3Bank2xClockGate:vlv */
  4251. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4252. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4253. /*
  4254. * BSpec says this must be set, even though
  4255. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  4256. */
  4257. I915_WRITE(CACHE_MODE_1,
  4258. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4259. /*
  4260. * WaIncreaseL3CreditsForVLVB0:vlv
  4261. * This is the hardware default actually.
  4262. */
  4263. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4264. /*
  4265. * WaDisableVLVClockGating_VBIIssue:vlv
  4266. * Disable clock gating on th GCFG unit to prevent a delay
  4267. * in the reporting of vblank events.
  4268. */
  4269. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  4270. }
  4271. static void g4x_init_clock_gating(struct drm_device *dev)
  4272. {
  4273. struct drm_i915_private *dev_priv = dev->dev_private;
  4274. uint32_t dspclk_gate;
  4275. I915_WRITE(RENCLK_GATE_D1, 0);
  4276. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4277. GS_UNIT_CLOCK_GATE_DISABLE |
  4278. CL_UNIT_CLOCK_GATE_DISABLE);
  4279. I915_WRITE(RAMCLK_GATE_D, 0);
  4280. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4281. OVRUNIT_CLOCK_GATE_DISABLE |
  4282. OVCUNIT_CLOCK_GATE_DISABLE;
  4283. if (IS_GM45(dev))
  4284. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4285. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4286. /* WaDisableRenderCachePipelinedFlush */
  4287. I915_WRITE(CACHE_MODE_0,
  4288. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4289. g4x_disable_trickle_feed(dev);
  4290. }
  4291. static void crestline_init_clock_gating(struct drm_device *dev)
  4292. {
  4293. struct drm_i915_private *dev_priv = dev->dev_private;
  4294. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4295. I915_WRITE(RENCLK_GATE_D2, 0);
  4296. I915_WRITE(DSPCLK_GATE_D, 0);
  4297. I915_WRITE(RAMCLK_GATE_D, 0);
  4298. I915_WRITE16(DEUC, 0);
  4299. I915_WRITE(MI_ARB_STATE,
  4300. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4301. }
  4302. static void broadwater_init_clock_gating(struct drm_device *dev)
  4303. {
  4304. struct drm_i915_private *dev_priv = dev->dev_private;
  4305. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4306. I965_RCC_CLOCK_GATE_DISABLE |
  4307. I965_RCPB_CLOCK_GATE_DISABLE |
  4308. I965_ISC_CLOCK_GATE_DISABLE |
  4309. I965_FBC_CLOCK_GATE_DISABLE);
  4310. I915_WRITE(RENCLK_GATE_D2, 0);
  4311. I915_WRITE(MI_ARB_STATE,
  4312. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4313. }
  4314. static void gen3_init_clock_gating(struct drm_device *dev)
  4315. {
  4316. struct drm_i915_private *dev_priv = dev->dev_private;
  4317. u32 dstate = I915_READ(D_STATE);
  4318. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4319. DSTATE_DOT_CLOCK_GATING;
  4320. I915_WRITE(D_STATE, dstate);
  4321. if (IS_PINEVIEW(dev))
  4322. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4323. /* IIR "flip pending" means done if this bit is set */
  4324. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4325. }
  4326. static void i85x_init_clock_gating(struct drm_device *dev)
  4327. {
  4328. struct drm_i915_private *dev_priv = dev->dev_private;
  4329. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4330. }
  4331. static void i830_init_clock_gating(struct drm_device *dev)
  4332. {
  4333. struct drm_i915_private *dev_priv = dev->dev_private;
  4334. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4335. }
  4336. void intel_init_clock_gating(struct drm_device *dev)
  4337. {
  4338. struct drm_i915_private *dev_priv = dev->dev_private;
  4339. dev_priv->display.init_clock_gating(dev);
  4340. }
  4341. void intel_suspend_hw(struct drm_device *dev)
  4342. {
  4343. if (HAS_PCH_LPT(dev))
  4344. lpt_suspend_hw(dev);
  4345. }
  4346. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4347. for (i = 0; \
  4348. i < (power_domains)->power_well_count && \
  4349. ((power_well) = &(power_domains)->power_wells[i]); \
  4350. i++) \
  4351. if ((power_well)->domains & (domain_mask))
  4352. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4353. for (i = (power_domains)->power_well_count - 1; \
  4354. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4355. i--) \
  4356. if ((power_well)->domains & (domain_mask))
  4357. /**
  4358. * We should only use the power well if we explicitly asked the hardware to
  4359. * enable it, so check if it's enabled and also check if we've requested it to
  4360. * be enabled.
  4361. */
  4362. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  4363. struct i915_power_well *power_well)
  4364. {
  4365. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4366. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4367. }
  4368. bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
  4369. enum intel_display_power_domain domain)
  4370. {
  4371. struct i915_power_domains *power_domains;
  4372. power_domains = &dev_priv->power_domains;
  4373. return power_domains->domain_use_count[domain];
  4374. }
  4375. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  4376. enum intel_display_power_domain domain)
  4377. {
  4378. struct i915_power_domains *power_domains;
  4379. struct i915_power_well *power_well;
  4380. bool is_enabled;
  4381. int i;
  4382. power_domains = &dev_priv->power_domains;
  4383. is_enabled = true;
  4384. mutex_lock(&power_domains->lock);
  4385. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4386. if (power_well->always_on)
  4387. continue;
  4388. if (!power_well->is_enabled(dev_priv, power_well)) {
  4389. is_enabled = false;
  4390. break;
  4391. }
  4392. }
  4393. mutex_unlock(&power_domains->lock);
  4394. return is_enabled;
  4395. }
  4396. /*
  4397. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4398. * when not needed anymore. We have 4 registers that can request the power well
  4399. * to be enabled, and it will only be disabled if none of the registers is
  4400. * requesting it to be enabled.
  4401. */
  4402. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  4403. {
  4404. struct drm_device *dev = dev_priv->dev;
  4405. unsigned long irqflags;
  4406. /*
  4407. * After we re-enable the power well, if we touch VGA register 0x3d5
  4408. * we'll get unclaimed register interrupts. This stops after we write
  4409. * anything to the VGA MSR register. The vgacon module uses this
  4410. * register all the time, so if we unbind our driver and, as a
  4411. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  4412. * console_unlock(). So make here we touch the VGA MSR register, making
  4413. * sure vgacon can keep working normally without triggering interrupts
  4414. * and error messages.
  4415. */
  4416. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  4417. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  4418. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  4419. if (IS_BROADWELL(dev)) {
  4420. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  4421. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
  4422. dev_priv->de_irq_mask[PIPE_B]);
  4423. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
  4424. ~dev_priv->de_irq_mask[PIPE_B] |
  4425. GEN8_PIPE_VBLANK);
  4426. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
  4427. dev_priv->de_irq_mask[PIPE_C]);
  4428. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
  4429. ~dev_priv->de_irq_mask[PIPE_C] |
  4430. GEN8_PIPE_VBLANK);
  4431. POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
  4432. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  4433. }
  4434. }
  4435. static void hsw_power_well_post_disable(struct drm_i915_private *dev_priv)
  4436. {
  4437. struct drm_device *dev = dev_priv->dev;
  4438. enum pipe pipe;
  4439. unsigned long irqflags;
  4440. /*
  4441. * After this, the registers on the pipes that are part of the power
  4442. * well will become zero, so we have to adjust our counters according to
  4443. * that.
  4444. *
  4445. * FIXME: Should we do this in general in drm_vblank_post_modeset?
  4446. */
  4447. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4448. for_each_pipe(pipe)
  4449. if (pipe != PIPE_A)
  4450. dev->vblank[pipe].last = 0;
  4451. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4452. }
  4453. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  4454. struct i915_power_well *power_well, bool enable)
  4455. {
  4456. bool is_enabled, enable_requested;
  4457. uint32_t tmp;
  4458. WARN_ON(dev_priv->pc8.enabled);
  4459. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4460. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4461. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4462. if (enable) {
  4463. if (!enable_requested)
  4464. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4465. HSW_PWR_WELL_ENABLE_REQUEST);
  4466. if (!is_enabled) {
  4467. DRM_DEBUG_KMS("Enabling power well\n");
  4468. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4469. HSW_PWR_WELL_STATE_ENABLED), 20))
  4470. DRM_ERROR("Timeout enabling power well\n");
  4471. }
  4472. hsw_power_well_post_enable(dev_priv);
  4473. } else {
  4474. if (enable_requested) {
  4475. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4476. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4477. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4478. hsw_power_well_post_disable(dev_priv);
  4479. }
  4480. }
  4481. }
  4482. void intel_display_power_get(struct drm_i915_private *dev_priv,
  4483. enum intel_display_power_domain domain)
  4484. {
  4485. struct i915_power_domains *power_domains;
  4486. struct i915_power_well *power_well;
  4487. int i;
  4488. power_domains = &dev_priv->power_domains;
  4489. mutex_lock(&power_domains->lock);
  4490. for_each_power_well(i, power_well, BIT(domain), power_domains)
  4491. if (!power_well->count++ && power_well->set) {
  4492. hsw_disable_package_c8(dev_priv);
  4493. power_well->set(dev_priv, power_well, true);
  4494. }
  4495. power_domains->domain_use_count[domain]++;
  4496. mutex_unlock(&power_domains->lock);
  4497. }
  4498. void intel_display_power_put(struct drm_i915_private *dev_priv,
  4499. enum intel_display_power_domain domain)
  4500. {
  4501. struct i915_power_domains *power_domains;
  4502. struct i915_power_well *power_well;
  4503. int i;
  4504. power_domains = &dev_priv->power_domains;
  4505. mutex_lock(&power_domains->lock);
  4506. WARN_ON(!power_domains->domain_use_count[domain]);
  4507. power_domains->domain_use_count[domain]--;
  4508. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4509. WARN_ON(!power_well->count);
  4510. if (!--power_well->count && power_well->set &&
  4511. i915.disable_power_well) {
  4512. power_well->set(dev_priv, power_well, false);
  4513. hsw_enable_package_c8(dev_priv);
  4514. }
  4515. }
  4516. mutex_unlock(&power_domains->lock);
  4517. }
  4518. static struct i915_power_domains *hsw_pwr;
  4519. /* Display audio driver power well request */
  4520. void i915_request_power_well(void)
  4521. {
  4522. struct drm_i915_private *dev_priv;
  4523. if (WARN_ON(!hsw_pwr))
  4524. return;
  4525. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4526. power_domains);
  4527. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  4528. }
  4529. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4530. /* Display audio driver power well release */
  4531. void i915_release_power_well(void)
  4532. {
  4533. struct drm_i915_private *dev_priv;
  4534. if (WARN_ON(!hsw_pwr))
  4535. return;
  4536. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4537. power_domains);
  4538. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  4539. }
  4540. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4541. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  4542. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  4543. BIT(POWER_DOMAIN_PIPE_A) | \
  4544. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  4545. BIT(POWER_DOMAIN_INIT))
  4546. #define HSW_DISPLAY_POWER_DOMAINS ( \
  4547. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  4548. BIT(POWER_DOMAIN_INIT))
  4549. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  4550. HSW_ALWAYS_ON_POWER_DOMAINS | \
  4551. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  4552. #define BDW_DISPLAY_POWER_DOMAINS ( \
  4553. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  4554. BIT(POWER_DOMAIN_INIT))
  4555. static struct i915_power_well i9xx_always_on_power_well[] = {
  4556. {
  4557. .name = "always-on",
  4558. .always_on = 1,
  4559. .domains = POWER_DOMAIN_MASK,
  4560. },
  4561. };
  4562. static struct i915_power_well hsw_power_wells[] = {
  4563. {
  4564. .name = "always-on",
  4565. .always_on = 1,
  4566. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  4567. },
  4568. {
  4569. .name = "display",
  4570. .domains = HSW_DISPLAY_POWER_DOMAINS,
  4571. .is_enabled = hsw_power_well_enabled,
  4572. .set = hsw_set_power_well,
  4573. },
  4574. };
  4575. static struct i915_power_well bdw_power_wells[] = {
  4576. {
  4577. .name = "always-on",
  4578. .always_on = 1,
  4579. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  4580. },
  4581. {
  4582. .name = "display",
  4583. .domains = BDW_DISPLAY_POWER_DOMAINS,
  4584. .is_enabled = hsw_power_well_enabled,
  4585. .set = hsw_set_power_well,
  4586. },
  4587. };
  4588. #define set_power_wells(power_domains, __power_wells) ({ \
  4589. (power_domains)->power_wells = (__power_wells); \
  4590. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  4591. })
  4592. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  4593. {
  4594. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4595. mutex_init(&power_domains->lock);
  4596. /*
  4597. * The enabling order will be from lower to higher indexed wells,
  4598. * the disabling order is reversed.
  4599. */
  4600. if (IS_HASWELL(dev_priv->dev)) {
  4601. set_power_wells(power_domains, hsw_power_wells);
  4602. hsw_pwr = power_domains;
  4603. } else if (IS_BROADWELL(dev_priv->dev)) {
  4604. set_power_wells(power_domains, bdw_power_wells);
  4605. hsw_pwr = power_domains;
  4606. } else {
  4607. set_power_wells(power_domains, i9xx_always_on_power_well);
  4608. }
  4609. return 0;
  4610. }
  4611. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  4612. {
  4613. hsw_pwr = NULL;
  4614. }
  4615. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  4616. {
  4617. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4618. struct i915_power_well *power_well;
  4619. int i;
  4620. mutex_lock(&power_domains->lock);
  4621. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  4622. if (power_well->set)
  4623. power_well->set(dev_priv, power_well, power_well->count > 0);
  4624. }
  4625. mutex_unlock(&power_domains->lock);
  4626. }
  4627. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  4628. {
  4629. /* For now, we need the power well to be always enabled. */
  4630. intel_display_set_init_power(dev_priv, true);
  4631. intel_power_domains_resume(dev_priv);
  4632. if (!(IS_HASWELL(dev_priv->dev) || IS_BROADWELL(dev_priv->dev)))
  4633. return;
  4634. /* We're taking over the BIOS, so clear any requests made by it since
  4635. * the driver is in charge now. */
  4636. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4637. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4638. }
  4639. /* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
  4640. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  4641. {
  4642. hsw_disable_package_c8(dev_priv);
  4643. }
  4644. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  4645. {
  4646. hsw_enable_package_c8(dev_priv);
  4647. }
  4648. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  4649. {
  4650. struct drm_device *dev = dev_priv->dev;
  4651. struct device *device = &dev->pdev->dev;
  4652. if (!HAS_RUNTIME_PM(dev))
  4653. return;
  4654. pm_runtime_get_sync(device);
  4655. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  4656. }
  4657. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  4658. {
  4659. struct drm_device *dev = dev_priv->dev;
  4660. struct device *device = &dev->pdev->dev;
  4661. if (!HAS_RUNTIME_PM(dev))
  4662. return;
  4663. pm_runtime_mark_last_busy(device);
  4664. pm_runtime_put_autosuspend(device);
  4665. }
  4666. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  4667. {
  4668. struct drm_device *dev = dev_priv->dev;
  4669. struct device *device = &dev->pdev->dev;
  4670. dev_priv->pm.suspended = false;
  4671. if (!HAS_RUNTIME_PM(dev))
  4672. return;
  4673. pm_runtime_set_active(device);
  4674. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  4675. pm_runtime_mark_last_busy(device);
  4676. pm_runtime_use_autosuspend(device);
  4677. }
  4678. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  4679. {
  4680. struct drm_device *dev = dev_priv->dev;
  4681. struct device *device = &dev->pdev->dev;
  4682. if (!HAS_RUNTIME_PM(dev))
  4683. return;
  4684. /* Make sure we're not suspended first. */
  4685. pm_runtime_get_sync(device);
  4686. pm_runtime_disable(device);
  4687. }
  4688. /* Set up chip specific power management-related functions */
  4689. void intel_init_pm(struct drm_device *dev)
  4690. {
  4691. struct drm_i915_private *dev_priv = dev->dev_private;
  4692. if (HAS_FBC(dev)) {
  4693. if (INTEL_INFO(dev)->gen >= 7) {
  4694. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4695. dev_priv->display.enable_fbc = gen7_enable_fbc;
  4696. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4697. } else if (INTEL_INFO(dev)->gen >= 5) {
  4698. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4699. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  4700. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4701. } else if (IS_GM45(dev)) {
  4702. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4703. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4704. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4705. } else {
  4706. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4707. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4708. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4709. /* This value was pulled out of someone's hat */
  4710. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  4711. }
  4712. }
  4713. /* For cxsr */
  4714. if (IS_PINEVIEW(dev))
  4715. i915_pineview_get_mem_freq(dev);
  4716. else if (IS_GEN5(dev))
  4717. i915_ironlake_get_mem_freq(dev);
  4718. /* For FIFO watermark updates */
  4719. if (HAS_PCH_SPLIT(dev)) {
  4720. intel_setup_wm_latency(dev);
  4721. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  4722. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  4723. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  4724. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  4725. dev_priv->display.update_wm = ilk_update_wm;
  4726. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  4727. } else {
  4728. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4729. "Disable CxSR\n");
  4730. }
  4731. if (IS_GEN5(dev))
  4732. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  4733. else if (IS_GEN6(dev))
  4734. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  4735. else if (IS_IVYBRIDGE(dev))
  4736. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  4737. else if (IS_HASWELL(dev))
  4738. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  4739. else if (INTEL_INFO(dev)->gen == 8)
  4740. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  4741. } else if (IS_VALLEYVIEW(dev)) {
  4742. dev_priv->display.update_wm = valleyview_update_wm;
  4743. dev_priv->display.init_clock_gating =
  4744. valleyview_init_clock_gating;
  4745. } else if (IS_PINEVIEW(dev)) {
  4746. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4747. dev_priv->is_ddr3,
  4748. dev_priv->fsb_freq,
  4749. dev_priv->mem_freq)) {
  4750. DRM_INFO("failed to find known CxSR latency "
  4751. "(found ddr%s fsb freq %d, mem freq %d), "
  4752. "disabling CxSR\n",
  4753. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  4754. dev_priv->fsb_freq, dev_priv->mem_freq);
  4755. /* Disable CxSR and never update its watermark again */
  4756. pineview_disable_cxsr(dev);
  4757. dev_priv->display.update_wm = NULL;
  4758. } else
  4759. dev_priv->display.update_wm = pineview_update_wm;
  4760. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4761. } else if (IS_G4X(dev)) {
  4762. dev_priv->display.update_wm = g4x_update_wm;
  4763. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  4764. } else if (IS_GEN4(dev)) {
  4765. dev_priv->display.update_wm = i965_update_wm;
  4766. if (IS_CRESTLINE(dev))
  4767. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  4768. else if (IS_BROADWATER(dev))
  4769. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  4770. } else if (IS_GEN3(dev)) {
  4771. dev_priv->display.update_wm = i9xx_update_wm;
  4772. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4773. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4774. } else if (IS_GEN2(dev)) {
  4775. if (INTEL_INFO(dev)->num_pipes == 1) {
  4776. dev_priv->display.update_wm = i845_update_wm;
  4777. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4778. } else {
  4779. dev_priv->display.update_wm = i9xx_update_wm;
  4780. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4781. }
  4782. if (IS_I85X(dev) || IS_I865G(dev))
  4783. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4784. else
  4785. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  4786. } else {
  4787. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  4788. }
  4789. }
  4790. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4791. {
  4792. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4793. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4794. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4795. return -EAGAIN;
  4796. }
  4797. I915_WRITE(GEN6_PCODE_DATA, *val);
  4798. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4799. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4800. 500)) {
  4801. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4802. return -ETIMEDOUT;
  4803. }
  4804. *val = I915_READ(GEN6_PCODE_DATA);
  4805. I915_WRITE(GEN6_PCODE_DATA, 0);
  4806. return 0;
  4807. }
  4808. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4809. {
  4810. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4811. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4812. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4813. return -EAGAIN;
  4814. }
  4815. I915_WRITE(GEN6_PCODE_DATA, val);
  4816. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4817. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4818. 500)) {
  4819. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4820. return -ETIMEDOUT;
  4821. }
  4822. I915_WRITE(GEN6_PCODE_DATA, 0);
  4823. return 0;
  4824. }
  4825. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  4826. {
  4827. int div;
  4828. /* 4 x czclk */
  4829. switch (dev_priv->mem_freq) {
  4830. case 800:
  4831. div = 10;
  4832. break;
  4833. case 1066:
  4834. div = 12;
  4835. break;
  4836. case 1333:
  4837. div = 16;
  4838. break;
  4839. default:
  4840. return -1;
  4841. }
  4842. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  4843. }
  4844. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  4845. {
  4846. int mul;
  4847. /* 4 x czclk */
  4848. switch (dev_priv->mem_freq) {
  4849. case 800:
  4850. mul = 10;
  4851. break;
  4852. case 1066:
  4853. mul = 12;
  4854. break;
  4855. case 1333:
  4856. mul = 16;
  4857. break;
  4858. default:
  4859. return -1;
  4860. }
  4861. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  4862. }
  4863. void intel_pm_setup(struct drm_device *dev)
  4864. {
  4865. struct drm_i915_private *dev_priv = dev->dev_private;
  4866. mutex_init(&dev_priv->rps.hw_lock);
  4867. mutex_init(&dev_priv->pc8.lock);
  4868. dev_priv->pc8.requirements_met = false;
  4869. dev_priv->pc8.irqs_disabled = false;
  4870. dev_priv->pc8.enabled = false;
  4871. dev_priv->pc8.disable_count = 1; /* requirements_met */
  4872. INIT_DELAYED_WORK(&dev_priv->pc8.enable_work, hsw_enable_pc8_work);
  4873. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4874. intel_gen6_powersave_work);
  4875. }