amdgpu.h 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "gpu_scheduler.h"
  52. /*
  53. * Modules parameters.
  54. */
  55. extern int amdgpu_modeset;
  56. extern int amdgpu_vram_limit;
  57. extern int amdgpu_gart_size;
  58. extern int amdgpu_benchmarking;
  59. extern int amdgpu_testing;
  60. extern int amdgpu_audio;
  61. extern int amdgpu_disp_priority;
  62. extern int amdgpu_hw_i2c;
  63. extern int amdgpu_pcie_gen2;
  64. extern int amdgpu_msi;
  65. extern int amdgpu_lockup_timeout;
  66. extern int amdgpu_dpm;
  67. extern int amdgpu_smc_load_fw;
  68. extern int amdgpu_aspm;
  69. extern int amdgpu_runtime_pm;
  70. extern int amdgpu_hard_reset;
  71. extern unsigned amdgpu_ip_block_mask;
  72. extern int amdgpu_bapm;
  73. extern int amdgpu_deep_color;
  74. extern int amdgpu_vm_size;
  75. extern int amdgpu_vm_block_size;
  76. extern int amdgpu_enable_scheduler;
  77. extern int amdgpu_sched_jobs;
  78. extern int amdgpu_sched_hw_submission;
  79. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  80. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  81. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  82. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  83. #define AMDGPU_IB_POOL_SIZE 16
  84. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  85. #define AMDGPUFB_CONN_LIMIT 4
  86. #define AMDGPU_BIOS_NUM_SCRATCH 8
  87. /* max number of rings */
  88. #define AMDGPU_MAX_RINGS 16
  89. #define AMDGPU_MAX_GFX_RINGS 1
  90. #define AMDGPU_MAX_COMPUTE_RINGS 8
  91. #define AMDGPU_MAX_VCE_RINGS 2
  92. /* number of hw syncs before falling back on blocking */
  93. #define AMDGPU_NUM_SYNCS 4
  94. /* hardcode that limit for now */
  95. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  96. /* hard reset data */
  97. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  98. /* reset flags */
  99. #define AMDGPU_RESET_GFX (1 << 0)
  100. #define AMDGPU_RESET_COMPUTE (1 << 1)
  101. #define AMDGPU_RESET_DMA (1 << 2)
  102. #define AMDGPU_RESET_CP (1 << 3)
  103. #define AMDGPU_RESET_GRBM (1 << 4)
  104. #define AMDGPU_RESET_DMA1 (1 << 5)
  105. #define AMDGPU_RESET_RLC (1 << 6)
  106. #define AMDGPU_RESET_SEM (1 << 7)
  107. #define AMDGPU_RESET_IH (1 << 8)
  108. #define AMDGPU_RESET_VMC (1 << 9)
  109. #define AMDGPU_RESET_MC (1 << 10)
  110. #define AMDGPU_RESET_DISPLAY (1 << 11)
  111. #define AMDGPU_RESET_UVD (1 << 12)
  112. #define AMDGPU_RESET_VCE (1 << 13)
  113. #define AMDGPU_RESET_VCE1 (1 << 14)
  114. /* CG block flags */
  115. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  116. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  117. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  118. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  119. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  120. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  121. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  122. /* CG flags */
  123. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  124. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  125. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  126. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  127. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  128. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  129. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  130. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  131. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  132. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  133. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  134. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  135. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  136. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  137. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  138. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  139. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  140. /* PG flags */
  141. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  142. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  143. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  144. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  145. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  146. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  147. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  148. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  149. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  150. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  151. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  152. /* GFX current status */
  153. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  154. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  155. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  156. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  157. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  158. /* max cursor sizes (in pixels) */
  159. #define CIK_CURSOR_WIDTH 128
  160. #define CIK_CURSOR_HEIGHT 128
  161. struct amdgpu_device;
  162. struct amdgpu_fence;
  163. struct amdgpu_ib;
  164. struct amdgpu_vm;
  165. struct amdgpu_ring;
  166. struct amdgpu_semaphore;
  167. struct amdgpu_cs_parser;
  168. struct amdgpu_irq_src;
  169. struct amdgpu_fpriv;
  170. enum amdgpu_cp_irq {
  171. AMDGPU_CP_IRQ_GFX_EOP = 0,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  176. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  177. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  178. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  180. AMDGPU_CP_IRQ_LAST
  181. };
  182. enum amdgpu_sdma_irq {
  183. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  184. AMDGPU_SDMA_IRQ_TRAP1,
  185. AMDGPU_SDMA_IRQ_LAST
  186. };
  187. enum amdgpu_thermal_irq {
  188. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  189. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  190. AMDGPU_THERMAL_IRQ_LAST
  191. };
  192. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  193. enum amd_ip_block_type block_type,
  194. enum amd_clockgating_state state);
  195. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type,
  197. enum amd_powergating_state state);
  198. struct amdgpu_ip_block_version {
  199. enum amd_ip_block_type type;
  200. u32 major;
  201. u32 minor;
  202. u32 rev;
  203. const struct amd_ip_funcs *funcs;
  204. };
  205. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  206. enum amd_ip_block_type type,
  207. u32 major, u32 minor);
  208. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  209. struct amdgpu_device *adev,
  210. enum amd_ip_block_type type);
  211. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  212. struct amdgpu_buffer_funcs {
  213. /* maximum bytes in a single operation */
  214. uint32_t copy_max_bytes;
  215. /* number of dw to reserve per operation */
  216. unsigned copy_num_dw;
  217. /* used for buffer migration */
  218. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  219. /* src addr in bytes */
  220. uint64_t src_offset,
  221. /* dst addr in bytes */
  222. uint64_t dst_offset,
  223. /* number of byte to transfer */
  224. uint32_t byte_count);
  225. /* maximum bytes in a single operation */
  226. uint32_t fill_max_bytes;
  227. /* number of dw to reserve per operation */
  228. unsigned fill_num_dw;
  229. /* used for buffer clearing */
  230. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  231. /* value to write to memory */
  232. uint32_t src_data,
  233. /* dst addr in bytes */
  234. uint64_t dst_offset,
  235. /* number of byte to fill */
  236. uint32_t byte_count);
  237. };
  238. /* provided by hw blocks that can write ptes, e.g., sdma */
  239. struct amdgpu_vm_pte_funcs {
  240. /* copy pte entries from GART */
  241. void (*copy_pte)(struct amdgpu_ib *ib,
  242. uint64_t pe, uint64_t src,
  243. unsigned count);
  244. /* write pte one entry at a time with addr mapping */
  245. void (*write_pte)(struct amdgpu_ib *ib,
  246. uint64_t pe,
  247. uint64_t addr, unsigned count,
  248. uint32_t incr, uint32_t flags);
  249. /* for linear pte/pde updates without addr mapping */
  250. void (*set_pte_pde)(struct amdgpu_ib *ib,
  251. uint64_t pe,
  252. uint64_t addr, unsigned count,
  253. uint32_t incr, uint32_t flags);
  254. /* pad the indirect buffer to the necessary number of dw */
  255. void (*pad_ib)(struct amdgpu_ib *ib);
  256. };
  257. /* provided by the gmc block */
  258. struct amdgpu_gart_funcs {
  259. /* flush the vm tlb via mmio */
  260. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  261. uint32_t vmid);
  262. /* write pte/pde updates using the cpu */
  263. int (*set_pte_pde)(struct amdgpu_device *adev,
  264. void *cpu_pt_addr, /* cpu addr of page table */
  265. uint32_t gpu_page_idx, /* pte/pde to update */
  266. uint64_t addr, /* addr to write into pte/pde */
  267. uint32_t flags); /* access flags */
  268. };
  269. /* provided by the ih block */
  270. struct amdgpu_ih_funcs {
  271. /* ring read/write ptr handling, called from interrupt context */
  272. u32 (*get_wptr)(struct amdgpu_device *adev);
  273. void (*decode_iv)(struct amdgpu_device *adev,
  274. struct amdgpu_iv_entry *entry);
  275. void (*set_rptr)(struct amdgpu_device *adev);
  276. };
  277. /* provided by hw blocks that expose a ring buffer for commands */
  278. struct amdgpu_ring_funcs {
  279. /* ring read/write ptr handling */
  280. u32 (*get_rptr)(struct amdgpu_ring *ring);
  281. u32 (*get_wptr)(struct amdgpu_ring *ring);
  282. void (*set_wptr)(struct amdgpu_ring *ring);
  283. /* validating and patching of IBs */
  284. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  285. /* command emit functions */
  286. void (*emit_ib)(struct amdgpu_ring *ring,
  287. struct amdgpu_ib *ib);
  288. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  289. uint64_t seq, unsigned flags);
  290. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  291. struct amdgpu_semaphore *semaphore,
  292. bool emit_wait);
  293. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  294. uint64_t pd_addr);
  295. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  296. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  297. uint32_t gds_base, uint32_t gds_size,
  298. uint32_t gws_base, uint32_t gws_size,
  299. uint32_t oa_base, uint32_t oa_size);
  300. /* testing functions */
  301. int (*test_ring)(struct amdgpu_ring *ring);
  302. int (*test_ib)(struct amdgpu_ring *ring);
  303. bool (*is_lockup)(struct amdgpu_ring *ring);
  304. };
  305. /*
  306. * BIOS.
  307. */
  308. bool amdgpu_get_bios(struct amdgpu_device *adev);
  309. bool amdgpu_read_bios(struct amdgpu_device *adev);
  310. /*
  311. * Dummy page
  312. */
  313. struct amdgpu_dummy_page {
  314. struct page *page;
  315. dma_addr_t addr;
  316. };
  317. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  318. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  319. /*
  320. * Clocks
  321. */
  322. #define AMDGPU_MAX_PPLL 3
  323. struct amdgpu_clock {
  324. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  325. struct amdgpu_pll spll;
  326. struct amdgpu_pll mpll;
  327. /* 10 Khz units */
  328. uint32_t default_mclk;
  329. uint32_t default_sclk;
  330. uint32_t default_dispclk;
  331. uint32_t current_dispclk;
  332. uint32_t dp_extclk;
  333. uint32_t max_pixel_clock;
  334. };
  335. /*
  336. * Fences.
  337. */
  338. struct amdgpu_fence_driver {
  339. struct amdgpu_ring *ring;
  340. uint64_t gpu_addr;
  341. volatile uint32_t *cpu_addr;
  342. /* sync_seq is protected by ring emission lock */
  343. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  344. atomic64_t last_seq;
  345. bool initialized;
  346. struct amdgpu_irq_src *irq_src;
  347. unsigned irq_type;
  348. struct delayed_work lockup_work;
  349. wait_queue_head_t fence_queue;
  350. };
  351. /* some special values for the owner field */
  352. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  353. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  354. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  355. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  356. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  357. struct amdgpu_fence {
  358. struct fence base;
  359. /* RB, DMA, etc. */
  360. struct amdgpu_ring *ring;
  361. uint64_t seq;
  362. /* filp or special value for fence creator */
  363. void *owner;
  364. wait_queue_t fence_wake;
  365. };
  366. struct amdgpu_user_fence {
  367. /* write-back bo */
  368. struct amdgpu_bo *bo;
  369. /* write-back address offset to bo start */
  370. uint32_t offset;
  371. };
  372. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  373. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  374. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  375. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  376. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  377. struct amdgpu_irq_src *irq_src,
  378. unsigned irq_type);
  379. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  380. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  381. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  382. struct amdgpu_fence **fence);
  383. void amdgpu_fence_process(struct amdgpu_ring *ring);
  384. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  385. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  386. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  387. bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
  388. int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
  389. signed long amdgpu_fence_wait_any(struct amdgpu_device *adev,
  390. struct amdgpu_fence **fences,
  391. bool intr, long t);
  392. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  393. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  394. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  395. struct amdgpu_ring *ring);
  396. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  397. struct amdgpu_ring *ring);
  398. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  399. struct amdgpu_fence *b)
  400. {
  401. if (!a) {
  402. return b;
  403. }
  404. if (!b) {
  405. return a;
  406. }
  407. BUG_ON(a->ring != b->ring);
  408. if (a->seq > b->seq) {
  409. return a;
  410. } else {
  411. return b;
  412. }
  413. }
  414. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  415. struct amdgpu_fence *b)
  416. {
  417. if (!a) {
  418. return false;
  419. }
  420. if (!b) {
  421. return true;
  422. }
  423. BUG_ON(a->ring != b->ring);
  424. return a->seq < b->seq;
  425. }
  426. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  427. void *owner, struct amdgpu_fence **fence);
  428. /*
  429. * TTM.
  430. */
  431. struct amdgpu_mman {
  432. struct ttm_bo_global_ref bo_global_ref;
  433. struct drm_global_reference mem_global_ref;
  434. struct ttm_bo_device bdev;
  435. bool mem_global_referenced;
  436. bool initialized;
  437. #if defined(CONFIG_DEBUG_FS)
  438. struct dentry *vram;
  439. struct dentry *gtt;
  440. #endif
  441. /* buffer handling */
  442. const struct amdgpu_buffer_funcs *buffer_funcs;
  443. struct amdgpu_ring *buffer_funcs_ring;
  444. };
  445. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  446. uint64_t src_offset,
  447. uint64_t dst_offset,
  448. uint32_t byte_count,
  449. struct reservation_object *resv,
  450. struct amdgpu_fence **fence);
  451. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  452. struct amdgpu_bo_list_entry {
  453. struct amdgpu_bo *robj;
  454. struct ttm_validate_buffer tv;
  455. struct amdgpu_bo_va *bo_va;
  456. unsigned prefered_domains;
  457. unsigned allowed_domains;
  458. uint32_t priority;
  459. };
  460. struct amdgpu_bo_va_mapping {
  461. struct list_head list;
  462. struct interval_tree_node it;
  463. uint64_t offset;
  464. uint32_t flags;
  465. };
  466. /* bo virtual addresses in a specific vm */
  467. struct amdgpu_bo_va {
  468. /* protected by bo being reserved */
  469. struct list_head bo_list;
  470. struct fence *last_pt_update;
  471. unsigned ref_count;
  472. /* protected by vm mutex and spinlock */
  473. struct list_head vm_status;
  474. /* mappings for this bo_va */
  475. struct list_head invalids;
  476. struct list_head valids;
  477. /* constant after initialization */
  478. struct amdgpu_vm *vm;
  479. struct amdgpu_bo *bo;
  480. };
  481. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  482. struct amdgpu_bo {
  483. /* Protected by gem.mutex */
  484. struct list_head list;
  485. /* Protected by tbo.reserved */
  486. u32 initial_domain;
  487. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  488. struct ttm_placement placement;
  489. struct ttm_buffer_object tbo;
  490. struct ttm_bo_kmap_obj kmap;
  491. u64 flags;
  492. unsigned pin_count;
  493. void *kptr;
  494. u64 tiling_flags;
  495. u64 metadata_flags;
  496. void *metadata;
  497. u32 metadata_size;
  498. /* list of all virtual address to which this bo
  499. * is associated to
  500. */
  501. struct list_head va;
  502. /* Constant after initialization */
  503. struct amdgpu_device *adev;
  504. struct drm_gem_object gem_base;
  505. struct ttm_bo_kmap_obj dma_buf_vmap;
  506. pid_t pid;
  507. struct amdgpu_mn *mn;
  508. struct list_head mn_list;
  509. };
  510. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  511. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  512. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  513. struct drm_file *file_priv);
  514. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  515. struct drm_file *file_priv);
  516. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  517. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  518. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  519. struct dma_buf_attachment *attach,
  520. struct sg_table *sg);
  521. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  522. struct drm_gem_object *gobj,
  523. int flags);
  524. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  525. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  526. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  527. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  528. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  529. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  530. /* sub-allocation manager, it has to be protected by another lock.
  531. * By conception this is an helper for other part of the driver
  532. * like the indirect buffer or semaphore, which both have their
  533. * locking.
  534. *
  535. * Principe is simple, we keep a list of sub allocation in offset
  536. * order (first entry has offset == 0, last entry has the highest
  537. * offset).
  538. *
  539. * When allocating new object we first check if there is room at
  540. * the end total_size - (last_object_offset + last_object_size) >=
  541. * alloc_size. If so we allocate new object there.
  542. *
  543. * When there is not enough room at the end, we start waiting for
  544. * each sub object until we reach object_offset+object_size >=
  545. * alloc_size, this object then become the sub object we return.
  546. *
  547. * Alignment can't be bigger than page size.
  548. *
  549. * Hole are not considered for allocation to keep things simple.
  550. * Assumption is that there won't be hole (all object on same
  551. * alignment).
  552. */
  553. struct amdgpu_sa_manager {
  554. wait_queue_head_t wq;
  555. struct amdgpu_bo *bo;
  556. struct list_head *hole;
  557. struct list_head flist[AMDGPU_MAX_RINGS];
  558. struct list_head olist;
  559. unsigned size;
  560. uint64_t gpu_addr;
  561. void *cpu_ptr;
  562. uint32_t domain;
  563. uint32_t align;
  564. };
  565. struct amdgpu_sa_bo;
  566. /* sub-allocation buffer */
  567. struct amdgpu_sa_bo {
  568. struct list_head olist;
  569. struct list_head flist;
  570. struct amdgpu_sa_manager *manager;
  571. unsigned soffset;
  572. unsigned eoffset;
  573. struct amdgpu_fence *fence;
  574. };
  575. /*
  576. * GEM objects.
  577. */
  578. struct amdgpu_gem {
  579. struct mutex mutex;
  580. struct list_head objects;
  581. };
  582. int amdgpu_gem_init(struct amdgpu_device *adev);
  583. void amdgpu_gem_fini(struct amdgpu_device *adev);
  584. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  585. int alignment, u32 initial_domain,
  586. u64 flags, bool kernel,
  587. struct drm_gem_object **obj);
  588. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  589. struct drm_device *dev,
  590. struct drm_mode_create_dumb *args);
  591. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  592. struct drm_device *dev,
  593. uint32_t handle, uint64_t *offset_p);
  594. /*
  595. * Semaphores.
  596. */
  597. struct amdgpu_semaphore {
  598. struct amdgpu_sa_bo *sa_bo;
  599. signed waiters;
  600. uint64_t gpu_addr;
  601. };
  602. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  603. struct amdgpu_semaphore **semaphore);
  604. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  605. struct amdgpu_semaphore *semaphore);
  606. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  607. struct amdgpu_semaphore *semaphore);
  608. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  609. struct amdgpu_semaphore **semaphore,
  610. struct amdgpu_fence *fence);
  611. /*
  612. * Synchronization
  613. */
  614. struct amdgpu_sync {
  615. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  616. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  617. struct amdgpu_fence *last_vm_update;
  618. };
  619. void amdgpu_sync_create(struct amdgpu_sync *sync);
  620. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  621. struct fence *f);
  622. int amdgpu_sync_resv(struct amdgpu_device *adev,
  623. struct amdgpu_sync *sync,
  624. struct reservation_object *resv,
  625. void *owner);
  626. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  627. struct amdgpu_ring *ring);
  628. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  629. struct amdgpu_fence *fence);
  630. /*
  631. * GART structures, functions & helpers
  632. */
  633. struct amdgpu_mc;
  634. #define AMDGPU_GPU_PAGE_SIZE 4096
  635. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  636. #define AMDGPU_GPU_PAGE_SHIFT 12
  637. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  638. struct amdgpu_gart {
  639. dma_addr_t table_addr;
  640. struct amdgpu_bo *robj;
  641. void *ptr;
  642. unsigned num_gpu_pages;
  643. unsigned num_cpu_pages;
  644. unsigned table_size;
  645. struct page **pages;
  646. dma_addr_t *pages_addr;
  647. bool ready;
  648. const struct amdgpu_gart_funcs *gart_funcs;
  649. };
  650. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  651. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  652. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  653. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  654. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  655. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  656. int amdgpu_gart_init(struct amdgpu_device *adev);
  657. void amdgpu_gart_fini(struct amdgpu_device *adev);
  658. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  659. int pages);
  660. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  661. int pages, struct page **pagelist,
  662. dma_addr_t *dma_addr, uint32_t flags);
  663. /*
  664. * GPU MC structures, functions & helpers
  665. */
  666. struct amdgpu_mc {
  667. resource_size_t aper_size;
  668. resource_size_t aper_base;
  669. resource_size_t agp_base;
  670. /* for some chips with <= 32MB we need to lie
  671. * about vram size near mc fb location */
  672. u64 mc_vram_size;
  673. u64 visible_vram_size;
  674. u64 gtt_size;
  675. u64 gtt_start;
  676. u64 gtt_end;
  677. u64 vram_start;
  678. u64 vram_end;
  679. unsigned vram_width;
  680. u64 real_vram_size;
  681. int vram_mtrr;
  682. u64 gtt_base_align;
  683. u64 mc_mask;
  684. const struct firmware *fw; /* MC firmware */
  685. uint32_t fw_version;
  686. struct amdgpu_irq_src vm_fault;
  687. uint32_t vram_type;
  688. };
  689. /*
  690. * GPU doorbell structures, functions & helpers
  691. */
  692. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  693. {
  694. AMDGPU_DOORBELL_KIQ = 0x000,
  695. AMDGPU_DOORBELL_HIQ = 0x001,
  696. AMDGPU_DOORBELL_DIQ = 0x002,
  697. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  698. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  699. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  700. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  701. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  702. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  703. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  704. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  705. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  706. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  707. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  708. AMDGPU_DOORBELL_IH = 0x1E8,
  709. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  710. AMDGPU_DOORBELL_INVALID = 0xFFFF
  711. } AMDGPU_DOORBELL_ASSIGNMENT;
  712. struct amdgpu_doorbell {
  713. /* doorbell mmio */
  714. resource_size_t base;
  715. resource_size_t size;
  716. u32 __iomem *ptr;
  717. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  718. };
  719. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  720. phys_addr_t *aperture_base,
  721. size_t *aperture_size,
  722. size_t *start_offset);
  723. /*
  724. * IRQS.
  725. */
  726. struct amdgpu_flip_work {
  727. struct work_struct flip_work;
  728. struct work_struct unpin_work;
  729. struct amdgpu_device *adev;
  730. int crtc_id;
  731. uint64_t base;
  732. struct drm_pending_vblank_event *event;
  733. struct amdgpu_bo *old_rbo;
  734. struct fence *fence;
  735. };
  736. /*
  737. * CP & rings.
  738. */
  739. struct amdgpu_ib {
  740. struct amdgpu_sa_bo *sa_bo;
  741. uint32_t length_dw;
  742. uint64_t gpu_addr;
  743. uint32_t *ptr;
  744. struct amdgpu_ring *ring;
  745. struct amdgpu_fence *fence;
  746. struct amdgpu_user_fence *user;
  747. struct amdgpu_vm *vm;
  748. struct amdgpu_ctx *ctx;
  749. struct amdgpu_sync sync;
  750. uint32_t gds_base, gds_size;
  751. uint32_t gws_base, gws_size;
  752. uint32_t oa_base, oa_size;
  753. uint32_t flags;
  754. /* resulting sequence number */
  755. uint64_t sequence;
  756. };
  757. enum amdgpu_ring_type {
  758. AMDGPU_RING_TYPE_GFX,
  759. AMDGPU_RING_TYPE_COMPUTE,
  760. AMDGPU_RING_TYPE_SDMA,
  761. AMDGPU_RING_TYPE_UVD,
  762. AMDGPU_RING_TYPE_VCE
  763. };
  764. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  765. int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
  766. struct amdgpu_ring *ring,
  767. struct amdgpu_ib *ibs,
  768. unsigned num_ibs,
  769. int (*free_job)(struct amdgpu_cs_parser *),
  770. void *owner,
  771. struct fence **fence);
  772. struct amdgpu_ring {
  773. struct amdgpu_device *adev;
  774. const struct amdgpu_ring_funcs *funcs;
  775. struct amdgpu_fence_driver fence_drv;
  776. struct amd_gpu_scheduler *scheduler;
  777. spinlock_t fence_lock;
  778. struct mutex *ring_lock;
  779. struct amdgpu_bo *ring_obj;
  780. volatile uint32_t *ring;
  781. unsigned rptr_offs;
  782. u64 next_rptr_gpu_addr;
  783. volatile u32 *next_rptr_cpu_addr;
  784. unsigned wptr;
  785. unsigned wptr_old;
  786. unsigned ring_size;
  787. unsigned ring_free_dw;
  788. int count_dw;
  789. atomic_t last_rptr;
  790. atomic64_t last_activity;
  791. uint64_t gpu_addr;
  792. uint32_t align_mask;
  793. uint32_t ptr_mask;
  794. bool ready;
  795. u32 nop;
  796. u32 idx;
  797. u64 last_semaphore_signal_addr;
  798. u64 last_semaphore_wait_addr;
  799. u32 me;
  800. u32 pipe;
  801. u32 queue;
  802. struct amdgpu_bo *mqd_obj;
  803. u32 doorbell_index;
  804. bool use_doorbell;
  805. unsigned wptr_offs;
  806. unsigned next_rptr_offs;
  807. unsigned fence_offs;
  808. struct amdgpu_ctx *current_ctx;
  809. enum amdgpu_ring_type type;
  810. char name[16];
  811. bool is_pte_ring;
  812. };
  813. /*
  814. * VM
  815. */
  816. /* maximum number of VMIDs */
  817. #define AMDGPU_NUM_VM 16
  818. /* number of entries in page table */
  819. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  820. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  821. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  822. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  823. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  824. #define AMDGPU_PTE_VALID (1 << 0)
  825. #define AMDGPU_PTE_SYSTEM (1 << 1)
  826. #define AMDGPU_PTE_SNOOPED (1 << 2)
  827. /* VI only */
  828. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  829. #define AMDGPU_PTE_READABLE (1 << 5)
  830. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  831. /* PTE (Page Table Entry) fragment field for different page sizes */
  832. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  833. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  834. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  835. struct amdgpu_vm_pt {
  836. struct amdgpu_bo *bo;
  837. uint64_t addr;
  838. };
  839. struct amdgpu_vm_id {
  840. unsigned id;
  841. uint64_t pd_gpu_addr;
  842. /* last flushed PD/PT update */
  843. struct amdgpu_fence *flushed_updates;
  844. /* last use of vmid */
  845. struct amdgpu_fence *last_id_use;
  846. };
  847. struct amdgpu_vm {
  848. struct mutex mutex;
  849. struct rb_root va;
  850. /* protecting invalidated */
  851. spinlock_t status_lock;
  852. /* BOs moved, but not yet updated in the PT */
  853. struct list_head invalidated;
  854. /* BOs cleared in the PT because of a move */
  855. struct list_head cleared;
  856. /* BO mappings freed, but not yet updated in the PT */
  857. struct list_head freed;
  858. /* contains the page directory */
  859. struct amdgpu_bo *page_directory;
  860. unsigned max_pde_used;
  861. /* array of page tables, one for each page directory entry */
  862. struct amdgpu_vm_pt *page_tables;
  863. /* for id and flush management per ring */
  864. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  865. };
  866. struct amdgpu_vm_manager {
  867. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  868. uint32_t max_pfn;
  869. /* number of VMIDs */
  870. unsigned nvm;
  871. /* vram base address for page table entry */
  872. u64 vram_base_offset;
  873. /* is vm enabled? */
  874. bool enabled;
  875. /* for hw to save the PD addr on suspend/resume */
  876. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  877. /* vm pte handling */
  878. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  879. struct amdgpu_ring *vm_pte_funcs_ring;
  880. };
  881. /*
  882. * context related structures
  883. */
  884. #define AMDGPU_CTX_MAX_CS_PENDING 16
  885. struct amdgpu_ctx_ring {
  886. uint64_t sequence;
  887. struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
  888. struct amd_sched_entity entity;
  889. };
  890. struct amdgpu_ctx {
  891. struct kref refcount;
  892. struct amdgpu_device *adev;
  893. unsigned reset_counter;
  894. spinlock_t ring_lock;
  895. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  896. };
  897. struct amdgpu_ctx_mgr {
  898. struct amdgpu_device *adev;
  899. struct mutex lock;
  900. /* protected by lock */
  901. struct idr ctx_handles;
  902. };
  903. int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
  904. struct amdgpu_ctx *ctx);
  905. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
  906. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  907. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  908. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  909. struct fence *fence, uint64_t queued_seq);
  910. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  911. struct amdgpu_ring *ring, uint64_t seq);
  912. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  913. struct drm_file *filp);
  914. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  915. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  916. /*
  917. * file private structure
  918. */
  919. struct amdgpu_fpriv {
  920. struct amdgpu_vm vm;
  921. struct mutex bo_list_lock;
  922. struct idr bo_list_handles;
  923. struct amdgpu_ctx_mgr ctx_mgr;
  924. };
  925. /*
  926. * residency list
  927. */
  928. struct amdgpu_bo_list {
  929. struct mutex lock;
  930. struct amdgpu_bo *gds_obj;
  931. struct amdgpu_bo *gws_obj;
  932. struct amdgpu_bo *oa_obj;
  933. bool has_userptr;
  934. unsigned num_entries;
  935. struct amdgpu_bo_list_entry *array;
  936. };
  937. struct amdgpu_bo_list *
  938. amdgpu_bo_list_clone(struct amdgpu_bo_list *list);
  939. struct amdgpu_bo_list *
  940. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  941. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  942. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  943. /*
  944. * GFX stuff
  945. */
  946. #include "clearstate_defs.h"
  947. struct amdgpu_rlc {
  948. /* for power gating */
  949. struct amdgpu_bo *save_restore_obj;
  950. uint64_t save_restore_gpu_addr;
  951. volatile uint32_t *sr_ptr;
  952. const u32 *reg_list;
  953. u32 reg_list_size;
  954. /* for clear state */
  955. struct amdgpu_bo *clear_state_obj;
  956. uint64_t clear_state_gpu_addr;
  957. volatile uint32_t *cs_ptr;
  958. const struct cs_section_def *cs_data;
  959. u32 clear_state_size;
  960. /* for cp tables */
  961. struct amdgpu_bo *cp_table_obj;
  962. uint64_t cp_table_gpu_addr;
  963. volatile uint32_t *cp_table_ptr;
  964. u32 cp_table_size;
  965. };
  966. struct amdgpu_mec {
  967. struct amdgpu_bo *hpd_eop_obj;
  968. u64 hpd_eop_gpu_addr;
  969. u32 num_pipe;
  970. u32 num_mec;
  971. u32 num_queue;
  972. };
  973. /*
  974. * GPU scratch registers structures, functions & helpers
  975. */
  976. struct amdgpu_scratch {
  977. unsigned num_reg;
  978. uint32_t reg_base;
  979. bool free[32];
  980. uint32_t reg[32];
  981. };
  982. /*
  983. * GFX configurations
  984. */
  985. struct amdgpu_gca_config {
  986. unsigned max_shader_engines;
  987. unsigned max_tile_pipes;
  988. unsigned max_cu_per_sh;
  989. unsigned max_sh_per_se;
  990. unsigned max_backends_per_se;
  991. unsigned max_texture_channel_caches;
  992. unsigned max_gprs;
  993. unsigned max_gs_threads;
  994. unsigned max_hw_contexts;
  995. unsigned sc_prim_fifo_size_frontend;
  996. unsigned sc_prim_fifo_size_backend;
  997. unsigned sc_hiz_tile_fifo_size;
  998. unsigned sc_earlyz_tile_fifo_size;
  999. unsigned num_tile_pipes;
  1000. unsigned backend_enable_mask;
  1001. unsigned mem_max_burst_length_bytes;
  1002. unsigned mem_row_size_in_kb;
  1003. unsigned shader_engine_tile_size;
  1004. unsigned num_gpus;
  1005. unsigned multi_gpu_tile_size;
  1006. unsigned mc_arb_ramcfg;
  1007. unsigned gb_addr_config;
  1008. uint32_t tile_mode_array[32];
  1009. uint32_t macrotile_mode_array[16];
  1010. };
  1011. struct amdgpu_gfx {
  1012. struct mutex gpu_clock_mutex;
  1013. struct amdgpu_gca_config config;
  1014. struct amdgpu_rlc rlc;
  1015. struct amdgpu_mec mec;
  1016. struct amdgpu_scratch scratch;
  1017. const struct firmware *me_fw; /* ME firmware */
  1018. uint32_t me_fw_version;
  1019. const struct firmware *pfp_fw; /* PFP firmware */
  1020. uint32_t pfp_fw_version;
  1021. const struct firmware *ce_fw; /* CE firmware */
  1022. uint32_t ce_fw_version;
  1023. const struct firmware *rlc_fw; /* RLC firmware */
  1024. uint32_t rlc_fw_version;
  1025. const struct firmware *mec_fw; /* MEC firmware */
  1026. uint32_t mec_fw_version;
  1027. const struct firmware *mec2_fw; /* MEC2 firmware */
  1028. uint32_t mec2_fw_version;
  1029. uint32_t me_feature_version;
  1030. uint32_t ce_feature_version;
  1031. uint32_t pfp_feature_version;
  1032. uint32_t rlc_feature_version;
  1033. uint32_t mec_feature_version;
  1034. uint32_t mec2_feature_version;
  1035. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1036. unsigned num_gfx_rings;
  1037. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1038. unsigned num_compute_rings;
  1039. struct amdgpu_irq_src eop_irq;
  1040. struct amdgpu_irq_src priv_reg_irq;
  1041. struct amdgpu_irq_src priv_inst_irq;
  1042. /* gfx status */
  1043. uint32_t gfx_current_status;
  1044. /* sync signal for const engine */
  1045. unsigned ce_sync_offs;
  1046. /* ce ram size*/
  1047. unsigned ce_ram_size;
  1048. };
  1049. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1050. unsigned size, struct amdgpu_ib *ib);
  1051. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1052. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1053. struct amdgpu_ib *ib, void *owner);
  1054. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1055. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1056. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1057. /* Ring access between begin & end cannot sleep */
  1058. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1059. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1060. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1061. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1062. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1063. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1064. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1065. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1066. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1067. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1068. uint32_t **data);
  1069. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1070. unsigned size, uint32_t *data);
  1071. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1072. unsigned ring_size, u32 nop, u32 align_mask,
  1073. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1074. enum amdgpu_ring_type ring_type);
  1075. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1076. /*
  1077. * CS.
  1078. */
  1079. struct amdgpu_cs_chunk {
  1080. uint32_t chunk_id;
  1081. uint32_t length_dw;
  1082. uint32_t *kdata;
  1083. void __user *user_ptr;
  1084. };
  1085. struct amdgpu_cs_parser {
  1086. struct amdgpu_device *adev;
  1087. struct drm_file *filp;
  1088. struct amdgpu_ctx *ctx;
  1089. struct amdgpu_bo_list *bo_list;
  1090. /* chunks */
  1091. unsigned nchunks;
  1092. struct amdgpu_cs_chunk *chunks;
  1093. /* relocations */
  1094. struct amdgpu_bo_list_entry *vm_bos;
  1095. struct list_head validated;
  1096. struct amdgpu_ib *ibs;
  1097. uint32_t num_ibs;
  1098. struct ww_acquire_ctx ticket;
  1099. /* user fence */
  1100. struct amdgpu_user_fence uf;
  1101. struct amdgpu_ring *ring;
  1102. struct mutex job_lock;
  1103. struct work_struct job_work;
  1104. int (*prepare_job)(struct amdgpu_cs_parser *sched_job);
  1105. int (*run_job)(struct amdgpu_cs_parser *sched_job);
  1106. int (*free_job)(struct amdgpu_cs_parser *sched_job);
  1107. struct amd_sched_fence *s_fence;
  1108. };
  1109. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1110. {
  1111. return p->ibs[ib_idx].ptr[idx];
  1112. }
  1113. /*
  1114. * Writeback
  1115. */
  1116. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1117. struct amdgpu_wb {
  1118. struct amdgpu_bo *wb_obj;
  1119. volatile uint32_t *wb;
  1120. uint64_t gpu_addr;
  1121. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1122. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1123. };
  1124. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1125. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1126. /**
  1127. * struct amdgpu_pm - power management datas
  1128. * It keeps track of various data needed to take powermanagement decision.
  1129. */
  1130. enum amdgpu_pm_state_type {
  1131. /* not used for dpm */
  1132. POWER_STATE_TYPE_DEFAULT,
  1133. POWER_STATE_TYPE_POWERSAVE,
  1134. /* user selectable states */
  1135. POWER_STATE_TYPE_BATTERY,
  1136. POWER_STATE_TYPE_BALANCED,
  1137. POWER_STATE_TYPE_PERFORMANCE,
  1138. /* internal states */
  1139. POWER_STATE_TYPE_INTERNAL_UVD,
  1140. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1141. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1142. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1143. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1144. POWER_STATE_TYPE_INTERNAL_BOOT,
  1145. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1146. POWER_STATE_TYPE_INTERNAL_ACPI,
  1147. POWER_STATE_TYPE_INTERNAL_ULV,
  1148. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1149. };
  1150. enum amdgpu_int_thermal_type {
  1151. THERMAL_TYPE_NONE,
  1152. THERMAL_TYPE_EXTERNAL,
  1153. THERMAL_TYPE_EXTERNAL_GPIO,
  1154. THERMAL_TYPE_RV6XX,
  1155. THERMAL_TYPE_RV770,
  1156. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1157. THERMAL_TYPE_EVERGREEN,
  1158. THERMAL_TYPE_SUMO,
  1159. THERMAL_TYPE_NI,
  1160. THERMAL_TYPE_SI,
  1161. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1162. THERMAL_TYPE_CI,
  1163. THERMAL_TYPE_KV,
  1164. };
  1165. enum amdgpu_dpm_auto_throttle_src {
  1166. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1167. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1168. };
  1169. enum amdgpu_dpm_event_src {
  1170. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1171. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1172. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1173. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1174. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1175. };
  1176. #define AMDGPU_MAX_VCE_LEVELS 6
  1177. enum amdgpu_vce_level {
  1178. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1179. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1180. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1181. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1182. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1183. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1184. };
  1185. struct amdgpu_ps {
  1186. u32 caps; /* vbios flags */
  1187. u32 class; /* vbios flags */
  1188. u32 class2; /* vbios flags */
  1189. /* UVD clocks */
  1190. u32 vclk;
  1191. u32 dclk;
  1192. /* VCE clocks */
  1193. u32 evclk;
  1194. u32 ecclk;
  1195. bool vce_active;
  1196. enum amdgpu_vce_level vce_level;
  1197. /* asic priv */
  1198. void *ps_priv;
  1199. };
  1200. struct amdgpu_dpm_thermal {
  1201. /* thermal interrupt work */
  1202. struct work_struct work;
  1203. /* low temperature threshold */
  1204. int min_temp;
  1205. /* high temperature threshold */
  1206. int max_temp;
  1207. /* was last interrupt low to high or high to low */
  1208. bool high_to_low;
  1209. /* interrupt source */
  1210. struct amdgpu_irq_src irq;
  1211. };
  1212. enum amdgpu_clk_action
  1213. {
  1214. AMDGPU_SCLK_UP = 1,
  1215. AMDGPU_SCLK_DOWN
  1216. };
  1217. struct amdgpu_blacklist_clocks
  1218. {
  1219. u32 sclk;
  1220. u32 mclk;
  1221. enum amdgpu_clk_action action;
  1222. };
  1223. struct amdgpu_clock_and_voltage_limits {
  1224. u32 sclk;
  1225. u32 mclk;
  1226. u16 vddc;
  1227. u16 vddci;
  1228. };
  1229. struct amdgpu_clock_array {
  1230. u32 count;
  1231. u32 *values;
  1232. };
  1233. struct amdgpu_clock_voltage_dependency_entry {
  1234. u32 clk;
  1235. u16 v;
  1236. };
  1237. struct amdgpu_clock_voltage_dependency_table {
  1238. u32 count;
  1239. struct amdgpu_clock_voltage_dependency_entry *entries;
  1240. };
  1241. union amdgpu_cac_leakage_entry {
  1242. struct {
  1243. u16 vddc;
  1244. u32 leakage;
  1245. };
  1246. struct {
  1247. u16 vddc1;
  1248. u16 vddc2;
  1249. u16 vddc3;
  1250. };
  1251. };
  1252. struct amdgpu_cac_leakage_table {
  1253. u32 count;
  1254. union amdgpu_cac_leakage_entry *entries;
  1255. };
  1256. struct amdgpu_phase_shedding_limits_entry {
  1257. u16 voltage;
  1258. u32 sclk;
  1259. u32 mclk;
  1260. };
  1261. struct amdgpu_phase_shedding_limits_table {
  1262. u32 count;
  1263. struct amdgpu_phase_shedding_limits_entry *entries;
  1264. };
  1265. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1266. u32 vclk;
  1267. u32 dclk;
  1268. u16 v;
  1269. };
  1270. struct amdgpu_uvd_clock_voltage_dependency_table {
  1271. u8 count;
  1272. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1273. };
  1274. struct amdgpu_vce_clock_voltage_dependency_entry {
  1275. u32 ecclk;
  1276. u32 evclk;
  1277. u16 v;
  1278. };
  1279. struct amdgpu_vce_clock_voltage_dependency_table {
  1280. u8 count;
  1281. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1282. };
  1283. struct amdgpu_ppm_table {
  1284. u8 ppm_design;
  1285. u16 cpu_core_number;
  1286. u32 platform_tdp;
  1287. u32 small_ac_platform_tdp;
  1288. u32 platform_tdc;
  1289. u32 small_ac_platform_tdc;
  1290. u32 apu_tdp;
  1291. u32 dgpu_tdp;
  1292. u32 dgpu_ulv_power;
  1293. u32 tj_max;
  1294. };
  1295. struct amdgpu_cac_tdp_table {
  1296. u16 tdp;
  1297. u16 configurable_tdp;
  1298. u16 tdc;
  1299. u16 battery_power_limit;
  1300. u16 small_power_limit;
  1301. u16 low_cac_leakage;
  1302. u16 high_cac_leakage;
  1303. u16 maximum_power_delivery_limit;
  1304. };
  1305. struct amdgpu_dpm_dynamic_state {
  1306. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1307. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1308. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1309. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1310. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1311. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1312. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1313. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1314. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1315. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1316. struct amdgpu_clock_array valid_sclk_values;
  1317. struct amdgpu_clock_array valid_mclk_values;
  1318. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1319. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1320. u32 mclk_sclk_ratio;
  1321. u32 sclk_mclk_delta;
  1322. u16 vddc_vddci_delta;
  1323. u16 min_vddc_for_pcie_gen2;
  1324. struct amdgpu_cac_leakage_table cac_leakage_table;
  1325. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1326. struct amdgpu_ppm_table *ppm_table;
  1327. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1328. };
  1329. struct amdgpu_dpm_fan {
  1330. u16 t_min;
  1331. u16 t_med;
  1332. u16 t_high;
  1333. u16 pwm_min;
  1334. u16 pwm_med;
  1335. u16 pwm_high;
  1336. u8 t_hyst;
  1337. u32 cycle_delay;
  1338. u16 t_max;
  1339. u8 control_mode;
  1340. u16 default_max_fan_pwm;
  1341. u16 default_fan_output_sensitivity;
  1342. u16 fan_output_sensitivity;
  1343. bool ucode_fan_control;
  1344. };
  1345. enum amdgpu_pcie_gen {
  1346. AMDGPU_PCIE_GEN1 = 0,
  1347. AMDGPU_PCIE_GEN2 = 1,
  1348. AMDGPU_PCIE_GEN3 = 2,
  1349. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1350. };
  1351. enum amdgpu_dpm_forced_level {
  1352. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1353. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1354. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1355. };
  1356. struct amdgpu_vce_state {
  1357. /* vce clocks */
  1358. u32 evclk;
  1359. u32 ecclk;
  1360. /* gpu clocks */
  1361. u32 sclk;
  1362. u32 mclk;
  1363. u8 clk_idx;
  1364. u8 pstate;
  1365. };
  1366. struct amdgpu_dpm_funcs {
  1367. int (*get_temperature)(struct amdgpu_device *adev);
  1368. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1369. int (*set_power_state)(struct amdgpu_device *adev);
  1370. void (*post_set_power_state)(struct amdgpu_device *adev);
  1371. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1372. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1373. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1374. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1375. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1376. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1377. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1378. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1379. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1380. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1381. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1382. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1383. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1384. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1385. };
  1386. struct amdgpu_dpm {
  1387. struct amdgpu_ps *ps;
  1388. /* number of valid power states */
  1389. int num_ps;
  1390. /* current power state that is active */
  1391. struct amdgpu_ps *current_ps;
  1392. /* requested power state */
  1393. struct amdgpu_ps *requested_ps;
  1394. /* boot up power state */
  1395. struct amdgpu_ps *boot_ps;
  1396. /* default uvd power state */
  1397. struct amdgpu_ps *uvd_ps;
  1398. /* vce requirements */
  1399. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1400. enum amdgpu_vce_level vce_level;
  1401. enum amdgpu_pm_state_type state;
  1402. enum amdgpu_pm_state_type user_state;
  1403. u32 platform_caps;
  1404. u32 voltage_response_time;
  1405. u32 backbias_response_time;
  1406. void *priv;
  1407. u32 new_active_crtcs;
  1408. int new_active_crtc_count;
  1409. u32 current_active_crtcs;
  1410. int current_active_crtc_count;
  1411. struct amdgpu_dpm_dynamic_state dyn_state;
  1412. struct amdgpu_dpm_fan fan;
  1413. u32 tdp_limit;
  1414. u32 near_tdp_limit;
  1415. u32 near_tdp_limit_adjusted;
  1416. u32 sq_ramping_threshold;
  1417. u32 cac_leakage;
  1418. u16 tdp_od_limit;
  1419. u32 tdp_adjustment;
  1420. u16 load_line_slope;
  1421. bool power_control;
  1422. bool ac_power;
  1423. /* special states active */
  1424. bool thermal_active;
  1425. bool uvd_active;
  1426. bool vce_active;
  1427. /* thermal handling */
  1428. struct amdgpu_dpm_thermal thermal;
  1429. /* forced levels */
  1430. enum amdgpu_dpm_forced_level forced_level;
  1431. };
  1432. struct amdgpu_pm {
  1433. struct mutex mutex;
  1434. u32 current_sclk;
  1435. u32 current_mclk;
  1436. u32 default_sclk;
  1437. u32 default_mclk;
  1438. struct amdgpu_i2c_chan *i2c_bus;
  1439. /* internal thermal controller on rv6xx+ */
  1440. enum amdgpu_int_thermal_type int_thermal_type;
  1441. struct device *int_hwmon_dev;
  1442. /* fan control parameters */
  1443. bool no_fan;
  1444. u8 fan_pulses_per_revolution;
  1445. u8 fan_min_rpm;
  1446. u8 fan_max_rpm;
  1447. /* dpm */
  1448. bool dpm_enabled;
  1449. struct amdgpu_dpm dpm;
  1450. const struct firmware *fw; /* SMC firmware */
  1451. uint32_t fw_version;
  1452. const struct amdgpu_dpm_funcs *funcs;
  1453. };
  1454. /*
  1455. * UVD
  1456. */
  1457. #define AMDGPU_MAX_UVD_HANDLES 10
  1458. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1459. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1460. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1461. struct amdgpu_uvd {
  1462. struct amdgpu_bo *vcpu_bo;
  1463. void *cpu_addr;
  1464. uint64_t gpu_addr;
  1465. void *saved_bo;
  1466. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1467. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1468. struct delayed_work idle_work;
  1469. const struct firmware *fw; /* UVD firmware */
  1470. struct amdgpu_ring ring;
  1471. struct amdgpu_irq_src irq;
  1472. bool address_64_bit;
  1473. };
  1474. /*
  1475. * VCE
  1476. */
  1477. #define AMDGPU_MAX_VCE_HANDLES 16
  1478. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1479. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1480. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1481. struct amdgpu_vce {
  1482. struct amdgpu_bo *vcpu_bo;
  1483. uint64_t gpu_addr;
  1484. unsigned fw_version;
  1485. unsigned fb_version;
  1486. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1487. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1488. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1489. struct delayed_work idle_work;
  1490. const struct firmware *fw; /* VCE firmware */
  1491. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1492. struct amdgpu_irq_src irq;
  1493. unsigned harvest_config;
  1494. };
  1495. /*
  1496. * SDMA
  1497. */
  1498. struct amdgpu_sdma {
  1499. /* SDMA firmware */
  1500. const struct firmware *fw;
  1501. uint32_t fw_version;
  1502. uint32_t feature_version;
  1503. struct amdgpu_ring ring;
  1504. };
  1505. /*
  1506. * Firmware
  1507. */
  1508. struct amdgpu_firmware {
  1509. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1510. bool smu_load;
  1511. struct amdgpu_bo *fw_buf;
  1512. unsigned int fw_size;
  1513. };
  1514. /*
  1515. * Benchmarking
  1516. */
  1517. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1518. /*
  1519. * Testing
  1520. */
  1521. void amdgpu_test_moves(struct amdgpu_device *adev);
  1522. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1523. struct amdgpu_ring *cpA,
  1524. struct amdgpu_ring *cpB);
  1525. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1526. /*
  1527. * MMU Notifier
  1528. */
  1529. #if defined(CONFIG_MMU_NOTIFIER)
  1530. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1531. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1532. #else
  1533. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1534. {
  1535. return -ENODEV;
  1536. }
  1537. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1538. #endif
  1539. /*
  1540. * Debugfs
  1541. */
  1542. struct amdgpu_debugfs {
  1543. struct drm_info_list *files;
  1544. unsigned num_files;
  1545. };
  1546. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1547. struct drm_info_list *files,
  1548. unsigned nfiles);
  1549. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1550. #if defined(CONFIG_DEBUG_FS)
  1551. int amdgpu_debugfs_init(struct drm_minor *minor);
  1552. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1553. #endif
  1554. /*
  1555. * amdgpu smumgr functions
  1556. */
  1557. struct amdgpu_smumgr_funcs {
  1558. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1559. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1560. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1561. };
  1562. /*
  1563. * amdgpu smumgr
  1564. */
  1565. struct amdgpu_smumgr {
  1566. struct amdgpu_bo *toc_buf;
  1567. struct amdgpu_bo *smu_buf;
  1568. /* asic priv smu data */
  1569. void *priv;
  1570. spinlock_t smu_lock;
  1571. /* smumgr functions */
  1572. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1573. /* ucode loading complete flag */
  1574. uint32_t fw_flags;
  1575. };
  1576. /*
  1577. * ASIC specific register table accessible by UMD
  1578. */
  1579. struct amdgpu_allowed_register_entry {
  1580. uint32_t reg_offset;
  1581. bool untouched;
  1582. bool grbm_indexed;
  1583. };
  1584. struct amdgpu_cu_info {
  1585. uint32_t number; /* total active CU number */
  1586. uint32_t ao_cu_mask;
  1587. uint32_t bitmap[4][4];
  1588. };
  1589. /*
  1590. * ASIC specific functions.
  1591. */
  1592. struct amdgpu_asic_funcs {
  1593. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1594. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1595. u32 sh_num, u32 reg_offset, u32 *value);
  1596. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1597. int (*reset)(struct amdgpu_device *adev);
  1598. /* wait for mc_idle */
  1599. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1600. /* get the reference clock */
  1601. u32 (*get_xclk)(struct amdgpu_device *adev);
  1602. /* get the gpu clock counter */
  1603. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1604. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1605. /* MM block clocks */
  1606. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1607. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1608. };
  1609. /*
  1610. * IOCTL.
  1611. */
  1612. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1613. struct drm_file *filp);
  1614. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1615. struct drm_file *filp);
  1616. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1617. struct drm_file *filp);
  1618. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1619. struct drm_file *filp);
  1620. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1621. struct drm_file *filp);
  1622. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1623. struct drm_file *filp);
  1624. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1625. struct drm_file *filp);
  1626. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1627. struct drm_file *filp);
  1628. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1629. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1630. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1631. struct drm_file *filp);
  1632. /* VRAM scratch page for HDP bug, default vram page */
  1633. struct amdgpu_vram_scratch {
  1634. struct amdgpu_bo *robj;
  1635. volatile uint32_t *ptr;
  1636. u64 gpu_addr;
  1637. };
  1638. /*
  1639. * ACPI
  1640. */
  1641. struct amdgpu_atif_notification_cfg {
  1642. bool enabled;
  1643. int command_code;
  1644. };
  1645. struct amdgpu_atif_notifications {
  1646. bool display_switch;
  1647. bool expansion_mode_change;
  1648. bool thermal_state;
  1649. bool forced_power_state;
  1650. bool system_power_state;
  1651. bool display_conf_change;
  1652. bool px_gfx_switch;
  1653. bool brightness_change;
  1654. bool dgpu_display_event;
  1655. };
  1656. struct amdgpu_atif_functions {
  1657. bool system_params;
  1658. bool sbios_requests;
  1659. bool select_active_disp;
  1660. bool lid_state;
  1661. bool get_tv_standard;
  1662. bool set_tv_standard;
  1663. bool get_panel_expansion_mode;
  1664. bool set_panel_expansion_mode;
  1665. bool temperature_change;
  1666. bool graphics_device_types;
  1667. };
  1668. struct amdgpu_atif {
  1669. struct amdgpu_atif_notifications notifications;
  1670. struct amdgpu_atif_functions functions;
  1671. struct amdgpu_atif_notification_cfg notification_cfg;
  1672. struct amdgpu_encoder *encoder_for_bl;
  1673. };
  1674. struct amdgpu_atcs_functions {
  1675. bool get_ext_state;
  1676. bool pcie_perf_req;
  1677. bool pcie_dev_rdy;
  1678. bool pcie_bus_width;
  1679. };
  1680. struct amdgpu_atcs {
  1681. struct amdgpu_atcs_functions functions;
  1682. };
  1683. /*
  1684. * CGS
  1685. */
  1686. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1687. void amdgpu_cgs_destroy_device(void *cgs_device);
  1688. /*
  1689. * Core structure, functions and helpers.
  1690. */
  1691. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1692. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1693. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1694. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1695. struct amdgpu_ip_block_status {
  1696. bool valid;
  1697. bool sw;
  1698. bool hw;
  1699. };
  1700. struct amdgpu_device {
  1701. struct device *dev;
  1702. struct drm_device *ddev;
  1703. struct pci_dev *pdev;
  1704. struct rw_semaphore exclusive_lock;
  1705. /* ASIC */
  1706. enum amd_asic_type asic_type;
  1707. uint32_t family;
  1708. uint32_t rev_id;
  1709. uint32_t external_rev_id;
  1710. unsigned long flags;
  1711. int usec_timeout;
  1712. const struct amdgpu_asic_funcs *asic_funcs;
  1713. bool shutdown;
  1714. bool suspend;
  1715. bool need_dma32;
  1716. bool accel_working;
  1717. bool needs_reset;
  1718. struct work_struct reset_work;
  1719. struct notifier_block acpi_nb;
  1720. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1721. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1722. unsigned debugfs_count;
  1723. #if defined(CONFIG_DEBUG_FS)
  1724. struct dentry *debugfs_regs;
  1725. #endif
  1726. struct amdgpu_atif atif;
  1727. struct amdgpu_atcs atcs;
  1728. struct mutex srbm_mutex;
  1729. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1730. struct mutex grbm_idx_mutex;
  1731. struct dev_pm_domain vga_pm_domain;
  1732. bool have_disp_power_ref;
  1733. /* BIOS */
  1734. uint8_t *bios;
  1735. bool is_atom_bios;
  1736. uint16_t bios_header_start;
  1737. struct amdgpu_bo *stollen_vga_memory;
  1738. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1739. /* Register/doorbell mmio */
  1740. resource_size_t rmmio_base;
  1741. resource_size_t rmmio_size;
  1742. void __iomem *rmmio;
  1743. /* protects concurrent MM_INDEX/DATA based register access */
  1744. spinlock_t mmio_idx_lock;
  1745. /* protects concurrent SMC based register access */
  1746. spinlock_t smc_idx_lock;
  1747. amdgpu_rreg_t smc_rreg;
  1748. amdgpu_wreg_t smc_wreg;
  1749. /* protects concurrent PCIE register access */
  1750. spinlock_t pcie_idx_lock;
  1751. amdgpu_rreg_t pcie_rreg;
  1752. amdgpu_wreg_t pcie_wreg;
  1753. /* protects concurrent UVD register access */
  1754. spinlock_t uvd_ctx_idx_lock;
  1755. amdgpu_rreg_t uvd_ctx_rreg;
  1756. amdgpu_wreg_t uvd_ctx_wreg;
  1757. /* protects concurrent DIDT register access */
  1758. spinlock_t didt_idx_lock;
  1759. amdgpu_rreg_t didt_rreg;
  1760. amdgpu_wreg_t didt_wreg;
  1761. /* protects concurrent ENDPOINT (audio) register access */
  1762. spinlock_t audio_endpt_idx_lock;
  1763. amdgpu_block_rreg_t audio_endpt_rreg;
  1764. amdgpu_block_wreg_t audio_endpt_wreg;
  1765. void __iomem *rio_mem;
  1766. resource_size_t rio_mem_size;
  1767. struct amdgpu_doorbell doorbell;
  1768. /* clock/pll info */
  1769. struct amdgpu_clock clock;
  1770. /* MC */
  1771. struct amdgpu_mc mc;
  1772. struct amdgpu_gart gart;
  1773. struct amdgpu_dummy_page dummy_page;
  1774. struct amdgpu_vm_manager vm_manager;
  1775. /* memory management */
  1776. struct amdgpu_mman mman;
  1777. struct amdgpu_gem gem;
  1778. struct amdgpu_vram_scratch vram_scratch;
  1779. struct amdgpu_wb wb;
  1780. atomic64_t vram_usage;
  1781. atomic64_t vram_vis_usage;
  1782. atomic64_t gtt_usage;
  1783. atomic64_t num_bytes_moved;
  1784. atomic_t gpu_reset_counter;
  1785. /* display */
  1786. struct amdgpu_mode_info mode_info;
  1787. struct work_struct hotplug_work;
  1788. struct amdgpu_irq_src crtc_irq;
  1789. struct amdgpu_irq_src pageflip_irq;
  1790. struct amdgpu_irq_src hpd_irq;
  1791. /* rings */
  1792. unsigned fence_context;
  1793. struct mutex ring_lock;
  1794. unsigned num_rings;
  1795. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1796. bool ib_pool_ready;
  1797. struct amdgpu_sa_manager ring_tmp_bo;
  1798. /* interrupts */
  1799. struct amdgpu_irq irq;
  1800. /* dpm */
  1801. struct amdgpu_pm pm;
  1802. u32 cg_flags;
  1803. u32 pg_flags;
  1804. /* amdgpu smumgr */
  1805. struct amdgpu_smumgr smu;
  1806. /* gfx */
  1807. struct amdgpu_gfx gfx;
  1808. /* sdma */
  1809. struct amdgpu_sdma sdma[2];
  1810. struct amdgpu_irq_src sdma_trap_irq;
  1811. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1812. /* uvd */
  1813. bool has_uvd;
  1814. struct amdgpu_uvd uvd;
  1815. /* vce */
  1816. struct amdgpu_vce vce;
  1817. /* firmwares */
  1818. struct amdgpu_firmware firmware;
  1819. /* GDS */
  1820. struct amdgpu_gds gds;
  1821. const struct amdgpu_ip_block_version *ip_blocks;
  1822. int num_ip_blocks;
  1823. struct amdgpu_ip_block_status *ip_block_status;
  1824. struct mutex mn_lock;
  1825. DECLARE_HASHTABLE(mn_hash, 7);
  1826. /* tracking pinned memory */
  1827. u64 vram_pin_size;
  1828. u64 gart_pin_size;
  1829. /* amdkfd interface */
  1830. struct kfd_dev *kfd;
  1831. /* kernel conext for IB submission */
  1832. struct amdgpu_ctx kernel_ctx;
  1833. };
  1834. bool amdgpu_device_is_px(struct drm_device *dev);
  1835. int amdgpu_device_init(struct amdgpu_device *adev,
  1836. struct drm_device *ddev,
  1837. struct pci_dev *pdev,
  1838. uint32_t flags);
  1839. void amdgpu_device_fini(struct amdgpu_device *adev);
  1840. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1841. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1842. bool always_indirect);
  1843. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1844. bool always_indirect);
  1845. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1846. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1847. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1848. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1849. /*
  1850. * Cast helper
  1851. */
  1852. extern const struct fence_ops amdgpu_fence_ops;
  1853. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1854. {
  1855. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1856. if (__f->base.ops == &amdgpu_fence_ops)
  1857. return __f;
  1858. return NULL;
  1859. }
  1860. /*
  1861. * Registers read & write functions.
  1862. */
  1863. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1864. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1865. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1866. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1867. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1868. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1869. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1870. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1871. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1872. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1873. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1874. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1875. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1876. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1877. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1878. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1879. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1880. #define WREG32_P(reg, val, mask) \
  1881. do { \
  1882. uint32_t tmp_ = RREG32(reg); \
  1883. tmp_ &= (mask); \
  1884. tmp_ |= ((val) & ~(mask)); \
  1885. WREG32(reg, tmp_); \
  1886. } while (0)
  1887. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1888. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1889. #define WREG32_PLL_P(reg, val, mask) \
  1890. do { \
  1891. uint32_t tmp_ = RREG32_PLL(reg); \
  1892. tmp_ &= (mask); \
  1893. tmp_ |= ((val) & ~(mask)); \
  1894. WREG32_PLL(reg, tmp_); \
  1895. } while (0)
  1896. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1897. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1898. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1899. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1900. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1901. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1902. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1903. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1904. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1905. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1906. #define REG_GET_FIELD(value, reg, field) \
  1907. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1908. /*
  1909. * BIOS helpers.
  1910. */
  1911. #define RBIOS8(i) (adev->bios[i])
  1912. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1913. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1914. /*
  1915. * RING helpers.
  1916. */
  1917. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1918. {
  1919. if (ring->count_dw <= 0)
  1920. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1921. ring->ring[ring->wptr++] = v;
  1922. ring->wptr &= ring->ptr_mask;
  1923. ring->count_dw--;
  1924. ring->ring_free_dw--;
  1925. }
  1926. /*
  1927. * ASICs macro.
  1928. */
  1929. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1930. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1931. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1932. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1933. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1934. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1935. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1936. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1937. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1938. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1939. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1940. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1941. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1942. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1943. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1944. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1945. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1946. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1947. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1948. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1949. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1950. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1951. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1952. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1953. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1954. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1955. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1956. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1957. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1958. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1959. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1960. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1961. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1962. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1963. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1964. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1965. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1966. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1967. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1968. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1969. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1970. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1971. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1972. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1973. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1974. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1975. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1976. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1977. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1978. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1979. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1980. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1981. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1982. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1983. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1984. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1985. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1986. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1987. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1988. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1989. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1990. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1991. #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
  1992. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1993. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1994. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1995. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1996. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1997. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1998. /* Common functions */
  1999. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2000. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2001. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2002. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2003. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  2004. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  2005. struct drm_file *filp,
  2006. struct amdgpu_ctx *ctx,
  2007. struct amdgpu_ib *ibs,
  2008. uint32_t num_ibs);
  2009. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2010. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2011. u32 ip_instance, u32 ring,
  2012. struct amdgpu_ring **out_ring);
  2013. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2014. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2015. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2016. uint32_t flags);
  2017. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2018. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2019. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2020. struct ttm_mem_reg *mem);
  2021. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2022. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2023. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2024. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2025. const u32 *registers,
  2026. const u32 array_size);
  2027. bool amdgpu_device_is_px(struct drm_device *dev);
  2028. /* atpx handler */
  2029. #if defined(CONFIG_VGA_SWITCHEROO)
  2030. void amdgpu_register_atpx_handler(void);
  2031. void amdgpu_unregister_atpx_handler(void);
  2032. #else
  2033. static inline void amdgpu_register_atpx_handler(void) {}
  2034. static inline void amdgpu_unregister_atpx_handler(void) {}
  2035. #endif
  2036. /*
  2037. * KMS
  2038. */
  2039. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2040. extern int amdgpu_max_kms_ioctl;
  2041. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2042. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2043. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2044. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2045. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2046. struct drm_file *file_priv);
  2047. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2048. struct drm_file *file_priv);
  2049. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2050. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2051. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  2052. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  2053. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  2054. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  2055. int *max_error,
  2056. struct timeval *vblank_time,
  2057. unsigned flags);
  2058. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2059. unsigned long arg);
  2060. /*
  2061. * vm
  2062. */
  2063. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2064. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2065. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  2066. struct amdgpu_vm *vm,
  2067. struct list_head *head);
  2068. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  2069. struct amdgpu_sync *sync);
  2070. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2071. struct amdgpu_vm *vm,
  2072. struct amdgpu_fence *updates);
  2073. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2074. struct amdgpu_vm *vm,
  2075. struct amdgpu_fence *fence);
  2076. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2077. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2078. struct amdgpu_vm *vm);
  2079. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2080. struct amdgpu_vm *vm);
  2081. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2082. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2083. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2084. struct amdgpu_bo_va *bo_va,
  2085. struct ttm_mem_reg *mem);
  2086. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2087. struct amdgpu_bo *bo);
  2088. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2089. struct amdgpu_bo *bo);
  2090. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2091. struct amdgpu_vm *vm,
  2092. struct amdgpu_bo *bo);
  2093. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2094. struct amdgpu_bo_va *bo_va,
  2095. uint64_t addr, uint64_t offset,
  2096. uint64_t size, uint32_t flags);
  2097. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2098. struct amdgpu_bo_va *bo_va,
  2099. uint64_t addr);
  2100. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2101. struct amdgpu_bo_va *bo_va);
  2102. /*
  2103. * functions used by amdgpu_encoder.c
  2104. */
  2105. struct amdgpu_afmt_acr {
  2106. u32 clock;
  2107. int n_32khz;
  2108. int cts_32khz;
  2109. int n_44_1khz;
  2110. int cts_44_1khz;
  2111. int n_48khz;
  2112. int cts_48khz;
  2113. };
  2114. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2115. /* amdgpu_acpi.c */
  2116. #if defined(CONFIG_ACPI)
  2117. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2118. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2119. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2120. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2121. u8 perf_req, bool advertise);
  2122. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2123. #else
  2124. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2125. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2126. #endif
  2127. struct amdgpu_bo_va_mapping *
  2128. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2129. uint64_t addr, struct amdgpu_bo **bo);
  2130. #include "amdgpu_object.h"
  2131. #endif