amdgpu_ttm.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <ttm/ttm_page_alloc.h>
  37. #include <ttm/ttm_memory.h>
  38. #include <drm/drmP.h>
  39. #include <drm/amdgpu_drm.h>
  40. #include <linux/seq_file.h>
  41. #include <linux/slab.h>
  42. #include <linux/swiotlb.h>
  43. #include <linux/swap.h>
  44. #include <linux/pagemap.h>
  45. #include <linux/debugfs.h>
  46. #include "amdgpu.h"
  47. #include "bif/bif_4_1_d.h"
  48. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  49. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  50. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  51. static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
  52. {
  53. struct amdgpu_mman *mman;
  54. struct amdgpu_device *adev;
  55. mman = container_of(bdev, struct amdgpu_mman, bdev);
  56. adev = container_of(mman, struct amdgpu_device, mman);
  57. return adev;
  58. }
  59. /*
  60. * Global memory.
  61. */
  62. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  63. {
  64. return ttm_mem_global_init(ref->object);
  65. }
  66. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  67. {
  68. ttm_mem_global_release(ref->object);
  69. }
  70. int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  71. {
  72. struct drm_global_reference *global_ref;
  73. struct amdgpu_ring *ring;
  74. struct amd_sched_rq *rq;
  75. int r;
  76. adev->mman.mem_global_referenced = false;
  77. global_ref = &adev->mman.mem_global_ref;
  78. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  79. global_ref->size = sizeof(struct ttm_mem_global);
  80. global_ref->init = &amdgpu_ttm_mem_global_init;
  81. global_ref->release = &amdgpu_ttm_mem_global_release;
  82. r = drm_global_item_ref(global_ref);
  83. if (r) {
  84. DRM_ERROR("Failed setting up TTM memory accounting "
  85. "subsystem.\n");
  86. goto error_mem;
  87. }
  88. adev->mman.bo_global_ref.mem_glob =
  89. adev->mman.mem_global_ref.object;
  90. global_ref = &adev->mman.bo_global_ref.ref;
  91. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  92. global_ref->size = sizeof(struct ttm_bo_global);
  93. global_ref->init = &ttm_bo_global_init;
  94. global_ref->release = &ttm_bo_global_release;
  95. r = drm_global_item_ref(global_ref);
  96. if (r) {
  97. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  98. goto error_bo;
  99. }
  100. ring = adev->mman.buffer_funcs_ring;
  101. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
  102. r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
  103. rq, amdgpu_sched_jobs);
  104. if (r) {
  105. DRM_ERROR("Failed setting up TTM BO move run queue.\n");
  106. goto error_entity;
  107. }
  108. adev->mman.mem_global_referenced = true;
  109. return 0;
  110. error_entity:
  111. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  112. error_bo:
  113. drm_global_item_unref(&adev->mman.mem_global_ref);
  114. error_mem:
  115. return r;
  116. }
  117. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  118. {
  119. if (adev->mman.mem_global_referenced) {
  120. amd_sched_entity_fini(adev->mman.entity.sched,
  121. &adev->mman.entity);
  122. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  123. drm_global_item_unref(&adev->mman.mem_global_ref);
  124. adev->mman.mem_global_referenced = false;
  125. }
  126. }
  127. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  128. {
  129. return 0;
  130. }
  131. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  132. struct ttm_mem_type_manager *man)
  133. {
  134. struct amdgpu_device *adev;
  135. adev = amdgpu_get_adev(bdev);
  136. switch (type) {
  137. case TTM_PL_SYSTEM:
  138. /* System memory */
  139. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  140. man->available_caching = TTM_PL_MASK_CACHING;
  141. man->default_caching = TTM_PL_FLAG_CACHED;
  142. break;
  143. case TTM_PL_TT:
  144. man->func = &amdgpu_gtt_mgr_func;
  145. man->gpu_offset = adev->mc.gtt_start;
  146. man->available_caching = TTM_PL_MASK_CACHING;
  147. man->default_caching = TTM_PL_FLAG_CACHED;
  148. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  149. break;
  150. case TTM_PL_VRAM:
  151. /* "On-card" video ram */
  152. man->func = &ttm_bo_manager_func;
  153. man->gpu_offset = adev->mc.vram_start;
  154. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  155. TTM_MEMTYPE_FLAG_MAPPABLE;
  156. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  157. man->default_caching = TTM_PL_FLAG_WC;
  158. break;
  159. case AMDGPU_PL_GDS:
  160. case AMDGPU_PL_GWS:
  161. case AMDGPU_PL_OA:
  162. /* On-chip GDS memory*/
  163. man->func = &ttm_bo_manager_func;
  164. man->gpu_offset = 0;
  165. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED;
  167. man->default_caching = TTM_PL_FLAG_UNCACHED;
  168. break;
  169. default:
  170. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  171. return -EINVAL;
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  176. struct ttm_placement *placement)
  177. {
  178. struct amdgpu_bo *abo;
  179. static struct ttm_place placements = {
  180. .fpfn = 0,
  181. .lpfn = 0,
  182. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  183. };
  184. unsigned i;
  185. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. abo = container_of(bo, struct amdgpu_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (abo->adev->mman.buffer_funcs_ring->ready == false) {
  196. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  197. } else {
  198. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  199. for (i = 0; i < abo->placement.num_placement; ++i) {
  200. if (!(abo->placements[i].flags &
  201. TTM_PL_FLAG_TT))
  202. continue;
  203. if (abo->placements[i].lpfn)
  204. continue;
  205. /* set an upper limit to force directly
  206. * allocating address space for the BO.
  207. */
  208. abo->placements[i].lpfn =
  209. abo->adev->mc.gtt_size >> PAGE_SHIFT;
  210. }
  211. }
  212. break;
  213. case TTM_PL_TT:
  214. default:
  215. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  216. }
  217. *placement = abo->placement;
  218. }
  219. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  220. {
  221. struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
  222. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  223. return -EPERM;
  224. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  225. filp->private_data);
  226. }
  227. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  228. struct ttm_mem_reg *new_mem)
  229. {
  230. struct ttm_mem_reg *old_mem = &bo->mem;
  231. BUG_ON(old_mem->mm_node != NULL);
  232. *old_mem = *new_mem;
  233. new_mem->mm_node = NULL;
  234. }
  235. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  236. bool evict, bool no_wait_gpu,
  237. struct ttm_mem_reg *new_mem,
  238. struct ttm_mem_reg *old_mem)
  239. {
  240. struct amdgpu_device *adev;
  241. struct amdgpu_ring *ring;
  242. uint64_t old_start, new_start;
  243. struct dma_fence *fence;
  244. int r;
  245. adev = amdgpu_get_adev(bo->bdev);
  246. ring = adev->mman.buffer_funcs_ring;
  247. switch (old_mem->mem_type) {
  248. case TTM_PL_TT:
  249. r = amdgpu_ttm_bind(bo, old_mem);
  250. if (r)
  251. return r;
  252. case TTM_PL_VRAM:
  253. old_start = (u64)old_mem->start << PAGE_SHIFT;
  254. old_start += bo->bdev->man[old_mem->mem_type].gpu_offset;
  255. break;
  256. default:
  257. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  258. return -EINVAL;
  259. }
  260. switch (new_mem->mem_type) {
  261. case TTM_PL_TT:
  262. r = amdgpu_ttm_bind(bo, new_mem);
  263. if (r)
  264. return r;
  265. case TTM_PL_VRAM:
  266. new_start = (u64)new_mem->start << PAGE_SHIFT;
  267. new_start += bo->bdev->man[new_mem->mem_type].gpu_offset;
  268. break;
  269. default:
  270. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  271. return -EINVAL;
  272. }
  273. if (!ring->ready) {
  274. DRM_ERROR("Trying to move memory with ring turned off.\n");
  275. return -EINVAL;
  276. }
  277. BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
  278. r = amdgpu_copy_buffer(ring, old_start, new_start,
  279. new_mem->num_pages * PAGE_SIZE, /* bytes */
  280. bo->resv, &fence, false);
  281. if (r)
  282. return r;
  283. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  284. dma_fence_put(fence);
  285. return r;
  286. }
  287. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
  288. bool evict, bool interruptible,
  289. bool no_wait_gpu,
  290. struct ttm_mem_reg *new_mem)
  291. {
  292. struct amdgpu_device *adev;
  293. struct ttm_mem_reg *old_mem = &bo->mem;
  294. struct ttm_mem_reg tmp_mem;
  295. struct ttm_place placements;
  296. struct ttm_placement placement;
  297. int r;
  298. adev = amdgpu_get_adev(bo->bdev);
  299. tmp_mem = *new_mem;
  300. tmp_mem.mm_node = NULL;
  301. placement.num_placement = 1;
  302. placement.placement = &placements;
  303. placement.num_busy_placement = 1;
  304. placement.busy_placement = &placements;
  305. placements.fpfn = 0;
  306. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  307. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  308. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  309. interruptible, no_wait_gpu);
  310. if (unlikely(r)) {
  311. return r;
  312. }
  313. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  314. if (unlikely(r)) {
  315. goto out_cleanup;
  316. }
  317. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  318. if (unlikely(r)) {
  319. goto out_cleanup;
  320. }
  321. r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
  322. if (unlikely(r)) {
  323. goto out_cleanup;
  324. }
  325. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
  326. out_cleanup:
  327. ttm_bo_mem_put(bo, &tmp_mem);
  328. return r;
  329. }
  330. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
  331. bool evict, bool interruptible,
  332. bool no_wait_gpu,
  333. struct ttm_mem_reg *new_mem)
  334. {
  335. struct amdgpu_device *adev;
  336. struct ttm_mem_reg *old_mem = &bo->mem;
  337. struct ttm_mem_reg tmp_mem;
  338. struct ttm_placement placement;
  339. struct ttm_place placements;
  340. int r;
  341. adev = amdgpu_get_adev(bo->bdev);
  342. tmp_mem = *new_mem;
  343. tmp_mem.mm_node = NULL;
  344. placement.num_placement = 1;
  345. placement.placement = &placements;
  346. placement.num_busy_placement = 1;
  347. placement.busy_placement = &placements;
  348. placements.fpfn = 0;
  349. placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
  350. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  351. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  352. interruptible, no_wait_gpu);
  353. if (unlikely(r)) {
  354. return r;
  355. }
  356. r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
  357. if (unlikely(r)) {
  358. goto out_cleanup;
  359. }
  360. r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
  361. if (unlikely(r)) {
  362. goto out_cleanup;
  363. }
  364. out_cleanup:
  365. ttm_bo_mem_put(bo, &tmp_mem);
  366. return r;
  367. }
  368. static int amdgpu_bo_move(struct ttm_buffer_object *bo,
  369. bool evict, bool interruptible,
  370. bool no_wait_gpu,
  371. struct ttm_mem_reg *new_mem)
  372. {
  373. struct amdgpu_device *adev;
  374. struct amdgpu_bo *abo;
  375. struct ttm_mem_reg *old_mem = &bo->mem;
  376. int r;
  377. /* Can't move a pinned BO */
  378. abo = container_of(bo, struct amdgpu_bo, tbo);
  379. if (WARN_ON_ONCE(abo->pin_count > 0))
  380. return -EINVAL;
  381. adev = amdgpu_get_adev(bo->bdev);
  382. /* remember the eviction */
  383. if (evict)
  384. atomic64_inc(&adev->num_evictions);
  385. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  386. amdgpu_move_null(bo, new_mem);
  387. return 0;
  388. }
  389. if ((old_mem->mem_type == TTM_PL_TT &&
  390. new_mem->mem_type == TTM_PL_SYSTEM) ||
  391. (old_mem->mem_type == TTM_PL_SYSTEM &&
  392. new_mem->mem_type == TTM_PL_TT)) {
  393. /* bind is enough */
  394. amdgpu_move_null(bo, new_mem);
  395. return 0;
  396. }
  397. if (adev->mman.buffer_funcs == NULL ||
  398. adev->mman.buffer_funcs_ring == NULL ||
  399. !adev->mman.buffer_funcs_ring->ready) {
  400. /* use memcpy */
  401. goto memcpy;
  402. }
  403. if (old_mem->mem_type == TTM_PL_VRAM &&
  404. new_mem->mem_type == TTM_PL_SYSTEM) {
  405. r = amdgpu_move_vram_ram(bo, evict, interruptible,
  406. no_wait_gpu, new_mem);
  407. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  408. new_mem->mem_type == TTM_PL_VRAM) {
  409. r = amdgpu_move_ram_vram(bo, evict, interruptible,
  410. no_wait_gpu, new_mem);
  411. } else {
  412. r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
  413. }
  414. if (r) {
  415. memcpy:
  416. r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
  417. if (r) {
  418. return r;
  419. }
  420. }
  421. /* update statistics */
  422. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  423. return 0;
  424. }
  425. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  426. {
  427. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  428. struct amdgpu_device *adev = amdgpu_get_adev(bdev);
  429. mem->bus.addr = NULL;
  430. mem->bus.offset = 0;
  431. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  432. mem->bus.base = 0;
  433. mem->bus.is_iomem = false;
  434. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  435. return -EINVAL;
  436. switch (mem->mem_type) {
  437. case TTM_PL_SYSTEM:
  438. /* system memory */
  439. return 0;
  440. case TTM_PL_TT:
  441. break;
  442. case TTM_PL_VRAM:
  443. mem->bus.offset = mem->start << PAGE_SHIFT;
  444. /* check if it's visible */
  445. if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
  446. return -EINVAL;
  447. mem->bus.base = adev->mc.aper_base;
  448. mem->bus.is_iomem = true;
  449. #ifdef __alpha__
  450. /*
  451. * Alpha: use bus.addr to hold the ioremap() return,
  452. * so we can modify bus.base below.
  453. */
  454. if (mem->placement & TTM_PL_FLAG_WC)
  455. mem->bus.addr =
  456. ioremap_wc(mem->bus.base + mem->bus.offset,
  457. mem->bus.size);
  458. else
  459. mem->bus.addr =
  460. ioremap_nocache(mem->bus.base + mem->bus.offset,
  461. mem->bus.size);
  462. /*
  463. * Alpha: Use just the bus offset plus
  464. * the hose/domain memory base for bus.base.
  465. * It then can be used to build PTEs for VRAM
  466. * access, as done in ttm_bo_vm_fault().
  467. */
  468. mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
  469. adev->ddev->hose->dense_mem_base;
  470. #endif
  471. break;
  472. default:
  473. return -EINVAL;
  474. }
  475. return 0;
  476. }
  477. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  478. {
  479. }
  480. /*
  481. * TTM backend functions.
  482. */
  483. struct amdgpu_ttm_gup_task_list {
  484. struct list_head list;
  485. struct task_struct *task;
  486. };
  487. struct amdgpu_ttm_tt {
  488. struct ttm_dma_tt ttm;
  489. struct amdgpu_device *adev;
  490. u64 offset;
  491. uint64_t userptr;
  492. struct mm_struct *usermm;
  493. uint32_t userflags;
  494. spinlock_t guptasklock;
  495. struct list_head guptasks;
  496. atomic_t mmu_invalidations;
  497. struct list_head list;
  498. };
  499. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  500. {
  501. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  502. unsigned int flags = 0;
  503. unsigned pinned = 0;
  504. int r;
  505. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  506. flags |= FOLL_WRITE;
  507. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  508. /* check that we only use anonymous memory
  509. to prevent problems with writeback */
  510. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  511. struct vm_area_struct *vma;
  512. vma = find_vma(gtt->usermm, gtt->userptr);
  513. if (!vma || vma->vm_file || vma->vm_end < end)
  514. return -EPERM;
  515. }
  516. do {
  517. unsigned num_pages = ttm->num_pages - pinned;
  518. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  519. struct page **p = pages + pinned;
  520. struct amdgpu_ttm_gup_task_list guptask;
  521. guptask.task = current;
  522. spin_lock(&gtt->guptasklock);
  523. list_add(&guptask.list, &gtt->guptasks);
  524. spin_unlock(&gtt->guptasklock);
  525. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  526. spin_lock(&gtt->guptasklock);
  527. list_del(&guptask.list);
  528. spin_unlock(&gtt->guptasklock);
  529. if (r < 0)
  530. goto release_pages;
  531. pinned += r;
  532. } while (pinned < ttm->num_pages);
  533. return 0;
  534. release_pages:
  535. release_pages(pages, pinned, 0);
  536. return r;
  537. }
  538. /* prepare the sg table with the user pages */
  539. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  540. {
  541. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  542. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  543. unsigned nents;
  544. int r;
  545. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  546. enum dma_data_direction direction = write ?
  547. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  548. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  549. ttm->num_pages << PAGE_SHIFT,
  550. GFP_KERNEL);
  551. if (r)
  552. goto release_sg;
  553. r = -ENOMEM;
  554. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  555. if (nents != ttm->sg->nents)
  556. goto release_sg;
  557. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  558. gtt->ttm.dma_address, ttm->num_pages);
  559. return 0;
  560. release_sg:
  561. kfree(ttm->sg);
  562. return r;
  563. }
  564. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  565. {
  566. struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
  567. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  568. struct sg_page_iter sg_iter;
  569. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  570. enum dma_data_direction direction = write ?
  571. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  572. /* double check that we don't free the table twice */
  573. if (!ttm->sg->sgl)
  574. return;
  575. /* free the sg table and pages again */
  576. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  577. for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
  578. struct page *page = sg_page_iter_page(&sg_iter);
  579. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  580. set_page_dirty(page);
  581. mark_page_accessed(page);
  582. put_page(page);
  583. }
  584. sg_free_table(ttm->sg);
  585. }
  586. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  587. struct ttm_mem_reg *bo_mem)
  588. {
  589. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  590. int r;
  591. if (gtt->userptr) {
  592. r = amdgpu_ttm_tt_pin_userptr(ttm);
  593. if (r) {
  594. DRM_ERROR("failed to pin userptr\n");
  595. return r;
  596. }
  597. }
  598. if (!ttm->num_pages) {
  599. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  600. ttm->num_pages, bo_mem, ttm);
  601. }
  602. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  603. bo_mem->mem_type == AMDGPU_PL_GWS ||
  604. bo_mem->mem_type == AMDGPU_PL_OA)
  605. return -EINVAL;
  606. return 0;
  607. }
  608. bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
  609. {
  610. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  611. return gtt && !list_empty(&gtt->list);
  612. }
  613. int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
  614. {
  615. struct ttm_tt *ttm = bo->ttm;
  616. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  617. uint32_t flags;
  618. int r;
  619. if (!ttm || amdgpu_ttm_is_bound(ttm))
  620. return 0;
  621. r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
  622. NULL, bo_mem);
  623. if (r) {
  624. DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
  625. return r;
  626. }
  627. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
  628. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  629. r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
  630. ttm->pages, gtt->ttm.dma_address, flags);
  631. if (r) {
  632. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  633. ttm->num_pages, gtt->offset);
  634. return r;
  635. }
  636. spin_lock(&gtt->adev->gtt_list_lock);
  637. list_add_tail(&gtt->list, &gtt->adev->gtt_list);
  638. spin_unlock(&gtt->adev->gtt_list_lock);
  639. return 0;
  640. }
  641. int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
  642. {
  643. struct amdgpu_ttm_tt *gtt, *tmp;
  644. struct ttm_mem_reg bo_mem;
  645. uint32_t flags;
  646. int r;
  647. bo_mem.mem_type = TTM_PL_TT;
  648. spin_lock(&adev->gtt_list_lock);
  649. list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
  650. flags = amdgpu_ttm_tt_pte_flags(gtt->adev, &gtt->ttm.ttm, &bo_mem);
  651. r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
  652. gtt->ttm.ttm.pages, gtt->ttm.dma_address,
  653. flags);
  654. if (r) {
  655. spin_unlock(&adev->gtt_list_lock);
  656. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  657. gtt->ttm.ttm.num_pages, gtt->offset);
  658. return r;
  659. }
  660. }
  661. spin_unlock(&adev->gtt_list_lock);
  662. return 0;
  663. }
  664. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  665. {
  666. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  667. if (gtt->userptr)
  668. amdgpu_ttm_tt_unpin_userptr(ttm);
  669. if (!amdgpu_ttm_is_bound(ttm))
  670. return 0;
  671. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  672. if (gtt->adev->gart.ready)
  673. amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
  674. spin_lock(&gtt->adev->gtt_list_lock);
  675. list_del_init(&gtt->list);
  676. spin_unlock(&gtt->adev->gtt_list_lock);
  677. return 0;
  678. }
  679. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  680. {
  681. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  682. ttm_dma_tt_fini(&gtt->ttm);
  683. kfree(gtt);
  684. }
  685. static struct ttm_backend_func amdgpu_backend_func = {
  686. .bind = &amdgpu_ttm_backend_bind,
  687. .unbind = &amdgpu_ttm_backend_unbind,
  688. .destroy = &amdgpu_ttm_backend_destroy,
  689. };
  690. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
  691. unsigned long size, uint32_t page_flags,
  692. struct page *dummy_read_page)
  693. {
  694. struct amdgpu_device *adev;
  695. struct amdgpu_ttm_tt *gtt;
  696. adev = amdgpu_get_adev(bdev);
  697. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  698. if (gtt == NULL) {
  699. return NULL;
  700. }
  701. gtt->ttm.ttm.func = &amdgpu_backend_func;
  702. gtt->adev = adev;
  703. if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
  704. kfree(gtt);
  705. return NULL;
  706. }
  707. INIT_LIST_HEAD(&gtt->list);
  708. return &gtt->ttm.ttm;
  709. }
  710. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
  711. {
  712. struct amdgpu_device *adev;
  713. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  714. unsigned i;
  715. int r;
  716. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  717. if (ttm->state != tt_unpopulated)
  718. return 0;
  719. if (gtt && gtt->userptr) {
  720. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  721. if (!ttm->sg)
  722. return -ENOMEM;
  723. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  724. ttm->state = tt_unbound;
  725. return 0;
  726. }
  727. if (slave && ttm->sg) {
  728. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  729. gtt->ttm.dma_address, ttm->num_pages);
  730. ttm->state = tt_unbound;
  731. return 0;
  732. }
  733. adev = amdgpu_get_adev(ttm->bdev);
  734. #ifdef CONFIG_SWIOTLB
  735. if (swiotlb_nr_tbl()) {
  736. return ttm_dma_populate(&gtt->ttm, adev->dev);
  737. }
  738. #endif
  739. r = ttm_pool_populate(ttm);
  740. if (r) {
  741. return r;
  742. }
  743. for (i = 0; i < ttm->num_pages; i++) {
  744. gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
  745. 0, PAGE_SIZE,
  746. PCI_DMA_BIDIRECTIONAL);
  747. if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
  748. while (i--) {
  749. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  750. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  751. gtt->ttm.dma_address[i] = 0;
  752. }
  753. ttm_pool_unpopulate(ttm);
  754. return -EFAULT;
  755. }
  756. }
  757. return 0;
  758. }
  759. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  760. {
  761. struct amdgpu_device *adev;
  762. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  763. unsigned i;
  764. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  765. if (gtt && gtt->userptr) {
  766. kfree(ttm->sg);
  767. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  768. return;
  769. }
  770. if (slave)
  771. return;
  772. adev = amdgpu_get_adev(ttm->bdev);
  773. #ifdef CONFIG_SWIOTLB
  774. if (swiotlb_nr_tbl()) {
  775. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  776. return;
  777. }
  778. #endif
  779. for (i = 0; i < ttm->num_pages; i++) {
  780. if (gtt->ttm.dma_address[i]) {
  781. pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
  782. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  783. }
  784. }
  785. ttm_pool_unpopulate(ttm);
  786. }
  787. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  788. uint32_t flags)
  789. {
  790. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  791. if (gtt == NULL)
  792. return -EINVAL;
  793. gtt->userptr = addr;
  794. gtt->usermm = current->mm;
  795. gtt->userflags = flags;
  796. spin_lock_init(&gtt->guptasklock);
  797. INIT_LIST_HEAD(&gtt->guptasks);
  798. atomic_set(&gtt->mmu_invalidations, 0);
  799. return 0;
  800. }
  801. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  802. {
  803. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  804. if (gtt == NULL)
  805. return NULL;
  806. return gtt->usermm;
  807. }
  808. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  809. unsigned long end)
  810. {
  811. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  812. struct amdgpu_ttm_gup_task_list *entry;
  813. unsigned long size;
  814. if (gtt == NULL || !gtt->userptr)
  815. return false;
  816. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  817. if (gtt->userptr > end || gtt->userptr + size <= start)
  818. return false;
  819. spin_lock(&gtt->guptasklock);
  820. list_for_each_entry(entry, &gtt->guptasks, list) {
  821. if (entry->task == current) {
  822. spin_unlock(&gtt->guptasklock);
  823. return false;
  824. }
  825. }
  826. spin_unlock(&gtt->guptasklock);
  827. atomic_inc(&gtt->mmu_invalidations);
  828. return true;
  829. }
  830. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  831. int *last_invalidated)
  832. {
  833. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  834. int prev_invalidated = *last_invalidated;
  835. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  836. return prev_invalidated != *last_invalidated;
  837. }
  838. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  839. {
  840. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  841. if (gtt == NULL)
  842. return false;
  843. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  844. }
  845. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  846. struct ttm_mem_reg *mem)
  847. {
  848. uint32_t flags = 0;
  849. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  850. flags |= AMDGPU_PTE_VALID;
  851. if (mem && mem->mem_type == TTM_PL_TT) {
  852. flags |= AMDGPU_PTE_SYSTEM;
  853. if (ttm->caching_state == tt_cached)
  854. flags |= AMDGPU_PTE_SNOOPED;
  855. }
  856. if (adev->asic_type >= CHIP_TONGA)
  857. flags |= AMDGPU_PTE_EXECUTABLE;
  858. flags |= AMDGPU_PTE_READABLE;
  859. if (!amdgpu_ttm_tt_is_readonly(ttm))
  860. flags |= AMDGPU_PTE_WRITEABLE;
  861. return flags;
  862. }
  863. static void amdgpu_ttm_lru_removal(struct ttm_buffer_object *tbo)
  864. {
  865. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  866. unsigned i, j;
  867. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  868. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  869. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  870. if (&tbo->lru == lru->lru[j])
  871. lru->lru[j] = tbo->lru.prev;
  872. if (&tbo->swap == lru->swap_lru)
  873. lru->swap_lru = tbo->swap.prev;
  874. }
  875. }
  876. static struct amdgpu_mman_lru *amdgpu_ttm_lru(struct ttm_buffer_object *tbo)
  877. {
  878. struct amdgpu_device *adev = amdgpu_get_adev(tbo->bdev);
  879. unsigned log2_size = min(ilog2(tbo->num_pages),
  880. AMDGPU_TTM_LRU_SIZE - 1);
  881. return &adev->mman.log2_size[log2_size];
  882. }
  883. static struct list_head *amdgpu_ttm_lru_tail(struct ttm_buffer_object *tbo)
  884. {
  885. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  886. struct list_head *res = lru->lru[tbo->mem.mem_type];
  887. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  888. while ((++lru)->lru[tbo->mem.mem_type] == res)
  889. lru->lru[tbo->mem.mem_type] = &tbo->lru;
  890. return res;
  891. }
  892. static struct list_head *amdgpu_ttm_swap_lru_tail(struct ttm_buffer_object *tbo)
  893. {
  894. struct amdgpu_mman_lru *lru = amdgpu_ttm_lru(tbo);
  895. struct list_head *res = lru->swap_lru;
  896. lru->swap_lru = &tbo->swap;
  897. while ((++lru)->swap_lru == res)
  898. lru->swap_lru = &tbo->swap;
  899. return res;
  900. }
  901. static struct ttm_bo_driver amdgpu_bo_driver = {
  902. .ttm_tt_create = &amdgpu_ttm_tt_create,
  903. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  904. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  905. .invalidate_caches = &amdgpu_invalidate_caches,
  906. .init_mem_type = &amdgpu_init_mem_type,
  907. .evict_flags = &amdgpu_evict_flags,
  908. .move = &amdgpu_bo_move,
  909. .verify_access = &amdgpu_verify_access,
  910. .move_notify = &amdgpu_bo_move_notify,
  911. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  912. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  913. .io_mem_free = &amdgpu_ttm_io_mem_free,
  914. .lru_removal = &amdgpu_ttm_lru_removal,
  915. .lru_tail = &amdgpu_ttm_lru_tail,
  916. .swap_lru_tail = &amdgpu_ttm_swap_lru_tail,
  917. };
  918. int amdgpu_ttm_init(struct amdgpu_device *adev)
  919. {
  920. unsigned i, j;
  921. int r;
  922. /* No others user of address space so set it to 0 */
  923. r = ttm_bo_device_init(&adev->mman.bdev,
  924. adev->mman.bo_global_ref.ref.object,
  925. &amdgpu_bo_driver,
  926. adev->ddev->anon_inode->i_mapping,
  927. DRM_FILE_PAGE_OFFSET,
  928. adev->need_dma32);
  929. if (r) {
  930. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  931. return r;
  932. }
  933. for (i = 0; i < AMDGPU_TTM_LRU_SIZE; ++i) {
  934. struct amdgpu_mman_lru *lru = &adev->mman.log2_size[i];
  935. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  936. lru->lru[j] = &adev->mman.bdev.man[j].lru;
  937. lru->swap_lru = &adev->mman.bdev.glob->swap_lru;
  938. }
  939. for (j = 0; j < TTM_NUM_MEM_TYPES; ++j)
  940. adev->mman.guard.lru[j] = NULL;
  941. adev->mman.guard.swap_lru = NULL;
  942. adev->mman.initialized = true;
  943. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  944. adev->mc.real_vram_size >> PAGE_SHIFT);
  945. if (r) {
  946. DRM_ERROR("Failed initializing VRAM heap.\n");
  947. return r;
  948. }
  949. /* Change the size here instead of the init above so only lpfn is affected */
  950. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  951. r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
  952. AMDGPU_GEM_DOMAIN_VRAM,
  953. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  954. NULL, NULL, &adev->stollen_vga_memory);
  955. if (r) {
  956. return r;
  957. }
  958. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  959. if (r)
  960. return r;
  961. r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
  962. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  963. if (r) {
  964. amdgpu_bo_unref(&adev->stollen_vga_memory);
  965. return r;
  966. }
  967. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  968. (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
  969. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
  970. adev->mc.gtt_size >> PAGE_SHIFT);
  971. if (r) {
  972. DRM_ERROR("Failed initializing GTT heap.\n");
  973. return r;
  974. }
  975. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  976. (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
  977. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  978. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  979. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  980. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  981. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  982. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  983. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  984. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  985. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  986. /* GDS Memory */
  987. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  988. adev->gds.mem.total_size >> PAGE_SHIFT);
  989. if (r) {
  990. DRM_ERROR("Failed initializing GDS heap.\n");
  991. return r;
  992. }
  993. /* GWS */
  994. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  995. adev->gds.gws.total_size >> PAGE_SHIFT);
  996. if (r) {
  997. DRM_ERROR("Failed initializing gws heap.\n");
  998. return r;
  999. }
  1000. /* OA */
  1001. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1002. adev->gds.oa.total_size >> PAGE_SHIFT);
  1003. if (r) {
  1004. DRM_ERROR("Failed initializing oa heap.\n");
  1005. return r;
  1006. }
  1007. r = amdgpu_ttm_debugfs_init(adev);
  1008. if (r) {
  1009. DRM_ERROR("Failed to init debugfs\n");
  1010. return r;
  1011. }
  1012. return 0;
  1013. }
  1014. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1015. {
  1016. int r;
  1017. if (!adev->mman.initialized)
  1018. return;
  1019. amdgpu_ttm_debugfs_fini(adev);
  1020. if (adev->stollen_vga_memory) {
  1021. r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
  1022. if (r == 0) {
  1023. amdgpu_bo_unpin(adev->stollen_vga_memory);
  1024. amdgpu_bo_unreserve(adev->stollen_vga_memory);
  1025. }
  1026. amdgpu_bo_unref(&adev->stollen_vga_memory);
  1027. }
  1028. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1029. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1030. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1031. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1032. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1033. ttm_bo_device_release(&adev->mman.bdev);
  1034. amdgpu_gart_fini(adev);
  1035. amdgpu_ttm_global_fini(adev);
  1036. adev->mman.initialized = false;
  1037. DRM_INFO("amdgpu: ttm finalized\n");
  1038. }
  1039. /* this should only be called at bootup or when userspace
  1040. * isn't running */
  1041. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
  1042. {
  1043. struct ttm_mem_type_manager *man;
  1044. if (!adev->mman.initialized)
  1045. return;
  1046. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1047. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1048. man->size = size >> PAGE_SHIFT;
  1049. }
  1050. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1051. {
  1052. struct drm_file *file_priv;
  1053. struct amdgpu_device *adev;
  1054. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1055. return -EINVAL;
  1056. file_priv = filp->private_data;
  1057. adev = file_priv->minor->dev->dev_private;
  1058. if (adev == NULL)
  1059. return -EINVAL;
  1060. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1061. }
  1062. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  1063. uint64_t src_offset,
  1064. uint64_t dst_offset,
  1065. uint32_t byte_count,
  1066. struct reservation_object *resv,
  1067. struct dma_fence **fence, bool direct_submit)
  1068. {
  1069. struct amdgpu_device *adev = ring->adev;
  1070. struct amdgpu_job *job;
  1071. uint32_t max_bytes;
  1072. unsigned num_loops, num_dw;
  1073. unsigned i;
  1074. int r;
  1075. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1076. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1077. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1078. /* for IB padding */
  1079. while (num_dw & 0x7)
  1080. num_dw++;
  1081. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1082. if (r)
  1083. return r;
  1084. if (resv) {
  1085. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1086. AMDGPU_FENCE_OWNER_UNDEFINED);
  1087. if (r) {
  1088. DRM_ERROR("sync failed (%d).\n", r);
  1089. goto error_free;
  1090. }
  1091. }
  1092. for (i = 0; i < num_loops; i++) {
  1093. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1094. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1095. dst_offset, cur_size_in_bytes);
  1096. src_offset += cur_size_in_bytes;
  1097. dst_offset += cur_size_in_bytes;
  1098. byte_count -= cur_size_in_bytes;
  1099. }
  1100. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1101. WARN_ON(job->ibs[0].length_dw > num_dw);
  1102. if (direct_submit) {
  1103. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1104. NULL, NULL, fence);
  1105. job->fence = dma_fence_get(*fence);
  1106. if (r)
  1107. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1108. amdgpu_job_free(job);
  1109. } else {
  1110. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1111. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1112. if (r)
  1113. goto error_free;
  1114. }
  1115. return r;
  1116. error_free:
  1117. amdgpu_job_free(job);
  1118. return r;
  1119. }
  1120. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1121. uint32_t src_data,
  1122. struct reservation_object *resv,
  1123. struct dma_fence **fence)
  1124. {
  1125. struct amdgpu_device *adev = bo->adev;
  1126. struct amdgpu_job *job;
  1127. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1128. uint32_t max_bytes, byte_count;
  1129. uint64_t dst_offset;
  1130. unsigned int num_loops, num_dw;
  1131. unsigned int i;
  1132. int r;
  1133. byte_count = bo->tbo.num_pages << PAGE_SHIFT;
  1134. max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1135. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1136. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1137. /* for IB padding */
  1138. while (num_dw & 0x7)
  1139. num_dw++;
  1140. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1141. if (r)
  1142. return r;
  1143. if (resv) {
  1144. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1145. AMDGPU_FENCE_OWNER_UNDEFINED);
  1146. if (r) {
  1147. DRM_ERROR("sync failed (%d).\n", r);
  1148. goto error_free;
  1149. }
  1150. }
  1151. dst_offset = bo->tbo.mem.start << PAGE_SHIFT;
  1152. for (i = 0; i < num_loops; i++) {
  1153. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1154. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1155. dst_offset, cur_size_in_bytes);
  1156. dst_offset += cur_size_in_bytes;
  1157. byte_count -= cur_size_in_bytes;
  1158. }
  1159. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1160. WARN_ON(job->ibs[0].length_dw > num_dw);
  1161. r = amdgpu_job_submit(job, ring, &adev->mman.entity,
  1162. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1163. if (r)
  1164. goto error_free;
  1165. return 0;
  1166. error_free:
  1167. amdgpu_job_free(job);
  1168. return r;
  1169. }
  1170. #if defined(CONFIG_DEBUG_FS)
  1171. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1172. {
  1173. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1174. unsigned ttm_pl = *(int *)node->info_ent->data;
  1175. struct drm_device *dev = node->minor->dev;
  1176. struct amdgpu_device *adev = dev->dev_private;
  1177. struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
  1178. int ret;
  1179. struct ttm_bo_global *glob = adev->mman.bdev.glob;
  1180. spin_lock(&glob->lru_lock);
  1181. ret = drm_mm_dump_table(m, mm);
  1182. spin_unlock(&glob->lru_lock);
  1183. if (ttm_pl == TTM_PL_VRAM)
  1184. seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
  1185. adev->mman.bdev.man[ttm_pl].size,
  1186. (u64)atomic64_read(&adev->vram_usage) >> 20,
  1187. (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
  1188. return ret;
  1189. }
  1190. static int ttm_pl_vram = TTM_PL_VRAM;
  1191. static int ttm_pl_tt = TTM_PL_TT;
  1192. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1193. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1194. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1195. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1196. #ifdef CONFIG_SWIOTLB
  1197. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1198. #endif
  1199. };
  1200. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1201. size_t size, loff_t *pos)
  1202. {
  1203. struct amdgpu_device *adev = f->f_inode->i_private;
  1204. ssize_t result = 0;
  1205. int r;
  1206. if (size & 0x3 || *pos & 0x3)
  1207. return -EINVAL;
  1208. while (size) {
  1209. unsigned long flags;
  1210. uint32_t value;
  1211. if (*pos >= adev->mc.mc_vram_size)
  1212. return result;
  1213. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1214. WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1215. WREG32(mmMM_INDEX_HI, *pos >> 31);
  1216. value = RREG32(mmMM_DATA);
  1217. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1218. r = put_user(value, (uint32_t *)buf);
  1219. if (r)
  1220. return r;
  1221. result += 4;
  1222. buf += 4;
  1223. *pos += 4;
  1224. size -= 4;
  1225. }
  1226. return result;
  1227. }
  1228. static const struct file_operations amdgpu_ttm_vram_fops = {
  1229. .owner = THIS_MODULE,
  1230. .read = amdgpu_ttm_vram_read,
  1231. .llseek = default_llseek
  1232. };
  1233. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1234. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1235. size_t size, loff_t *pos)
  1236. {
  1237. struct amdgpu_device *adev = f->f_inode->i_private;
  1238. ssize_t result = 0;
  1239. int r;
  1240. while (size) {
  1241. loff_t p = *pos / PAGE_SIZE;
  1242. unsigned off = *pos & ~PAGE_MASK;
  1243. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  1244. struct page *page;
  1245. void *ptr;
  1246. if (p >= adev->gart.num_cpu_pages)
  1247. return result;
  1248. page = adev->gart.pages[p];
  1249. if (page) {
  1250. ptr = kmap(page);
  1251. ptr += off;
  1252. r = copy_to_user(buf, ptr, cur_size);
  1253. kunmap(adev->gart.pages[p]);
  1254. } else
  1255. r = clear_user(buf, cur_size);
  1256. if (r)
  1257. return -EFAULT;
  1258. result += cur_size;
  1259. buf += cur_size;
  1260. *pos += cur_size;
  1261. size -= cur_size;
  1262. }
  1263. return result;
  1264. }
  1265. static const struct file_operations amdgpu_ttm_gtt_fops = {
  1266. .owner = THIS_MODULE,
  1267. .read = amdgpu_ttm_gtt_read,
  1268. .llseek = default_llseek
  1269. };
  1270. #endif
  1271. #endif
  1272. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  1273. {
  1274. #if defined(CONFIG_DEBUG_FS)
  1275. unsigned count;
  1276. struct drm_minor *minor = adev->ddev->primary;
  1277. struct dentry *ent, *root = minor->debugfs_root;
  1278. ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
  1279. adev, &amdgpu_ttm_vram_fops);
  1280. if (IS_ERR(ent))
  1281. return PTR_ERR(ent);
  1282. i_size_write(ent->d_inode, adev->mc.mc_vram_size);
  1283. adev->mman.vram = ent;
  1284. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1285. ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
  1286. adev, &amdgpu_ttm_gtt_fops);
  1287. if (IS_ERR(ent))
  1288. return PTR_ERR(ent);
  1289. i_size_write(ent->d_inode, adev->mc.gtt_size);
  1290. adev->mman.gtt = ent;
  1291. #endif
  1292. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  1293. #ifdef CONFIG_SWIOTLB
  1294. if (!swiotlb_nr_tbl())
  1295. --count;
  1296. #endif
  1297. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  1298. #else
  1299. return 0;
  1300. #endif
  1301. }
  1302. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  1303. {
  1304. #if defined(CONFIG_DEBUG_FS)
  1305. debugfs_remove(adev->mman.vram);
  1306. adev->mman.vram = NULL;
  1307. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1308. debugfs_remove(adev->mman.gtt);
  1309. adev->mman.gtt = NULL;
  1310. #endif
  1311. #endif
  1312. }
  1313. u64 amdgpu_ttm_get_gtt_mem_size(struct amdgpu_device *adev)
  1314. {
  1315. return ttm_get_kernel_zone_memory_size(adev->mman.mem_global_ref.object);
  1316. }