mdp5_crtc.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212
  1. /*
  2. * Copyright (c) 2014-2015 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/sort.h>
  19. #include <drm/drm_mode.h>
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_crtc_helper.h>
  22. #include <drm/drm_flip_work.h>
  23. #include "mdp5_kms.h"
  24. #define CURSOR_WIDTH 64
  25. #define CURSOR_HEIGHT 64
  26. struct mdp5_crtc {
  27. struct drm_crtc base;
  28. int id;
  29. bool enabled;
  30. spinlock_t lm_lock; /* protect REG_MDP5_LM_* registers */
  31. /* if there is a pending flip, these will be non-null: */
  32. struct drm_pending_vblank_event *event;
  33. /* Bits have been flushed at the last commit,
  34. * used to decide if a vsync has happened since last commit.
  35. */
  36. u32 flushed_mask;
  37. #define PENDING_CURSOR 0x1
  38. #define PENDING_FLIP 0x2
  39. atomic_t pending;
  40. /* for unref'ing cursor bo's after scanout completes: */
  41. struct drm_flip_work unref_cursor_work;
  42. struct mdp_irq vblank;
  43. struct mdp_irq err;
  44. struct mdp_irq pp_done;
  45. struct completion pp_completion;
  46. bool lm_cursor_enabled;
  47. struct {
  48. /* protect REG_MDP5_LM_CURSOR* registers and cursor scanout_bo*/
  49. spinlock_t lock;
  50. /* current cursor being scanned out: */
  51. struct drm_gem_object *scanout_bo;
  52. uint64_t iova;
  53. uint32_t width, height;
  54. uint32_t x, y;
  55. } cursor;
  56. };
  57. #define to_mdp5_crtc(x) container_of(x, struct mdp5_crtc, base)
  58. static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc);
  59. static struct mdp5_kms *get_kms(struct drm_crtc *crtc)
  60. {
  61. struct msm_drm_private *priv = crtc->dev->dev_private;
  62. return to_mdp5_kms(to_mdp_kms(priv->kms));
  63. }
  64. static void request_pending(struct drm_crtc *crtc, uint32_t pending)
  65. {
  66. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  67. atomic_or(pending, &mdp5_crtc->pending);
  68. mdp_irq_register(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  69. }
  70. static void request_pp_done_pending(struct drm_crtc *crtc)
  71. {
  72. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  73. reinit_completion(&mdp5_crtc->pp_completion);
  74. }
  75. static u32 crtc_flush(struct drm_crtc *crtc, u32 flush_mask)
  76. {
  77. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  78. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  79. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  80. bool start = !mdp5_cstate->defer_start;
  81. mdp5_cstate->defer_start = false;
  82. DBG("%s: flush=%08x", crtc->name, flush_mask);
  83. return mdp5_ctl_commit(ctl, pipeline, flush_mask, start);
  84. }
  85. /*
  86. * flush updates, to make sure hw is updated to new scanout fb,
  87. * so that we can safely queue unref to current fb (ie. next
  88. * vblank we know hw is done w/ previous scanout_fb).
  89. */
  90. static u32 crtc_flush_all(struct drm_crtc *crtc)
  91. {
  92. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  93. struct mdp5_hw_mixer *mixer, *r_mixer;
  94. struct drm_plane *plane;
  95. uint32_t flush_mask = 0;
  96. /* this should not happen: */
  97. if (WARN_ON(!mdp5_cstate->ctl))
  98. return 0;
  99. drm_atomic_crtc_for_each_plane(plane, crtc) {
  100. if (!plane->state->visible)
  101. continue;
  102. flush_mask |= mdp5_plane_get_flush(plane);
  103. }
  104. mixer = mdp5_cstate->pipeline.mixer;
  105. flush_mask |= mdp_ctl_flush_mask_lm(mixer->lm);
  106. r_mixer = mdp5_cstate->pipeline.r_mixer;
  107. if (r_mixer)
  108. flush_mask |= mdp_ctl_flush_mask_lm(r_mixer->lm);
  109. return crtc_flush(crtc, flush_mask);
  110. }
  111. /* if file!=NULL, this is preclose potential cancel-flip path */
  112. static void complete_flip(struct drm_crtc *crtc, struct drm_file *file)
  113. {
  114. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  115. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  116. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  117. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  118. struct drm_device *dev = crtc->dev;
  119. struct drm_pending_vblank_event *event;
  120. unsigned long flags;
  121. spin_lock_irqsave(&dev->event_lock, flags);
  122. event = mdp5_crtc->event;
  123. if (event) {
  124. mdp5_crtc->event = NULL;
  125. DBG("%s: send event: %p", crtc->name, event);
  126. drm_crtc_send_vblank_event(crtc, event);
  127. }
  128. spin_unlock_irqrestore(&dev->event_lock, flags);
  129. if (ctl && !crtc->state->enable) {
  130. /* set STAGE_UNUSED for all layers */
  131. mdp5_ctl_blend(ctl, pipeline, NULL, NULL, 0, 0);
  132. /* XXX: What to do here? */
  133. /* mdp5_crtc->ctl = NULL; */
  134. }
  135. }
  136. static void unref_cursor_worker(struct drm_flip_work *work, void *val)
  137. {
  138. struct mdp5_crtc *mdp5_crtc =
  139. container_of(work, struct mdp5_crtc, unref_cursor_work);
  140. struct mdp5_kms *mdp5_kms = get_kms(&mdp5_crtc->base);
  141. struct msm_kms *kms = &mdp5_kms->base.base;
  142. msm_gem_put_iova(val, kms->aspace);
  143. drm_gem_object_put_unlocked(val);
  144. }
  145. static void mdp5_crtc_destroy(struct drm_crtc *crtc)
  146. {
  147. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  148. drm_crtc_cleanup(crtc);
  149. drm_flip_work_cleanup(&mdp5_crtc->unref_cursor_work);
  150. kfree(mdp5_crtc);
  151. }
  152. static inline u32 mdp5_lm_use_fg_alpha_mask(enum mdp_mixer_stage_id stage)
  153. {
  154. switch (stage) {
  155. case STAGE0: return MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA;
  156. case STAGE1: return MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA;
  157. case STAGE2: return MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA;
  158. case STAGE3: return MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA;
  159. case STAGE4: return MDP5_LM_BLEND_COLOR_OUT_STAGE4_FG_ALPHA;
  160. case STAGE5: return MDP5_LM_BLEND_COLOR_OUT_STAGE5_FG_ALPHA;
  161. case STAGE6: return MDP5_LM_BLEND_COLOR_OUT_STAGE6_FG_ALPHA;
  162. default:
  163. return 0;
  164. }
  165. }
  166. /*
  167. * left/right pipe offsets for the stage array used in blend_setup()
  168. */
  169. #define PIPE_LEFT 0
  170. #define PIPE_RIGHT 1
  171. /*
  172. * blend_setup() - blend all the planes of a CRTC
  173. *
  174. * If no base layer is available, border will be enabled as the base layer.
  175. * Otherwise all layers will be blended based on their stage calculated
  176. * in mdp5_crtc_atomic_check.
  177. */
  178. static void blend_setup(struct drm_crtc *crtc)
  179. {
  180. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  181. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  182. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  183. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  184. struct drm_plane *plane;
  185. const struct mdp5_cfg_hw *hw_cfg;
  186. struct mdp5_plane_state *pstate, *pstates[STAGE_MAX + 1] = {NULL};
  187. const struct mdp_format *format;
  188. struct mdp5_hw_mixer *mixer = pipeline->mixer;
  189. uint32_t lm = mixer->lm;
  190. struct mdp5_hw_mixer *r_mixer = pipeline->r_mixer;
  191. uint32_t r_lm = r_mixer ? r_mixer->lm : 0;
  192. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  193. uint32_t blend_op, fg_alpha, bg_alpha, ctl_blend_flags = 0;
  194. unsigned long flags;
  195. enum mdp5_pipe stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
  196. enum mdp5_pipe r_stage[STAGE_MAX + 1][MAX_PIPE_STAGE] = { { SSPP_NONE } };
  197. int i, plane_cnt = 0;
  198. bool bg_alpha_enabled = false;
  199. u32 mixer_op_mode = 0;
  200. u32 val;
  201. #define blender(stage) ((stage) - STAGE0)
  202. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  203. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  204. /* ctl could be released already when we are shutting down: */
  205. /* XXX: Can this happen now? */
  206. if (!ctl)
  207. goto out;
  208. /* Collect all plane information */
  209. drm_atomic_crtc_for_each_plane(plane, crtc) {
  210. enum mdp5_pipe right_pipe;
  211. if (!plane->state->visible)
  212. continue;
  213. pstate = to_mdp5_plane_state(plane->state);
  214. pstates[pstate->stage] = pstate;
  215. stage[pstate->stage][PIPE_LEFT] = mdp5_plane_pipe(plane);
  216. /*
  217. * if we have a right mixer, stage the same pipe as we
  218. * have on the left mixer
  219. */
  220. if (r_mixer)
  221. r_stage[pstate->stage][PIPE_LEFT] =
  222. mdp5_plane_pipe(plane);
  223. /*
  224. * if we have a right pipe (i.e, the plane comprises of 2
  225. * hwpipes, then stage the right pipe on the right side of both
  226. * the layer mixers
  227. */
  228. right_pipe = mdp5_plane_right_pipe(plane);
  229. if (right_pipe) {
  230. stage[pstate->stage][PIPE_RIGHT] = right_pipe;
  231. r_stage[pstate->stage][PIPE_RIGHT] = right_pipe;
  232. }
  233. plane_cnt++;
  234. }
  235. if (!pstates[STAGE_BASE]) {
  236. ctl_blend_flags |= MDP5_CTL_BLEND_OP_FLAG_BORDER_OUT;
  237. DBG("Border Color is enabled");
  238. } else if (plane_cnt) {
  239. format = to_mdp_format(msm_framebuffer_format(pstates[STAGE_BASE]->base.fb));
  240. if (format->alpha_enable)
  241. bg_alpha_enabled = true;
  242. }
  243. /* The reset for blending */
  244. for (i = STAGE0; i <= STAGE_MAX; i++) {
  245. if (!pstates[i])
  246. continue;
  247. format = to_mdp_format(
  248. msm_framebuffer_format(pstates[i]->base.fb));
  249. plane = pstates[i]->base.plane;
  250. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  251. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(BG_CONST);
  252. fg_alpha = pstates[i]->alpha;
  253. bg_alpha = 0xFF - pstates[i]->alpha;
  254. if (!format->alpha_enable && bg_alpha_enabled)
  255. mixer_op_mode = 0;
  256. else
  257. mixer_op_mode |= mdp5_lm_use_fg_alpha_mask(i);
  258. DBG("Stage %d fg_alpha %x bg_alpha %x", i, fg_alpha, bg_alpha);
  259. if (format->alpha_enable && pstates[i]->premultiplied) {
  260. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_CONST) |
  261. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  262. if (fg_alpha != 0xff) {
  263. bg_alpha = fg_alpha;
  264. blend_op |=
  265. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  266. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  267. } else {
  268. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  269. }
  270. } else if (format->alpha_enable) {
  271. blend_op = MDP5_LM_BLEND_OP_MODE_FG_ALPHA(FG_PIXEL) |
  272. MDP5_LM_BLEND_OP_MODE_BG_ALPHA(FG_PIXEL);
  273. if (fg_alpha != 0xff) {
  274. bg_alpha = fg_alpha;
  275. blend_op |=
  276. MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA |
  277. MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA |
  278. MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA |
  279. MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA;
  280. } else {
  281. blend_op |= MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA;
  282. }
  283. }
  284. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(lm,
  285. blender(i)), blend_op);
  286. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(lm,
  287. blender(i)), fg_alpha);
  288. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(lm,
  289. blender(i)), bg_alpha);
  290. if (r_mixer) {
  291. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_OP_MODE(r_lm,
  292. blender(i)), blend_op);
  293. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_FG_ALPHA(r_lm,
  294. blender(i)), fg_alpha);
  295. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_BG_ALPHA(r_lm,
  296. blender(i)), bg_alpha);
  297. }
  298. }
  299. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
  300. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm),
  301. val | mixer_op_mode);
  302. if (r_mixer) {
  303. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
  304. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm),
  305. val | mixer_op_mode);
  306. }
  307. mdp5_ctl_blend(ctl, pipeline, stage, r_stage, plane_cnt,
  308. ctl_blend_flags);
  309. out:
  310. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  311. }
  312. static void mdp5_crtc_mode_set_nofb(struct drm_crtc *crtc)
  313. {
  314. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  315. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  316. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  317. struct mdp5_hw_mixer *mixer = mdp5_cstate->pipeline.mixer;
  318. struct mdp5_hw_mixer *r_mixer = mdp5_cstate->pipeline.r_mixer;
  319. uint32_t lm = mixer->lm;
  320. u32 mixer_width, val;
  321. unsigned long flags;
  322. struct drm_display_mode *mode;
  323. if (WARN_ON(!crtc->state))
  324. return;
  325. mode = &crtc->state->adjusted_mode;
  326. DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
  327. crtc->name, mode->base.id, mode->name,
  328. mode->vrefresh, mode->clock,
  329. mode->hdisplay, mode->hsync_start,
  330. mode->hsync_end, mode->htotal,
  331. mode->vdisplay, mode->vsync_start,
  332. mode->vsync_end, mode->vtotal,
  333. mode->type, mode->flags);
  334. mixer_width = mode->hdisplay;
  335. if (r_mixer)
  336. mixer_width /= 2;
  337. spin_lock_irqsave(&mdp5_crtc->lm_lock, flags);
  338. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(lm),
  339. MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
  340. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  341. /* Assign mixer to LEFT side in source split mode */
  342. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm));
  343. val &= ~MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
  344. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(lm), val);
  345. if (r_mixer) {
  346. u32 r_lm = r_mixer->lm;
  347. mdp5_write(mdp5_kms, REG_MDP5_LM_OUT_SIZE(r_lm),
  348. MDP5_LM_OUT_SIZE_WIDTH(mixer_width) |
  349. MDP5_LM_OUT_SIZE_HEIGHT(mode->vdisplay));
  350. /* Assign mixer to RIGHT side in source split mode */
  351. val = mdp5_read(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm));
  352. val |= MDP5_LM_BLEND_COLOR_OUT_SPLIT_LEFT_RIGHT;
  353. mdp5_write(mdp5_kms, REG_MDP5_LM_BLEND_COLOR_OUT(r_lm), val);
  354. }
  355. spin_unlock_irqrestore(&mdp5_crtc->lm_lock, flags);
  356. }
  357. static void mdp5_crtc_atomic_disable(struct drm_crtc *crtc,
  358. struct drm_crtc_state *old_state)
  359. {
  360. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  361. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  362. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  363. struct device *dev = &mdp5_kms->pdev->dev;
  364. unsigned long flags;
  365. DBG("%s", crtc->name);
  366. if (WARN_ON(!mdp5_crtc->enabled))
  367. return;
  368. /* Disable/save vblank irq handling before power is disabled */
  369. drm_crtc_vblank_off(crtc);
  370. if (mdp5_cstate->cmd_mode)
  371. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->pp_done);
  372. mdp_irq_unregister(&mdp5_kms->base, &mdp5_crtc->err);
  373. pm_runtime_put_sync(dev);
  374. if (crtc->state->event && !crtc->state->active) {
  375. WARN_ON(mdp5_crtc->event);
  376. spin_lock_irqsave(&mdp5_kms->dev->event_lock, flags);
  377. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  378. crtc->state->event = NULL;
  379. spin_unlock_irqrestore(&mdp5_kms->dev->event_lock, flags);
  380. }
  381. mdp5_crtc->enabled = false;
  382. }
  383. static void mdp5_crtc_atomic_enable(struct drm_crtc *crtc,
  384. struct drm_crtc_state *old_state)
  385. {
  386. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  387. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  388. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  389. struct device *dev = &mdp5_kms->pdev->dev;
  390. DBG("%s", crtc->name);
  391. if (WARN_ON(mdp5_crtc->enabled))
  392. return;
  393. pm_runtime_get_sync(dev);
  394. if (mdp5_crtc->lm_cursor_enabled) {
  395. /*
  396. * Restore LM cursor state, as it might have been lost
  397. * with suspend:
  398. */
  399. if (mdp5_crtc->cursor.iova) {
  400. unsigned long flags;
  401. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  402. mdp5_crtc_restore_cursor(crtc);
  403. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  404. mdp5_ctl_set_cursor(mdp5_cstate->ctl,
  405. &mdp5_cstate->pipeline, 0, true);
  406. } else {
  407. mdp5_ctl_set_cursor(mdp5_cstate->ctl,
  408. &mdp5_cstate->pipeline, 0, false);
  409. }
  410. }
  411. /* Restore vblank irq handling after power is enabled */
  412. drm_crtc_vblank_on(crtc);
  413. mdp5_crtc_mode_set_nofb(crtc);
  414. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->err);
  415. if (mdp5_cstate->cmd_mode)
  416. mdp_irq_register(&mdp5_kms->base, &mdp5_crtc->pp_done);
  417. mdp5_crtc->enabled = true;
  418. }
  419. int mdp5_crtc_setup_pipeline(struct drm_crtc *crtc,
  420. struct drm_crtc_state *new_crtc_state,
  421. bool need_right_mixer)
  422. {
  423. struct mdp5_crtc_state *mdp5_cstate =
  424. to_mdp5_crtc_state(new_crtc_state);
  425. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  426. struct mdp5_interface *intf;
  427. bool new_mixer = false;
  428. new_mixer = !pipeline->mixer;
  429. if ((need_right_mixer && !pipeline->r_mixer) ||
  430. (!need_right_mixer && pipeline->r_mixer))
  431. new_mixer = true;
  432. if (new_mixer) {
  433. struct mdp5_hw_mixer *old_mixer = pipeline->mixer;
  434. struct mdp5_hw_mixer *old_r_mixer = pipeline->r_mixer;
  435. u32 caps;
  436. int ret;
  437. caps = MDP_LM_CAP_DISPLAY;
  438. if (need_right_mixer)
  439. caps |= MDP_LM_CAP_PAIR;
  440. ret = mdp5_mixer_assign(new_crtc_state->state, crtc, caps,
  441. &pipeline->mixer, need_right_mixer ?
  442. &pipeline->r_mixer : NULL);
  443. if (ret)
  444. return ret;
  445. mdp5_mixer_release(new_crtc_state->state, old_mixer);
  446. if (old_r_mixer) {
  447. mdp5_mixer_release(new_crtc_state->state, old_r_mixer);
  448. if (!need_right_mixer)
  449. pipeline->r_mixer = NULL;
  450. }
  451. }
  452. /*
  453. * these should have been already set up in the encoder's atomic
  454. * check (called by drm_atomic_helper_check_modeset)
  455. */
  456. intf = pipeline->intf;
  457. mdp5_cstate->err_irqmask = intf2err(intf->num);
  458. mdp5_cstate->vblank_irqmask = intf2vblank(pipeline->mixer, intf);
  459. if ((intf->type == INTF_DSI) &&
  460. (intf->mode == MDP5_INTF_DSI_MODE_COMMAND)) {
  461. mdp5_cstate->pp_done_irqmask = lm2ppdone(pipeline->mixer);
  462. mdp5_cstate->cmd_mode = true;
  463. } else {
  464. mdp5_cstate->pp_done_irqmask = 0;
  465. mdp5_cstate->cmd_mode = false;
  466. }
  467. return 0;
  468. }
  469. struct plane_state {
  470. struct drm_plane *plane;
  471. struct mdp5_plane_state *state;
  472. };
  473. static int pstate_cmp(const void *a, const void *b)
  474. {
  475. struct plane_state *pa = (struct plane_state *)a;
  476. struct plane_state *pb = (struct plane_state *)b;
  477. return pa->state->zpos - pb->state->zpos;
  478. }
  479. /* is there a helper for this? */
  480. static bool is_fullscreen(struct drm_crtc_state *cstate,
  481. struct drm_plane_state *pstate)
  482. {
  483. return (pstate->crtc_x <= 0) && (pstate->crtc_y <= 0) &&
  484. ((pstate->crtc_x + pstate->crtc_w) >= cstate->mode.hdisplay) &&
  485. ((pstate->crtc_y + pstate->crtc_h) >= cstate->mode.vdisplay);
  486. }
  487. static enum mdp_mixer_stage_id get_start_stage(struct drm_crtc *crtc,
  488. struct drm_crtc_state *new_crtc_state,
  489. struct drm_plane_state *bpstate)
  490. {
  491. struct mdp5_crtc_state *mdp5_cstate =
  492. to_mdp5_crtc_state(new_crtc_state);
  493. /*
  494. * if we're in source split mode, it's mandatory to have
  495. * border out on the base stage
  496. */
  497. if (mdp5_cstate->pipeline.r_mixer)
  498. return STAGE0;
  499. /* if the bottom-most layer is not fullscreen, we need to use
  500. * it for solid-color:
  501. */
  502. if (!is_fullscreen(new_crtc_state, bpstate))
  503. return STAGE0;
  504. return STAGE_BASE;
  505. }
  506. static int mdp5_crtc_atomic_check(struct drm_crtc *crtc,
  507. struct drm_crtc_state *state)
  508. {
  509. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  510. struct drm_plane *plane;
  511. struct drm_device *dev = crtc->dev;
  512. struct plane_state pstates[STAGE_MAX + 1];
  513. const struct mdp5_cfg_hw *hw_cfg;
  514. const struct drm_plane_state *pstate;
  515. const struct drm_display_mode *mode = &state->adjusted_mode;
  516. bool cursor_plane = false;
  517. bool need_right_mixer = false;
  518. int cnt = 0, i;
  519. int ret;
  520. enum mdp_mixer_stage_id start;
  521. DBG("%s: check", crtc->name);
  522. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  523. if (!pstate->visible)
  524. continue;
  525. pstates[cnt].plane = plane;
  526. pstates[cnt].state = to_mdp5_plane_state(pstate);
  527. /*
  528. * if any plane on this crtc uses 2 hwpipes, then we need
  529. * the crtc to have a right hwmixer.
  530. */
  531. if (pstates[cnt].state->r_hwpipe)
  532. need_right_mixer = true;
  533. cnt++;
  534. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  535. cursor_plane = true;
  536. }
  537. /* bail out early if there aren't any planes */
  538. if (!cnt)
  539. return 0;
  540. hw_cfg = mdp5_cfg_get_hw_config(mdp5_kms->cfg);
  541. /*
  542. * we need a right hwmixer if the mode's width is greater than a single
  543. * LM's max width
  544. */
  545. if (mode->hdisplay > hw_cfg->lm.max_width)
  546. need_right_mixer = true;
  547. ret = mdp5_crtc_setup_pipeline(crtc, state, need_right_mixer);
  548. if (ret) {
  549. dev_err(dev->dev, "couldn't assign mixers %d\n", ret);
  550. return ret;
  551. }
  552. /* assign a stage based on sorted zpos property */
  553. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  554. /* trigger a warning if cursor isn't the highest zorder */
  555. WARN_ON(cursor_plane &&
  556. (pstates[cnt - 1].plane->type != DRM_PLANE_TYPE_CURSOR));
  557. start = get_start_stage(crtc, state, &pstates[0].state->base);
  558. /* verify that there are not too many planes attached to crtc
  559. * and that we don't have conflicting mixer stages:
  560. */
  561. if ((cnt + start - 1) >= hw_cfg->lm.nb_stages) {
  562. dev_err(dev->dev, "too many planes! cnt=%d, start stage=%d\n",
  563. cnt, start);
  564. return -EINVAL;
  565. }
  566. for (i = 0; i < cnt; i++) {
  567. if (cursor_plane && (i == (cnt - 1)))
  568. pstates[i].state->stage = hw_cfg->lm.nb_stages;
  569. else
  570. pstates[i].state->stage = start + i;
  571. DBG("%s: assign pipe %s on stage=%d", crtc->name,
  572. pstates[i].plane->name,
  573. pstates[i].state->stage);
  574. }
  575. return 0;
  576. }
  577. static void mdp5_crtc_atomic_begin(struct drm_crtc *crtc,
  578. struct drm_crtc_state *old_crtc_state)
  579. {
  580. DBG("%s: begin", crtc->name);
  581. }
  582. static void mdp5_crtc_atomic_flush(struct drm_crtc *crtc,
  583. struct drm_crtc_state *old_crtc_state)
  584. {
  585. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  586. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  587. struct drm_device *dev = crtc->dev;
  588. unsigned long flags;
  589. DBG("%s: event: %p", crtc->name, crtc->state->event);
  590. WARN_ON(mdp5_crtc->event);
  591. spin_lock_irqsave(&dev->event_lock, flags);
  592. mdp5_crtc->event = crtc->state->event;
  593. crtc->state->event = NULL;
  594. spin_unlock_irqrestore(&dev->event_lock, flags);
  595. /*
  596. * If no CTL has been allocated in mdp5_crtc_atomic_check(),
  597. * it means we are trying to flush a CRTC whose state is disabled:
  598. * nothing else needs to be done.
  599. */
  600. /* XXX: Can this happen now ? */
  601. if (unlikely(!mdp5_cstate->ctl))
  602. return;
  603. blend_setup(crtc);
  604. /* PP_DONE irq is only used by command mode for now.
  605. * It is better to request pending before FLUSH and START trigger
  606. * to make sure no pp_done irq missed.
  607. * This is safe because no pp_done will happen before SW trigger
  608. * in command mode.
  609. */
  610. if (mdp5_cstate->cmd_mode)
  611. request_pp_done_pending(crtc);
  612. mdp5_crtc->flushed_mask = crtc_flush_all(crtc);
  613. /* XXX are we leaking out state here? */
  614. mdp5_crtc->vblank.irqmask = mdp5_cstate->vblank_irqmask;
  615. mdp5_crtc->err.irqmask = mdp5_cstate->err_irqmask;
  616. mdp5_crtc->pp_done.irqmask = mdp5_cstate->pp_done_irqmask;
  617. request_pending(crtc, PENDING_FLIP);
  618. }
  619. static void get_roi(struct drm_crtc *crtc, uint32_t *roi_w, uint32_t *roi_h)
  620. {
  621. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  622. uint32_t xres = crtc->mode.hdisplay;
  623. uint32_t yres = crtc->mode.vdisplay;
  624. /*
  625. * Cursor Region Of Interest (ROI) is a plane read from cursor
  626. * buffer to render. The ROI region is determined by the visibility of
  627. * the cursor point. In the default Cursor image the cursor point will
  628. * be at the top left of the cursor image, unless it is specified
  629. * otherwise using hotspot feature.
  630. *
  631. * If the cursor point reaches the right (xres - x < cursor.width) or
  632. * bottom (yres - y < cursor.height) boundary of the screen, then ROI
  633. * width and ROI height need to be evaluated to crop the cursor image
  634. * accordingly.
  635. * (xres-x) will be new cursor width when x > (xres - cursor.width)
  636. * (yres-y) will be new cursor height when y > (yres - cursor.height)
  637. */
  638. *roi_w = min(mdp5_crtc->cursor.width, xres -
  639. mdp5_crtc->cursor.x);
  640. *roi_h = min(mdp5_crtc->cursor.height, yres -
  641. mdp5_crtc->cursor.y);
  642. }
  643. static void mdp5_crtc_restore_cursor(struct drm_crtc *crtc)
  644. {
  645. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  646. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  647. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  648. const enum mdp5_cursor_alpha cur_alpha = CURSOR_ALPHA_PER_PIXEL;
  649. uint32_t blendcfg, stride;
  650. uint32_t x, y, width, height;
  651. uint32_t roi_w, roi_h;
  652. int lm;
  653. assert_spin_locked(&mdp5_crtc->cursor.lock);
  654. lm = mdp5_cstate->pipeline.mixer->lm;
  655. x = mdp5_crtc->cursor.x;
  656. y = mdp5_crtc->cursor.y;
  657. width = mdp5_crtc->cursor.width;
  658. height = mdp5_crtc->cursor.height;
  659. stride = width * drm_format_plane_cpp(DRM_FORMAT_ARGB8888, 0);
  660. get_roi(crtc, &roi_w, &roi_h);
  661. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_STRIDE(lm), stride);
  662. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_FORMAT(lm),
  663. MDP5_LM_CURSOR_FORMAT_FORMAT(CURSOR_FMT_ARGB8888));
  664. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_IMG_SIZE(lm),
  665. MDP5_LM_CURSOR_IMG_SIZE_SRC_H(height) |
  666. MDP5_LM_CURSOR_IMG_SIZE_SRC_W(width));
  667. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_SIZE(lm),
  668. MDP5_LM_CURSOR_SIZE_ROI_H(roi_h) |
  669. MDP5_LM_CURSOR_SIZE_ROI_W(roi_w));
  670. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_START_XY(lm),
  671. MDP5_LM_CURSOR_START_XY_Y_START(y) |
  672. MDP5_LM_CURSOR_START_XY_X_START(x));
  673. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BASE_ADDR(lm),
  674. mdp5_crtc->cursor.iova);
  675. blendcfg = MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN;
  676. blendcfg |= MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(cur_alpha);
  677. mdp5_write(mdp5_kms, REG_MDP5_LM_CURSOR_BLEND_CONFIG(lm), blendcfg);
  678. }
  679. static int mdp5_crtc_cursor_set(struct drm_crtc *crtc,
  680. struct drm_file *file, uint32_t handle,
  681. uint32_t width, uint32_t height)
  682. {
  683. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  684. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  685. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  686. struct drm_device *dev = crtc->dev;
  687. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  688. struct platform_device *pdev = mdp5_kms->pdev;
  689. struct msm_kms *kms = &mdp5_kms->base.base;
  690. struct drm_gem_object *cursor_bo, *old_bo = NULL;
  691. struct mdp5_ctl *ctl;
  692. int ret;
  693. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  694. bool cursor_enable = true;
  695. unsigned long flags;
  696. if (!mdp5_crtc->lm_cursor_enabled) {
  697. dev_warn(dev->dev,
  698. "cursor_set is deprecated with cursor planes\n");
  699. return -EINVAL;
  700. }
  701. if ((width > CURSOR_WIDTH) || (height > CURSOR_HEIGHT)) {
  702. dev_err(dev->dev, "bad cursor size: %dx%d\n", width, height);
  703. return -EINVAL;
  704. }
  705. ctl = mdp5_cstate->ctl;
  706. if (!ctl)
  707. return -EINVAL;
  708. /* don't support LM cursors when we we have source split enabled */
  709. if (mdp5_cstate->pipeline.r_mixer)
  710. return -EINVAL;
  711. if (!handle) {
  712. DBG("Cursor off");
  713. cursor_enable = false;
  714. mdp5_crtc->cursor.iova = 0;
  715. pm_runtime_get_sync(&pdev->dev);
  716. goto set_cursor;
  717. }
  718. cursor_bo = drm_gem_object_lookup(file, handle);
  719. if (!cursor_bo)
  720. return -ENOENT;
  721. ret = msm_gem_get_iova(cursor_bo, kms->aspace,
  722. &mdp5_crtc->cursor.iova);
  723. if (ret)
  724. return -EINVAL;
  725. pm_runtime_get_sync(&pdev->dev);
  726. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  727. old_bo = mdp5_crtc->cursor.scanout_bo;
  728. mdp5_crtc->cursor.scanout_bo = cursor_bo;
  729. mdp5_crtc->cursor.width = width;
  730. mdp5_crtc->cursor.height = height;
  731. mdp5_crtc_restore_cursor(crtc);
  732. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  733. set_cursor:
  734. ret = mdp5_ctl_set_cursor(ctl, pipeline, 0, cursor_enable);
  735. if (ret) {
  736. dev_err(dev->dev, "failed to %sable cursor: %d\n",
  737. cursor_enable ? "en" : "dis", ret);
  738. goto end;
  739. }
  740. crtc_flush(crtc, flush_mask);
  741. end:
  742. pm_runtime_put_sync(&pdev->dev);
  743. if (old_bo) {
  744. drm_flip_work_queue(&mdp5_crtc->unref_cursor_work, old_bo);
  745. /* enable vblank to complete cursor work: */
  746. request_pending(crtc, PENDING_CURSOR);
  747. }
  748. return ret;
  749. }
  750. static int mdp5_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  751. {
  752. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  753. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  754. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  755. uint32_t flush_mask = mdp_ctl_flush_mask_cursor(0);
  756. struct drm_device *dev = crtc->dev;
  757. uint32_t roi_w;
  758. uint32_t roi_h;
  759. unsigned long flags;
  760. if (!mdp5_crtc->lm_cursor_enabled) {
  761. dev_warn(dev->dev,
  762. "cursor_move is deprecated with cursor planes\n");
  763. return -EINVAL;
  764. }
  765. /* don't support LM cursors when we we have source split enabled */
  766. if (mdp5_cstate->pipeline.r_mixer)
  767. return -EINVAL;
  768. /* In case the CRTC is disabled, just drop the cursor update */
  769. if (unlikely(!crtc->state->enable))
  770. return 0;
  771. mdp5_crtc->cursor.x = x = max(x, 0);
  772. mdp5_crtc->cursor.y = y = max(y, 0);
  773. get_roi(crtc, &roi_w, &roi_h);
  774. pm_runtime_get_sync(&mdp5_kms->pdev->dev);
  775. spin_lock_irqsave(&mdp5_crtc->cursor.lock, flags);
  776. mdp5_crtc_restore_cursor(crtc);
  777. spin_unlock_irqrestore(&mdp5_crtc->cursor.lock, flags);
  778. crtc_flush(crtc, flush_mask);
  779. pm_runtime_put_sync(&mdp5_kms->pdev->dev);
  780. return 0;
  781. }
  782. static void
  783. mdp5_crtc_atomic_print_state(struct drm_printer *p,
  784. const struct drm_crtc_state *state)
  785. {
  786. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
  787. struct mdp5_pipeline *pipeline = &mdp5_cstate->pipeline;
  788. struct mdp5_kms *mdp5_kms = get_kms(state->crtc);
  789. if (WARN_ON(!pipeline))
  790. return;
  791. if (mdp5_cstate->ctl)
  792. drm_printf(p, "\tctl=%d\n", mdp5_ctl_get_ctl_id(mdp5_cstate->ctl));
  793. drm_printf(p, "\thwmixer=%s\n", pipeline->mixer ?
  794. pipeline->mixer->name : "(null)");
  795. if (mdp5_kms->caps & MDP_CAP_SRC_SPLIT)
  796. drm_printf(p, "\tright hwmixer=%s\n", pipeline->r_mixer ?
  797. pipeline->r_mixer->name : "(null)");
  798. drm_printf(p, "\tcmd_mode=%d\n", mdp5_cstate->cmd_mode);
  799. }
  800. static void mdp5_crtc_reset(struct drm_crtc *crtc)
  801. {
  802. struct mdp5_crtc_state *mdp5_cstate;
  803. if (crtc->state) {
  804. __drm_atomic_helper_crtc_destroy_state(crtc->state);
  805. kfree(to_mdp5_crtc_state(crtc->state));
  806. }
  807. mdp5_cstate = kzalloc(sizeof(*mdp5_cstate), GFP_KERNEL);
  808. if (mdp5_cstate) {
  809. mdp5_cstate->base.crtc = crtc;
  810. crtc->state = &mdp5_cstate->base;
  811. }
  812. }
  813. static struct drm_crtc_state *
  814. mdp5_crtc_duplicate_state(struct drm_crtc *crtc)
  815. {
  816. struct mdp5_crtc_state *mdp5_cstate;
  817. if (WARN_ON(!crtc->state))
  818. return NULL;
  819. mdp5_cstate = kmemdup(to_mdp5_crtc_state(crtc->state),
  820. sizeof(*mdp5_cstate), GFP_KERNEL);
  821. if (!mdp5_cstate)
  822. return NULL;
  823. __drm_atomic_helper_crtc_duplicate_state(crtc, &mdp5_cstate->base);
  824. return &mdp5_cstate->base;
  825. }
  826. static void mdp5_crtc_destroy_state(struct drm_crtc *crtc, struct drm_crtc_state *state)
  827. {
  828. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(state);
  829. __drm_atomic_helper_crtc_destroy_state(state);
  830. kfree(mdp5_cstate);
  831. }
  832. static const struct drm_crtc_funcs mdp5_crtc_funcs = {
  833. .set_config = drm_atomic_helper_set_config,
  834. .destroy = mdp5_crtc_destroy,
  835. .page_flip = drm_atomic_helper_page_flip,
  836. .reset = mdp5_crtc_reset,
  837. .atomic_duplicate_state = mdp5_crtc_duplicate_state,
  838. .atomic_destroy_state = mdp5_crtc_destroy_state,
  839. .cursor_set = mdp5_crtc_cursor_set,
  840. .cursor_move = mdp5_crtc_cursor_move,
  841. .atomic_print_state = mdp5_crtc_atomic_print_state,
  842. };
  843. static const struct drm_crtc_helper_funcs mdp5_crtc_helper_funcs = {
  844. .mode_set_nofb = mdp5_crtc_mode_set_nofb,
  845. .atomic_check = mdp5_crtc_atomic_check,
  846. .atomic_begin = mdp5_crtc_atomic_begin,
  847. .atomic_flush = mdp5_crtc_atomic_flush,
  848. .atomic_enable = mdp5_crtc_atomic_enable,
  849. .atomic_disable = mdp5_crtc_atomic_disable,
  850. };
  851. static void mdp5_crtc_vblank_irq(struct mdp_irq *irq, uint32_t irqstatus)
  852. {
  853. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, vblank);
  854. struct drm_crtc *crtc = &mdp5_crtc->base;
  855. struct msm_drm_private *priv = crtc->dev->dev_private;
  856. unsigned pending;
  857. mdp_irq_unregister(&get_kms(crtc)->base, &mdp5_crtc->vblank);
  858. pending = atomic_xchg(&mdp5_crtc->pending, 0);
  859. if (pending & PENDING_FLIP) {
  860. complete_flip(crtc, NULL);
  861. }
  862. if (pending & PENDING_CURSOR)
  863. drm_flip_work_commit(&mdp5_crtc->unref_cursor_work, priv->wq);
  864. }
  865. static void mdp5_crtc_err_irq(struct mdp_irq *irq, uint32_t irqstatus)
  866. {
  867. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc, err);
  868. DBG("%s: error: %08x", mdp5_crtc->base.name, irqstatus);
  869. }
  870. static void mdp5_crtc_pp_done_irq(struct mdp_irq *irq, uint32_t irqstatus)
  871. {
  872. struct mdp5_crtc *mdp5_crtc = container_of(irq, struct mdp5_crtc,
  873. pp_done);
  874. complete(&mdp5_crtc->pp_completion);
  875. }
  876. static void mdp5_crtc_wait_for_pp_done(struct drm_crtc *crtc)
  877. {
  878. struct drm_device *dev = crtc->dev;
  879. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  880. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  881. int ret;
  882. ret = wait_for_completion_timeout(&mdp5_crtc->pp_completion,
  883. msecs_to_jiffies(50));
  884. if (ret == 0)
  885. dev_warn(dev->dev, "pp done time out, lm=%d\n",
  886. mdp5_cstate->pipeline.mixer->lm);
  887. }
  888. static void mdp5_crtc_wait_for_flush_done(struct drm_crtc *crtc)
  889. {
  890. struct drm_device *dev = crtc->dev;
  891. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  892. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  893. struct mdp5_ctl *ctl = mdp5_cstate->ctl;
  894. int ret;
  895. /* Should not call this function if crtc is disabled. */
  896. if (!ctl)
  897. return;
  898. ret = drm_crtc_vblank_get(crtc);
  899. if (ret)
  900. return;
  901. ret = wait_event_timeout(dev->vblank[drm_crtc_index(crtc)].queue,
  902. ((mdp5_ctl_get_commit_status(ctl) &
  903. mdp5_crtc->flushed_mask) == 0),
  904. msecs_to_jiffies(50));
  905. if (ret <= 0)
  906. dev_warn(dev->dev, "vblank time out, crtc=%d\n", mdp5_crtc->id);
  907. mdp5_crtc->flushed_mask = 0;
  908. drm_crtc_vblank_put(crtc);
  909. }
  910. uint32_t mdp5_crtc_vblank(struct drm_crtc *crtc)
  911. {
  912. struct mdp5_crtc *mdp5_crtc = to_mdp5_crtc(crtc);
  913. return mdp5_crtc->vblank.irqmask;
  914. }
  915. void mdp5_crtc_set_pipeline(struct drm_crtc *crtc)
  916. {
  917. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  918. struct mdp5_kms *mdp5_kms = get_kms(crtc);
  919. /* should this be done elsewhere ? */
  920. mdp_irq_update(&mdp5_kms->base);
  921. mdp5_ctl_set_pipeline(mdp5_cstate->ctl, &mdp5_cstate->pipeline);
  922. }
  923. struct mdp5_ctl *mdp5_crtc_get_ctl(struct drm_crtc *crtc)
  924. {
  925. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  926. return mdp5_cstate->ctl;
  927. }
  928. struct mdp5_hw_mixer *mdp5_crtc_get_mixer(struct drm_crtc *crtc)
  929. {
  930. struct mdp5_crtc_state *mdp5_cstate;
  931. if (WARN_ON(!crtc))
  932. return ERR_PTR(-EINVAL);
  933. mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  934. return WARN_ON(!mdp5_cstate->pipeline.mixer) ?
  935. ERR_PTR(-EINVAL) : mdp5_cstate->pipeline.mixer;
  936. }
  937. struct mdp5_pipeline *mdp5_crtc_get_pipeline(struct drm_crtc *crtc)
  938. {
  939. struct mdp5_crtc_state *mdp5_cstate;
  940. if (WARN_ON(!crtc))
  941. return ERR_PTR(-EINVAL);
  942. mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  943. return &mdp5_cstate->pipeline;
  944. }
  945. void mdp5_crtc_wait_for_commit_done(struct drm_crtc *crtc)
  946. {
  947. struct mdp5_crtc_state *mdp5_cstate = to_mdp5_crtc_state(crtc->state);
  948. if (mdp5_cstate->cmd_mode)
  949. mdp5_crtc_wait_for_pp_done(crtc);
  950. else
  951. mdp5_crtc_wait_for_flush_done(crtc);
  952. }
  953. /* initialize crtc */
  954. struct drm_crtc *mdp5_crtc_init(struct drm_device *dev,
  955. struct drm_plane *plane,
  956. struct drm_plane *cursor_plane, int id)
  957. {
  958. struct drm_crtc *crtc = NULL;
  959. struct mdp5_crtc *mdp5_crtc;
  960. mdp5_crtc = kzalloc(sizeof(*mdp5_crtc), GFP_KERNEL);
  961. if (!mdp5_crtc)
  962. return ERR_PTR(-ENOMEM);
  963. crtc = &mdp5_crtc->base;
  964. mdp5_crtc->id = id;
  965. spin_lock_init(&mdp5_crtc->lm_lock);
  966. spin_lock_init(&mdp5_crtc->cursor.lock);
  967. init_completion(&mdp5_crtc->pp_completion);
  968. mdp5_crtc->vblank.irq = mdp5_crtc_vblank_irq;
  969. mdp5_crtc->err.irq = mdp5_crtc_err_irq;
  970. mdp5_crtc->pp_done.irq = mdp5_crtc_pp_done_irq;
  971. mdp5_crtc->lm_cursor_enabled = cursor_plane ? false : true;
  972. drm_crtc_init_with_planes(dev, crtc, plane, cursor_plane,
  973. &mdp5_crtc_funcs, NULL);
  974. drm_flip_work_init(&mdp5_crtc->unref_cursor_work,
  975. "unref cursor", unref_cursor_worker);
  976. drm_crtc_helper_add(crtc, &mdp5_crtc_helper_funcs);
  977. return crtc;
  978. }