vi.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "gmc/gmc_8_1_d.h"
  35. #include "gmc/gmc_8_1_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_sh_mask.h"
  42. #include "smu/smu_7_1_1_d.h"
  43. #include "smu/smu_7_1_1_sh_mask.h"
  44. #include "uvd/uvd_5_0_d.h"
  45. #include "uvd/uvd_5_0_sh_mask.h"
  46. #include "vce/vce_3_0_d.h"
  47. #include "vce/vce_3_0_sh_mask.h"
  48. #include "dce/dce_10_0_d.h"
  49. #include "dce/dce_10_0_sh_mask.h"
  50. #include "vid.h"
  51. #include "vi.h"
  52. #include "vi_dpm.h"
  53. #include "gmc_v8_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. /*
  66. * Indirect registers accessor
  67. */
  68. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  69. {
  70. unsigned long flags;
  71. u32 r;
  72. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  73. WREG32(mmPCIE_INDEX, reg);
  74. (void)RREG32(mmPCIE_INDEX);
  75. r = RREG32(mmPCIE_DATA);
  76. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  77. return r;
  78. }
  79. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  80. {
  81. unsigned long flags;
  82. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  83. WREG32(mmPCIE_INDEX, reg);
  84. (void)RREG32(mmPCIE_INDEX);
  85. WREG32(mmPCIE_DATA, v);
  86. (void)RREG32(mmPCIE_DATA);
  87. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  88. }
  89. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  90. {
  91. unsigned long flags;
  92. u32 r;
  93. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  94. WREG32(mmSMC_IND_INDEX_0, (reg));
  95. r = RREG32(mmSMC_IND_DATA_0);
  96. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  97. return r;
  98. }
  99. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  100. {
  101. unsigned long flags;
  102. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  103. WREG32(mmSMC_IND_INDEX_0, (reg));
  104. WREG32(mmSMC_IND_DATA_0, (v));
  105. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  106. }
  107. /* smu_8_0_d.h */
  108. #define mmMP0PUB_IND_INDEX 0x180
  109. #define mmMP0PUB_IND_DATA 0x181
  110. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  111. {
  112. unsigned long flags;
  113. u32 r;
  114. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  115. WREG32(mmMP0PUB_IND_INDEX, (reg));
  116. r = RREG32(mmMP0PUB_IND_DATA);
  117. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  118. return r;
  119. }
  120. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  121. {
  122. unsigned long flags;
  123. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  124. WREG32(mmMP0PUB_IND_INDEX, (reg));
  125. WREG32(mmMP0PUB_IND_DATA, (v));
  126. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  127. }
  128. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  129. {
  130. unsigned long flags;
  131. u32 r;
  132. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  133. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  134. r = RREG32(mmUVD_CTX_DATA);
  135. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  136. return r;
  137. }
  138. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  139. {
  140. unsigned long flags;
  141. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  142. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  143. WREG32(mmUVD_CTX_DATA, (v));
  144. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  145. }
  146. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  147. {
  148. unsigned long flags;
  149. u32 r;
  150. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  151. WREG32(mmDIDT_IND_INDEX, (reg));
  152. r = RREG32(mmDIDT_IND_DATA);
  153. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  154. return r;
  155. }
  156. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  157. {
  158. unsigned long flags;
  159. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  160. WREG32(mmDIDT_IND_INDEX, (reg));
  161. WREG32(mmDIDT_IND_DATA, (v));
  162. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  163. }
  164. static const u32 tonga_mgcg_cgcg_init[] =
  165. {
  166. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  167. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  168. mmPCIE_DATA, 0x000f0000, 0x00000000,
  169. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  170. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  171. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  172. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  173. };
  174. static const u32 fiji_mgcg_cgcg_init[] =
  175. {
  176. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  177. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  178. mmPCIE_DATA, 0x000f0000, 0x00000000,
  179. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  180. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  181. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  182. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  183. };
  184. static const u32 iceland_mgcg_cgcg_init[] =
  185. {
  186. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  187. mmPCIE_DATA, 0x000f0000, 0x00000000,
  188. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  189. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  190. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  191. };
  192. static const u32 cz_mgcg_cgcg_init[] =
  193. {
  194. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  195. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  196. mmPCIE_DATA, 0x000f0000, 0x00000000,
  197. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  198. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  199. };
  200. static void vi_init_golden_registers(struct amdgpu_device *adev)
  201. {
  202. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  203. mutex_lock(&adev->grbm_idx_mutex);
  204. switch (adev->asic_type) {
  205. case CHIP_TOPAZ:
  206. amdgpu_program_register_sequence(adev,
  207. iceland_mgcg_cgcg_init,
  208. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  209. break;
  210. case CHIP_FIJI:
  211. amdgpu_program_register_sequence(adev,
  212. fiji_mgcg_cgcg_init,
  213. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  214. break;
  215. case CHIP_TONGA:
  216. amdgpu_program_register_sequence(adev,
  217. tonga_mgcg_cgcg_init,
  218. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  219. break;
  220. case CHIP_CARRIZO:
  221. amdgpu_program_register_sequence(adev,
  222. cz_mgcg_cgcg_init,
  223. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  224. break;
  225. default:
  226. break;
  227. }
  228. mutex_unlock(&adev->grbm_idx_mutex);
  229. }
  230. /**
  231. * vi_get_xclk - get the xclk
  232. *
  233. * @adev: amdgpu_device pointer
  234. *
  235. * Returns the reference clock used by the gfx engine
  236. * (VI).
  237. */
  238. static u32 vi_get_xclk(struct amdgpu_device *adev)
  239. {
  240. u32 reference_clock = adev->clock.spll.reference_freq;
  241. u32 tmp;
  242. if (adev->flags & AMD_IS_APU)
  243. return reference_clock;
  244. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  245. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  246. return 1000;
  247. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  248. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  249. return reference_clock / 4;
  250. return reference_clock;
  251. }
  252. /**
  253. * vi_srbm_select - select specific register instances
  254. *
  255. * @adev: amdgpu_device pointer
  256. * @me: selected ME (micro engine)
  257. * @pipe: pipe
  258. * @queue: queue
  259. * @vmid: VMID
  260. *
  261. * Switches the currently active registers instances. Some
  262. * registers are instanced per VMID, others are instanced per
  263. * me/pipe/queue combination.
  264. */
  265. void vi_srbm_select(struct amdgpu_device *adev,
  266. u32 me, u32 pipe, u32 queue, u32 vmid)
  267. {
  268. u32 srbm_gfx_cntl = 0;
  269. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  270. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  271. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  272. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  273. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  274. }
  275. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  276. {
  277. /* todo */
  278. }
  279. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  280. {
  281. u32 bus_cntl;
  282. u32 d1vga_control = 0;
  283. u32 d2vga_control = 0;
  284. u32 vga_render_control = 0;
  285. u32 rom_cntl;
  286. bool r;
  287. bus_cntl = RREG32(mmBUS_CNTL);
  288. if (adev->mode_info.num_crtc) {
  289. d1vga_control = RREG32(mmD1VGA_CONTROL);
  290. d2vga_control = RREG32(mmD2VGA_CONTROL);
  291. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  292. }
  293. rom_cntl = RREG32_SMC(ixROM_CNTL);
  294. /* enable the rom */
  295. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  296. if (adev->mode_info.num_crtc) {
  297. /* Disable VGA mode */
  298. WREG32(mmD1VGA_CONTROL,
  299. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  300. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  301. WREG32(mmD2VGA_CONTROL,
  302. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  303. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  304. WREG32(mmVGA_RENDER_CONTROL,
  305. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  306. }
  307. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  308. r = amdgpu_read_bios(adev);
  309. /* restore regs */
  310. WREG32(mmBUS_CNTL, bus_cntl);
  311. if (adev->mode_info.num_crtc) {
  312. WREG32(mmD1VGA_CONTROL, d1vga_control);
  313. WREG32(mmD2VGA_CONTROL, d2vga_control);
  314. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  315. }
  316. WREG32_SMC(ixROM_CNTL, rom_cntl);
  317. return r;
  318. }
  319. static struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  320. {mmGB_MACROTILE_MODE7, true},
  321. };
  322. static struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  323. {mmGB_TILE_MODE7, true},
  324. {mmGB_TILE_MODE12, true},
  325. {mmGB_TILE_MODE17, true},
  326. {mmGB_TILE_MODE23, true},
  327. {mmGB_MACROTILE_MODE7, true},
  328. };
  329. static struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  330. {mmGRBM_STATUS, false},
  331. {mmGRBM_STATUS2, false},
  332. {mmGRBM_STATUS_SE0, false},
  333. {mmGRBM_STATUS_SE1, false},
  334. {mmGRBM_STATUS_SE2, false},
  335. {mmGRBM_STATUS_SE3, false},
  336. {mmSRBM_STATUS, false},
  337. {mmSRBM_STATUS2, false},
  338. {mmSRBM_STATUS3, false},
  339. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  340. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  341. {mmCP_STAT, false},
  342. {mmCP_STALLED_STAT1, false},
  343. {mmCP_STALLED_STAT2, false},
  344. {mmCP_STALLED_STAT3, false},
  345. {mmCP_CPF_BUSY_STAT, false},
  346. {mmCP_CPF_STALLED_STAT1, false},
  347. {mmCP_CPF_STATUS, false},
  348. {mmCP_CPC_BUSY_STAT, false},
  349. {mmCP_CPC_STALLED_STAT1, false},
  350. {mmCP_CPC_STATUS, false},
  351. {mmGB_ADDR_CONFIG, false},
  352. {mmMC_ARB_RAMCFG, false},
  353. {mmGB_TILE_MODE0, false},
  354. {mmGB_TILE_MODE1, false},
  355. {mmGB_TILE_MODE2, false},
  356. {mmGB_TILE_MODE3, false},
  357. {mmGB_TILE_MODE4, false},
  358. {mmGB_TILE_MODE5, false},
  359. {mmGB_TILE_MODE6, false},
  360. {mmGB_TILE_MODE7, false},
  361. {mmGB_TILE_MODE8, false},
  362. {mmGB_TILE_MODE9, false},
  363. {mmGB_TILE_MODE10, false},
  364. {mmGB_TILE_MODE11, false},
  365. {mmGB_TILE_MODE12, false},
  366. {mmGB_TILE_MODE13, false},
  367. {mmGB_TILE_MODE14, false},
  368. {mmGB_TILE_MODE15, false},
  369. {mmGB_TILE_MODE16, false},
  370. {mmGB_TILE_MODE17, false},
  371. {mmGB_TILE_MODE18, false},
  372. {mmGB_TILE_MODE19, false},
  373. {mmGB_TILE_MODE20, false},
  374. {mmGB_TILE_MODE21, false},
  375. {mmGB_TILE_MODE22, false},
  376. {mmGB_TILE_MODE23, false},
  377. {mmGB_TILE_MODE24, false},
  378. {mmGB_TILE_MODE25, false},
  379. {mmGB_TILE_MODE26, false},
  380. {mmGB_TILE_MODE27, false},
  381. {mmGB_TILE_MODE28, false},
  382. {mmGB_TILE_MODE29, false},
  383. {mmGB_TILE_MODE30, false},
  384. {mmGB_TILE_MODE31, false},
  385. {mmGB_MACROTILE_MODE0, false},
  386. {mmGB_MACROTILE_MODE1, false},
  387. {mmGB_MACROTILE_MODE2, false},
  388. {mmGB_MACROTILE_MODE3, false},
  389. {mmGB_MACROTILE_MODE4, false},
  390. {mmGB_MACROTILE_MODE5, false},
  391. {mmGB_MACROTILE_MODE6, false},
  392. {mmGB_MACROTILE_MODE7, false},
  393. {mmGB_MACROTILE_MODE8, false},
  394. {mmGB_MACROTILE_MODE9, false},
  395. {mmGB_MACROTILE_MODE10, false},
  396. {mmGB_MACROTILE_MODE11, false},
  397. {mmGB_MACROTILE_MODE12, false},
  398. {mmGB_MACROTILE_MODE13, false},
  399. {mmGB_MACROTILE_MODE14, false},
  400. {mmGB_MACROTILE_MODE15, false},
  401. {mmCC_RB_BACKEND_DISABLE, false, true},
  402. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  403. {mmGB_BACKEND_MAP, false, false},
  404. {mmPA_SC_RASTER_CONFIG, false, true},
  405. {mmPA_SC_RASTER_CONFIG_1, false, true},
  406. };
  407. static uint32_t vi_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
  408. u32 sh_num, u32 reg_offset)
  409. {
  410. uint32_t val;
  411. mutex_lock(&adev->grbm_idx_mutex);
  412. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  413. gfx_v8_0_select_se_sh(adev, se_num, sh_num);
  414. val = RREG32(reg_offset);
  415. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  416. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  417. mutex_unlock(&adev->grbm_idx_mutex);
  418. return val;
  419. }
  420. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  421. u32 sh_num, u32 reg_offset, u32 *value)
  422. {
  423. struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  424. struct amdgpu_allowed_register_entry *asic_register_entry;
  425. uint32_t size, i;
  426. *value = 0;
  427. switch (adev->asic_type) {
  428. case CHIP_TOPAZ:
  429. asic_register_table = tonga_allowed_read_registers;
  430. size = ARRAY_SIZE(tonga_allowed_read_registers);
  431. break;
  432. case CHIP_FIJI:
  433. case CHIP_TONGA:
  434. case CHIP_CARRIZO:
  435. asic_register_table = cz_allowed_read_registers;
  436. size = ARRAY_SIZE(cz_allowed_read_registers);
  437. break;
  438. default:
  439. return -EINVAL;
  440. }
  441. if (asic_register_table) {
  442. for (i = 0; i < size; i++) {
  443. asic_register_entry = asic_register_table + i;
  444. if (reg_offset != asic_register_entry->reg_offset)
  445. continue;
  446. if (!asic_register_entry->untouched)
  447. *value = asic_register_entry->grbm_indexed ?
  448. vi_read_indexed_register(adev, se_num,
  449. sh_num, reg_offset) :
  450. RREG32(reg_offset);
  451. return 0;
  452. }
  453. }
  454. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  455. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  456. continue;
  457. if (!vi_allowed_read_registers[i].untouched)
  458. *value = vi_allowed_read_registers[i].grbm_indexed ?
  459. vi_read_indexed_register(adev, se_num,
  460. sh_num, reg_offset) :
  461. RREG32(reg_offset);
  462. return 0;
  463. }
  464. return -EINVAL;
  465. }
  466. static void vi_print_gpu_status_regs(struct amdgpu_device *adev)
  467. {
  468. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  469. RREG32(mmGRBM_STATUS));
  470. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  471. RREG32(mmGRBM_STATUS2));
  472. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  473. RREG32(mmGRBM_STATUS_SE0));
  474. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  475. RREG32(mmGRBM_STATUS_SE1));
  476. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  477. RREG32(mmGRBM_STATUS_SE2));
  478. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  479. RREG32(mmGRBM_STATUS_SE3));
  480. dev_info(adev->dev, " SRBM_STATUS=0x%08X\n",
  481. RREG32(mmSRBM_STATUS));
  482. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  483. RREG32(mmSRBM_STATUS2));
  484. dev_info(adev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  485. RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  486. dev_info(adev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  487. RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  488. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  489. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  490. RREG32(mmCP_STALLED_STAT1));
  491. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  492. RREG32(mmCP_STALLED_STAT2));
  493. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  494. RREG32(mmCP_STALLED_STAT3));
  495. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  496. RREG32(mmCP_CPF_BUSY_STAT));
  497. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  498. RREG32(mmCP_CPF_STALLED_STAT1));
  499. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  500. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  501. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  502. RREG32(mmCP_CPC_STALLED_STAT1));
  503. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  504. }
  505. /**
  506. * vi_gpu_check_soft_reset - check which blocks are busy
  507. *
  508. * @adev: amdgpu_device pointer
  509. *
  510. * Check which blocks are busy and return the relevant reset
  511. * mask to be used by vi_gpu_soft_reset().
  512. * Returns a mask of the blocks to be reset.
  513. */
  514. u32 vi_gpu_check_soft_reset(struct amdgpu_device *adev)
  515. {
  516. u32 reset_mask = 0;
  517. u32 tmp;
  518. /* GRBM_STATUS */
  519. tmp = RREG32(mmGRBM_STATUS);
  520. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  521. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  522. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  523. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  524. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  525. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  526. reset_mask |= AMDGPU_RESET_GFX;
  527. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK))
  528. reset_mask |= AMDGPU_RESET_CP;
  529. /* GRBM_STATUS2 */
  530. tmp = RREG32(mmGRBM_STATUS2);
  531. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  532. reset_mask |= AMDGPU_RESET_RLC;
  533. if (tmp & (GRBM_STATUS2__CPF_BUSY_MASK |
  534. GRBM_STATUS2__CPC_BUSY_MASK |
  535. GRBM_STATUS2__CPG_BUSY_MASK))
  536. reset_mask |= AMDGPU_RESET_CP;
  537. /* SRBM_STATUS2 */
  538. tmp = RREG32(mmSRBM_STATUS2);
  539. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK)
  540. reset_mask |= AMDGPU_RESET_DMA;
  541. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK)
  542. reset_mask |= AMDGPU_RESET_DMA1;
  543. /* SRBM_STATUS */
  544. tmp = RREG32(mmSRBM_STATUS);
  545. if (tmp & SRBM_STATUS__IH_BUSY_MASK)
  546. reset_mask |= AMDGPU_RESET_IH;
  547. if (tmp & SRBM_STATUS__SEM_BUSY_MASK)
  548. reset_mask |= AMDGPU_RESET_SEM;
  549. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  550. reset_mask |= AMDGPU_RESET_GRBM;
  551. if (adev->asic_type != CHIP_TOPAZ) {
  552. if (tmp & (SRBM_STATUS__UVD_RQ_PENDING_MASK |
  553. SRBM_STATUS__UVD_BUSY_MASK))
  554. reset_mask |= AMDGPU_RESET_UVD;
  555. }
  556. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  557. reset_mask |= AMDGPU_RESET_VMC;
  558. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  559. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK))
  560. reset_mask |= AMDGPU_RESET_MC;
  561. /* SDMA0_STATUS_REG */
  562. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  563. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  564. reset_mask |= AMDGPU_RESET_DMA;
  565. /* SDMA1_STATUS_REG */
  566. tmp = RREG32(mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  567. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  568. reset_mask |= AMDGPU_RESET_DMA1;
  569. #if 0
  570. /* VCE_STATUS */
  571. if (adev->asic_type != CHIP_TOPAZ) {
  572. tmp = RREG32(mmVCE_STATUS);
  573. if (tmp & VCE_STATUS__VCPU_REPORT_RB0_BUSY_MASK)
  574. reset_mask |= AMDGPU_RESET_VCE;
  575. if (tmp & VCE_STATUS__VCPU_REPORT_RB1_BUSY_MASK)
  576. reset_mask |= AMDGPU_RESET_VCE1;
  577. }
  578. if (adev->asic_type != CHIP_TOPAZ) {
  579. if (amdgpu_display_is_display_hung(adev))
  580. reset_mask |= AMDGPU_RESET_DISPLAY;
  581. }
  582. #endif
  583. /* Skip MC reset as it's mostly likely not hung, just busy */
  584. if (reset_mask & AMDGPU_RESET_MC) {
  585. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  586. reset_mask &= ~AMDGPU_RESET_MC;
  587. }
  588. return reset_mask;
  589. }
  590. /**
  591. * vi_gpu_soft_reset - soft reset GPU
  592. *
  593. * @adev: amdgpu_device pointer
  594. * @reset_mask: mask of which blocks to reset
  595. *
  596. * Soft reset the blocks specified in @reset_mask.
  597. */
  598. static void vi_gpu_soft_reset(struct amdgpu_device *adev, u32 reset_mask)
  599. {
  600. struct amdgpu_mode_mc_save save;
  601. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  602. u32 tmp;
  603. if (reset_mask == 0)
  604. return;
  605. dev_info(adev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  606. vi_print_gpu_status_regs(adev);
  607. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  608. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR));
  609. dev_info(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  610. RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS));
  611. /* disable CG/PG */
  612. /* stop the rlc */
  613. //XXX
  614. //gfx_v8_0_rlc_stop(adev);
  615. /* Disable GFX parsing/prefetching */
  616. tmp = RREG32(mmCP_ME_CNTL);
  617. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  618. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  619. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  620. WREG32(mmCP_ME_CNTL, tmp);
  621. /* Disable MEC parsing/prefetching */
  622. tmp = RREG32(mmCP_MEC_CNTL);
  623. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  624. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  625. WREG32(mmCP_MEC_CNTL, tmp);
  626. if (reset_mask & AMDGPU_RESET_DMA) {
  627. /* sdma0 */
  628. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  629. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  630. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  631. }
  632. if (reset_mask & AMDGPU_RESET_DMA1) {
  633. /* sdma1 */
  634. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  635. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  636. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  637. }
  638. gmc_v8_0_mc_stop(adev, &save);
  639. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  640. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  641. }
  642. if (reset_mask & (AMDGPU_RESET_GFX | AMDGPU_RESET_COMPUTE | AMDGPU_RESET_CP)) {
  643. grbm_soft_reset =
  644. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  645. grbm_soft_reset =
  646. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  647. }
  648. if (reset_mask & AMDGPU_RESET_CP) {
  649. grbm_soft_reset =
  650. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  651. srbm_soft_reset =
  652. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  653. }
  654. if (reset_mask & AMDGPU_RESET_DMA)
  655. srbm_soft_reset =
  656. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA, 1);
  657. if (reset_mask & AMDGPU_RESET_DMA1)
  658. srbm_soft_reset =
  659. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SDMA1, 1);
  660. if (reset_mask & AMDGPU_RESET_DISPLAY)
  661. srbm_soft_reset =
  662. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_DC, 1);
  663. if (reset_mask & AMDGPU_RESET_RLC)
  664. grbm_soft_reset =
  665. REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  666. if (reset_mask & AMDGPU_RESET_SEM)
  667. srbm_soft_reset =
  668. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  669. if (reset_mask & AMDGPU_RESET_IH)
  670. srbm_soft_reset =
  671. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_IH, 1);
  672. if (reset_mask & AMDGPU_RESET_GRBM)
  673. srbm_soft_reset =
  674. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  675. if (reset_mask & AMDGPU_RESET_VMC)
  676. srbm_soft_reset =
  677. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  678. if (reset_mask & AMDGPU_RESET_UVD)
  679. srbm_soft_reset =
  680. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  681. if (reset_mask & AMDGPU_RESET_VCE)
  682. srbm_soft_reset =
  683. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
  684. if (reset_mask & AMDGPU_RESET_VCE)
  685. srbm_soft_reset =
  686. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
  687. if (!(adev->flags & AMD_IS_APU)) {
  688. if (reset_mask & AMDGPU_RESET_MC)
  689. srbm_soft_reset =
  690. REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  691. }
  692. if (grbm_soft_reset) {
  693. tmp = RREG32(mmGRBM_SOFT_RESET);
  694. tmp |= grbm_soft_reset;
  695. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  696. WREG32(mmGRBM_SOFT_RESET, tmp);
  697. tmp = RREG32(mmGRBM_SOFT_RESET);
  698. udelay(50);
  699. tmp &= ~grbm_soft_reset;
  700. WREG32(mmGRBM_SOFT_RESET, tmp);
  701. tmp = RREG32(mmGRBM_SOFT_RESET);
  702. }
  703. if (srbm_soft_reset) {
  704. tmp = RREG32(mmSRBM_SOFT_RESET);
  705. tmp |= srbm_soft_reset;
  706. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  707. WREG32(mmSRBM_SOFT_RESET, tmp);
  708. tmp = RREG32(mmSRBM_SOFT_RESET);
  709. udelay(50);
  710. tmp &= ~srbm_soft_reset;
  711. WREG32(mmSRBM_SOFT_RESET, tmp);
  712. tmp = RREG32(mmSRBM_SOFT_RESET);
  713. }
  714. /* Wait a little for things to settle down */
  715. udelay(50);
  716. gmc_v8_0_mc_resume(adev, &save);
  717. udelay(50);
  718. vi_print_gpu_status_regs(adev);
  719. }
  720. static void vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  721. {
  722. struct amdgpu_mode_mc_save save;
  723. u32 tmp, i;
  724. dev_info(adev->dev, "GPU pci config reset\n");
  725. /* disable dpm? */
  726. /* disable cg/pg */
  727. /* Disable GFX parsing/prefetching */
  728. tmp = RREG32(mmCP_ME_CNTL);
  729. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  730. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  731. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  732. WREG32(mmCP_ME_CNTL, tmp);
  733. /* Disable MEC parsing/prefetching */
  734. tmp = RREG32(mmCP_MEC_CNTL);
  735. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME1_HALT, 1);
  736. tmp = REG_SET_FIELD(tmp, CP_MEC_CNTL, MEC_ME2_HALT, 1);
  737. WREG32(mmCP_MEC_CNTL, tmp);
  738. /* Disable GFX parsing/prefetching */
  739. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK |
  740. CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  741. /* Disable MEC parsing/prefetching */
  742. WREG32(mmCP_MEC_CNTL,
  743. CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  744. /* sdma0 */
  745. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  746. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  747. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  748. /* sdma1 */
  749. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  750. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 1);
  751. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  752. /* XXX other engines? */
  753. /* halt the rlc, disable cp internal ints */
  754. //XXX
  755. //gfx_v8_0_rlc_stop(adev);
  756. udelay(50);
  757. /* disable mem access */
  758. gmc_v8_0_mc_stop(adev, &save);
  759. if (amdgpu_asic_wait_for_mc_idle(adev)) {
  760. dev_warn(adev->dev, "Wait for MC idle timed out !\n");
  761. }
  762. /* disable BM */
  763. pci_clear_master(adev->pdev);
  764. /* reset */
  765. amdgpu_pci_config_reset(adev);
  766. udelay(100);
  767. /* wait for asic to come out of reset */
  768. for (i = 0; i < adev->usec_timeout; i++) {
  769. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff)
  770. break;
  771. udelay(1);
  772. }
  773. }
  774. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  775. {
  776. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  777. if (hung)
  778. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  779. else
  780. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  781. WREG32(mmBIOS_SCRATCH_3, tmp);
  782. }
  783. /**
  784. * vi_asic_reset - soft reset GPU
  785. *
  786. * @adev: amdgpu_device pointer
  787. *
  788. * Look up which blocks are hung and attempt
  789. * to reset them.
  790. * Returns 0 for success.
  791. */
  792. static int vi_asic_reset(struct amdgpu_device *adev)
  793. {
  794. u32 reset_mask;
  795. reset_mask = vi_gpu_check_soft_reset(adev);
  796. if (reset_mask)
  797. vi_set_bios_scratch_engine_hung(adev, true);
  798. /* try soft reset */
  799. vi_gpu_soft_reset(adev, reset_mask);
  800. reset_mask = vi_gpu_check_soft_reset(adev);
  801. /* try pci config reset */
  802. if (reset_mask && amdgpu_hard_reset)
  803. vi_gpu_pci_config_reset(adev);
  804. reset_mask = vi_gpu_check_soft_reset(adev);
  805. if (!reset_mask)
  806. vi_set_bios_scratch_engine_hung(adev, false);
  807. return 0;
  808. }
  809. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  810. u32 cntl_reg, u32 status_reg)
  811. {
  812. int r, i;
  813. struct atom_clock_dividers dividers;
  814. uint32_t tmp;
  815. r = amdgpu_atombios_get_clock_dividers(adev,
  816. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  817. clock, false, &dividers);
  818. if (r)
  819. return r;
  820. tmp = RREG32_SMC(cntl_reg);
  821. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  822. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  823. tmp |= dividers.post_divider;
  824. WREG32_SMC(cntl_reg, tmp);
  825. for (i = 0; i < 100; i++) {
  826. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  827. break;
  828. mdelay(10);
  829. }
  830. if (i == 100)
  831. return -ETIMEDOUT;
  832. return 0;
  833. }
  834. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  835. {
  836. int r;
  837. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  838. if (r)
  839. return r;
  840. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  841. return 0;
  842. }
  843. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  844. {
  845. /* todo */
  846. return 0;
  847. }
  848. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  849. {
  850. u32 mask;
  851. int ret;
  852. if (amdgpu_pcie_gen2 == 0)
  853. return;
  854. if (adev->flags & AMD_IS_APU)
  855. return;
  856. ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
  857. if (ret != 0)
  858. return;
  859. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  860. return;
  861. /* todo */
  862. }
  863. static void vi_program_aspm(struct amdgpu_device *adev)
  864. {
  865. if (amdgpu_aspm == 0)
  866. return;
  867. /* todo */
  868. }
  869. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  870. bool enable)
  871. {
  872. u32 tmp;
  873. /* not necessary on CZ */
  874. if (adev->flags & AMD_IS_APU)
  875. return;
  876. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  877. if (enable)
  878. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  879. else
  880. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  881. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  882. }
  883. /* topaz has no DCE, UVD, VCE */
  884. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  885. {
  886. /* ORDER MATTERS! */
  887. {
  888. .type = AMD_IP_BLOCK_TYPE_COMMON,
  889. .major = 2,
  890. .minor = 0,
  891. .rev = 0,
  892. .funcs = &vi_common_ip_funcs,
  893. },
  894. {
  895. .type = AMD_IP_BLOCK_TYPE_GMC,
  896. .major = 8,
  897. .minor = 0,
  898. .rev = 0,
  899. .funcs = &gmc_v8_0_ip_funcs,
  900. },
  901. {
  902. .type = AMD_IP_BLOCK_TYPE_IH,
  903. .major = 2,
  904. .minor = 4,
  905. .rev = 0,
  906. .funcs = &iceland_ih_ip_funcs,
  907. },
  908. {
  909. .type = AMD_IP_BLOCK_TYPE_SMC,
  910. .major = 7,
  911. .minor = 1,
  912. .rev = 0,
  913. .funcs = &iceland_dpm_ip_funcs,
  914. },
  915. {
  916. .type = AMD_IP_BLOCK_TYPE_GFX,
  917. .major = 8,
  918. .minor = 0,
  919. .rev = 0,
  920. .funcs = &gfx_v8_0_ip_funcs,
  921. },
  922. {
  923. .type = AMD_IP_BLOCK_TYPE_SDMA,
  924. .major = 2,
  925. .minor = 4,
  926. .rev = 0,
  927. .funcs = &sdma_v2_4_ip_funcs,
  928. },
  929. };
  930. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  931. {
  932. /* ORDER MATTERS! */
  933. {
  934. .type = AMD_IP_BLOCK_TYPE_COMMON,
  935. .major = 2,
  936. .minor = 0,
  937. .rev = 0,
  938. .funcs = &vi_common_ip_funcs,
  939. },
  940. {
  941. .type = AMD_IP_BLOCK_TYPE_GMC,
  942. .major = 8,
  943. .minor = 0,
  944. .rev = 0,
  945. .funcs = &gmc_v8_0_ip_funcs,
  946. },
  947. {
  948. .type = AMD_IP_BLOCK_TYPE_IH,
  949. .major = 3,
  950. .minor = 0,
  951. .rev = 0,
  952. .funcs = &tonga_ih_ip_funcs,
  953. },
  954. {
  955. .type = AMD_IP_BLOCK_TYPE_SMC,
  956. .major = 7,
  957. .minor = 1,
  958. .rev = 0,
  959. .funcs = &tonga_dpm_ip_funcs,
  960. },
  961. {
  962. .type = AMD_IP_BLOCK_TYPE_DCE,
  963. .major = 10,
  964. .minor = 0,
  965. .rev = 0,
  966. .funcs = &dce_v10_0_ip_funcs,
  967. },
  968. {
  969. .type = AMD_IP_BLOCK_TYPE_GFX,
  970. .major = 8,
  971. .minor = 0,
  972. .rev = 0,
  973. .funcs = &gfx_v8_0_ip_funcs,
  974. },
  975. {
  976. .type = AMD_IP_BLOCK_TYPE_SDMA,
  977. .major = 3,
  978. .minor = 0,
  979. .rev = 0,
  980. .funcs = &sdma_v3_0_ip_funcs,
  981. },
  982. {
  983. .type = AMD_IP_BLOCK_TYPE_UVD,
  984. .major = 5,
  985. .minor = 0,
  986. .rev = 0,
  987. .funcs = &uvd_v5_0_ip_funcs,
  988. },
  989. {
  990. .type = AMD_IP_BLOCK_TYPE_VCE,
  991. .major = 3,
  992. .minor = 0,
  993. .rev = 0,
  994. .funcs = &vce_v3_0_ip_funcs,
  995. },
  996. };
  997. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  998. {
  999. /* ORDER MATTERS! */
  1000. {
  1001. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1002. .major = 2,
  1003. .minor = 0,
  1004. .rev = 0,
  1005. .funcs = &vi_common_ip_funcs,
  1006. },
  1007. {
  1008. .type = AMD_IP_BLOCK_TYPE_GMC,
  1009. .major = 8,
  1010. .minor = 5,
  1011. .rev = 0,
  1012. .funcs = &gmc_v8_0_ip_funcs,
  1013. },
  1014. {
  1015. .type = AMD_IP_BLOCK_TYPE_IH,
  1016. .major = 3,
  1017. .minor = 0,
  1018. .rev = 0,
  1019. .funcs = &tonga_ih_ip_funcs,
  1020. },
  1021. {
  1022. .type = AMD_IP_BLOCK_TYPE_SMC,
  1023. .major = 7,
  1024. .minor = 1,
  1025. .rev = 0,
  1026. .funcs = &fiji_dpm_ip_funcs,
  1027. },
  1028. {
  1029. .type = AMD_IP_BLOCK_TYPE_DCE,
  1030. .major = 10,
  1031. .minor = 1,
  1032. .rev = 0,
  1033. .funcs = &dce_v10_0_ip_funcs,
  1034. },
  1035. {
  1036. .type = AMD_IP_BLOCK_TYPE_GFX,
  1037. .major = 8,
  1038. .minor = 0,
  1039. .rev = 0,
  1040. .funcs = &gfx_v8_0_ip_funcs,
  1041. },
  1042. {
  1043. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1044. .major = 3,
  1045. .minor = 0,
  1046. .rev = 0,
  1047. .funcs = &sdma_v3_0_ip_funcs,
  1048. },
  1049. {
  1050. .type = AMD_IP_BLOCK_TYPE_UVD,
  1051. .major = 6,
  1052. .minor = 0,
  1053. .rev = 0,
  1054. .funcs = &uvd_v6_0_ip_funcs,
  1055. },
  1056. {
  1057. .type = AMD_IP_BLOCK_TYPE_VCE,
  1058. .major = 3,
  1059. .minor = 0,
  1060. .rev = 0,
  1061. .funcs = &vce_v3_0_ip_funcs,
  1062. },
  1063. };
  1064. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1065. {
  1066. /* ORDER MATTERS! */
  1067. {
  1068. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1069. .major = 2,
  1070. .minor = 0,
  1071. .rev = 0,
  1072. .funcs = &vi_common_ip_funcs,
  1073. },
  1074. {
  1075. .type = AMD_IP_BLOCK_TYPE_GMC,
  1076. .major = 8,
  1077. .minor = 0,
  1078. .rev = 0,
  1079. .funcs = &gmc_v8_0_ip_funcs,
  1080. },
  1081. {
  1082. .type = AMD_IP_BLOCK_TYPE_IH,
  1083. .major = 3,
  1084. .minor = 0,
  1085. .rev = 0,
  1086. .funcs = &cz_ih_ip_funcs,
  1087. },
  1088. {
  1089. .type = AMD_IP_BLOCK_TYPE_SMC,
  1090. .major = 8,
  1091. .minor = 0,
  1092. .rev = 0,
  1093. .funcs = &cz_dpm_ip_funcs,
  1094. },
  1095. {
  1096. .type = AMD_IP_BLOCK_TYPE_DCE,
  1097. .major = 11,
  1098. .minor = 0,
  1099. .rev = 0,
  1100. .funcs = &dce_v11_0_ip_funcs,
  1101. },
  1102. {
  1103. .type = AMD_IP_BLOCK_TYPE_GFX,
  1104. .major = 8,
  1105. .minor = 0,
  1106. .rev = 0,
  1107. .funcs = &gfx_v8_0_ip_funcs,
  1108. },
  1109. {
  1110. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1111. .major = 3,
  1112. .minor = 0,
  1113. .rev = 0,
  1114. .funcs = &sdma_v3_0_ip_funcs,
  1115. },
  1116. {
  1117. .type = AMD_IP_BLOCK_TYPE_UVD,
  1118. .major = 6,
  1119. .minor = 0,
  1120. .rev = 0,
  1121. .funcs = &uvd_v6_0_ip_funcs,
  1122. },
  1123. {
  1124. .type = AMD_IP_BLOCK_TYPE_VCE,
  1125. .major = 3,
  1126. .minor = 0,
  1127. .rev = 0,
  1128. .funcs = &vce_v3_0_ip_funcs,
  1129. },
  1130. };
  1131. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1132. {
  1133. switch (adev->asic_type) {
  1134. case CHIP_TOPAZ:
  1135. adev->ip_blocks = topaz_ip_blocks;
  1136. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1137. break;
  1138. case CHIP_FIJI:
  1139. adev->ip_blocks = fiji_ip_blocks;
  1140. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1141. break;
  1142. case CHIP_TONGA:
  1143. adev->ip_blocks = tonga_ip_blocks;
  1144. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1145. break;
  1146. case CHIP_CARRIZO:
  1147. adev->ip_blocks = cz_ip_blocks;
  1148. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1149. break;
  1150. default:
  1151. /* FIXME: not supported yet */
  1152. return -EINVAL;
  1153. }
  1154. return 0;
  1155. }
  1156. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1157. {
  1158. if (adev->asic_type == CHIP_TOPAZ)
  1159. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1160. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1161. else
  1162. return (RREG32(mmCC_DRM_ID_STRAPS) & CC_DRM_ID_STRAPS__ATI_REV_ID_MASK)
  1163. >> CC_DRM_ID_STRAPS__ATI_REV_ID__SHIFT;
  1164. }
  1165. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1166. {
  1167. .read_disabled_bios = &vi_read_disabled_bios,
  1168. .read_register = &vi_read_register,
  1169. .reset = &vi_asic_reset,
  1170. .set_vga_state = &vi_vga_set_state,
  1171. .get_xclk = &vi_get_xclk,
  1172. .set_uvd_clocks = &vi_set_uvd_clocks,
  1173. .set_vce_clocks = &vi_set_vce_clocks,
  1174. .get_cu_info = &gfx_v8_0_get_cu_info,
  1175. /* these should be moved to their own ip modules */
  1176. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  1177. .wait_for_mc_idle = &gmc_v8_0_mc_wait_for_idle,
  1178. };
  1179. static int vi_common_early_init(void *handle)
  1180. {
  1181. bool smc_enabled = false;
  1182. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1183. if (adev->flags & AMD_IS_APU) {
  1184. adev->smc_rreg = &cz_smc_rreg;
  1185. adev->smc_wreg = &cz_smc_wreg;
  1186. } else {
  1187. adev->smc_rreg = &vi_smc_rreg;
  1188. adev->smc_wreg = &vi_smc_wreg;
  1189. }
  1190. adev->pcie_rreg = &vi_pcie_rreg;
  1191. adev->pcie_wreg = &vi_pcie_wreg;
  1192. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1193. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1194. adev->didt_rreg = &vi_didt_rreg;
  1195. adev->didt_wreg = &vi_didt_wreg;
  1196. adev->asic_funcs = &vi_asic_funcs;
  1197. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1198. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1199. smc_enabled = true;
  1200. adev->rev_id = vi_get_rev_id(adev);
  1201. adev->external_rev_id = 0xFF;
  1202. switch (adev->asic_type) {
  1203. case CHIP_TOPAZ:
  1204. adev->has_uvd = false;
  1205. adev->cg_flags = 0;
  1206. adev->pg_flags = 0;
  1207. adev->external_rev_id = 0x1;
  1208. if (amdgpu_smc_load_fw && smc_enabled)
  1209. adev->firmware.smu_load = true;
  1210. break;
  1211. case CHIP_FIJI:
  1212. case CHIP_TONGA:
  1213. adev->has_uvd = true;
  1214. adev->cg_flags = 0;
  1215. adev->pg_flags = 0;
  1216. adev->external_rev_id = adev->rev_id + 0x14;
  1217. if (amdgpu_smc_load_fw && smc_enabled)
  1218. adev->firmware.smu_load = true;
  1219. break;
  1220. case CHIP_CARRIZO:
  1221. adev->has_uvd = true;
  1222. adev->cg_flags = 0;
  1223. adev->pg_flags = AMDGPU_PG_SUPPORT_UVD | AMDGPU_PG_SUPPORT_VCE;
  1224. adev->external_rev_id = adev->rev_id + 0x1;
  1225. if (amdgpu_smc_load_fw && smc_enabled)
  1226. adev->firmware.smu_load = true;
  1227. break;
  1228. default:
  1229. /* FIXME: not supported yet */
  1230. return -EINVAL;
  1231. }
  1232. return 0;
  1233. }
  1234. static int vi_common_sw_init(void *handle)
  1235. {
  1236. return 0;
  1237. }
  1238. static int vi_common_sw_fini(void *handle)
  1239. {
  1240. return 0;
  1241. }
  1242. static int vi_common_hw_init(void *handle)
  1243. {
  1244. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1245. /* move the golden regs per IP block */
  1246. vi_init_golden_registers(adev);
  1247. /* enable pcie gen2/3 link */
  1248. vi_pcie_gen3_enable(adev);
  1249. /* enable aspm */
  1250. vi_program_aspm(adev);
  1251. /* enable the doorbell aperture */
  1252. vi_enable_doorbell_aperture(adev, true);
  1253. return 0;
  1254. }
  1255. static int vi_common_hw_fini(void *handle)
  1256. {
  1257. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1258. /* enable the doorbell aperture */
  1259. vi_enable_doorbell_aperture(adev, false);
  1260. return 0;
  1261. }
  1262. static int vi_common_suspend(void *handle)
  1263. {
  1264. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1265. return vi_common_hw_fini(adev);
  1266. }
  1267. static int vi_common_resume(void *handle)
  1268. {
  1269. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1270. return vi_common_hw_init(adev);
  1271. }
  1272. static bool vi_common_is_idle(void *handle)
  1273. {
  1274. return true;
  1275. }
  1276. static int vi_common_wait_for_idle(void *handle)
  1277. {
  1278. return 0;
  1279. }
  1280. static void vi_common_print_status(void *handle)
  1281. {
  1282. return;
  1283. }
  1284. static int vi_common_soft_reset(void *handle)
  1285. {
  1286. return 0;
  1287. }
  1288. static int vi_common_set_clockgating_state(void *handle,
  1289. enum amd_clockgating_state state)
  1290. {
  1291. return 0;
  1292. }
  1293. static int vi_common_set_powergating_state(void *handle,
  1294. enum amd_powergating_state state)
  1295. {
  1296. return 0;
  1297. }
  1298. const struct amd_ip_funcs vi_common_ip_funcs = {
  1299. .early_init = vi_common_early_init,
  1300. .late_init = NULL,
  1301. .sw_init = vi_common_sw_init,
  1302. .sw_fini = vi_common_sw_fini,
  1303. .hw_init = vi_common_hw_init,
  1304. .hw_fini = vi_common_hw_fini,
  1305. .suspend = vi_common_suspend,
  1306. .resume = vi_common_resume,
  1307. .is_idle = vi_common_is_idle,
  1308. .wait_for_idle = vi_common_wait_for_idle,
  1309. .soft_reset = vi_common_soft_reset,
  1310. .print_status = vi_common_print_status,
  1311. .set_clockgating_state = vi_common_set_clockgating_state,
  1312. .set_powergating_state = vi_common_set_powergating_state,
  1313. };