cz_dpm.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/seq_file.h>
  25. #include "drmP.h"
  26. #include "amdgpu.h"
  27. #include "amdgpu_pm.h"
  28. #include "amdgpu_atombios.h"
  29. #include "vid.h"
  30. #include "vi_dpm.h"
  31. #include "amdgpu_dpm.h"
  32. #include "cz_dpm.h"
  33. #include "cz_ppsmc.h"
  34. #include "atom.h"
  35. #include "smu/smu_8_0_d.h"
  36. #include "smu/smu_8_0_sh_mask.h"
  37. #include "gca/gfx_8_0_d.h"
  38. #include "gca/gfx_8_0_sh_mask.h"
  39. #include "gmc/gmc_8_1_d.h"
  40. #include "bif/bif_5_1_d.h"
  41. #include "gfx_v8_0.h"
  42. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate);
  43. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate);
  44. static struct cz_ps *cz_get_ps(struct amdgpu_ps *rps)
  45. {
  46. struct cz_ps *ps = rps->ps_priv;
  47. return ps;
  48. }
  49. static struct cz_power_info *cz_get_pi(struct amdgpu_device *adev)
  50. {
  51. struct cz_power_info *pi = adev->pm.dpm.priv;
  52. return pi;
  53. }
  54. static uint16_t cz_convert_8bit_index_to_voltage(struct amdgpu_device *adev,
  55. uint16_t voltage)
  56. {
  57. uint16_t tmp = 6200 - voltage * 25;
  58. return tmp;
  59. }
  60. static void cz_construct_max_power_limits_table(struct amdgpu_device *adev,
  61. struct amdgpu_clock_and_voltage_limits *table)
  62. {
  63. struct cz_power_info *pi = cz_get_pi(adev);
  64. struct amdgpu_clock_voltage_dependency_table *dep_table =
  65. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  66. if (dep_table->count > 0) {
  67. table->sclk = dep_table->entries[dep_table->count - 1].clk;
  68. table->vddc = cz_convert_8bit_index_to_voltage(adev,
  69. dep_table->entries[dep_table->count - 1].v);
  70. }
  71. table->mclk = pi->sys_info.nbp_memory_clock[0];
  72. }
  73. union igp_info {
  74. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  75. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  76. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  77. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  78. };
  79. static int cz_parse_sys_info_table(struct amdgpu_device *adev)
  80. {
  81. struct cz_power_info *pi = cz_get_pi(adev);
  82. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  83. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  84. union igp_info *igp_info;
  85. u8 frev, crev;
  86. u16 data_offset;
  87. int i = 0;
  88. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  89. &frev, &crev, &data_offset)) {
  90. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  91. data_offset);
  92. if (crev != 9) {
  93. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  94. return -EINVAL;
  95. }
  96. pi->sys_info.bootup_sclk =
  97. le32_to_cpu(igp_info->info_9.ulBootUpEngineClock);
  98. pi->sys_info.bootup_uma_clk =
  99. le32_to_cpu(igp_info->info_9.ulBootUpUMAClock);
  100. pi->sys_info.dentist_vco_freq =
  101. le32_to_cpu(igp_info->info_9.ulDentistVCOFreq);
  102. pi->sys_info.bootup_nb_voltage_index =
  103. le16_to_cpu(igp_info->info_9.usBootUpNBVoltage);
  104. if (igp_info->info_9.ucHtcTmpLmt == 0)
  105. pi->sys_info.htc_tmp_lmt = 203;
  106. else
  107. pi->sys_info.htc_tmp_lmt = igp_info->info_9.ucHtcTmpLmt;
  108. if (igp_info->info_9.ucHtcHystLmt == 0)
  109. pi->sys_info.htc_hyst_lmt = 5;
  110. else
  111. pi->sys_info.htc_hyst_lmt = igp_info->info_9.ucHtcHystLmt;
  112. if (pi->sys_info.htc_tmp_lmt <= pi->sys_info.htc_hyst_lmt) {
  113. DRM_ERROR("The htcTmpLmt should be larger than htcHystLmt.\n");
  114. return -EINVAL;
  115. }
  116. if (le32_to_cpu(igp_info->info_9.ulSystemConfig) & (1 << 3) &&
  117. pi->enable_nb_ps_policy)
  118. pi->sys_info.nb_dpm_enable = true;
  119. else
  120. pi->sys_info.nb_dpm_enable = false;
  121. for (i = 0; i < CZ_NUM_NBPSTATES; i++) {
  122. if (i < CZ_NUM_NBPMEMORY_CLOCK)
  123. pi->sys_info.nbp_memory_clock[i] =
  124. le32_to_cpu(igp_info->info_9.ulNbpStateMemclkFreq[i]);
  125. pi->sys_info.nbp_n_clock[i] =
  126. le32_to_cpu(igp_info->info_9.ulNbpStateNClkFreq[i]);
  127. }
  128. for (i = 0; i < CZ_MAX_DISPLAY_CLOCK_LEVEL; i++)
  129. pi->sys_info.display_clock[i] =
  130. le32_to_cpu(igp_info->info_9.sDispClkVoltageMapping[i].ulMaximumSupportedCLK);
  131. for (i = 0; i < CZ_NUM_NBPSTATES; i++)
  132. pi->sys_info.nbp_voltage_index[i] =
  133. le32_to_cpu(igp_info->info_9.usNBPStateVoltage[i]);
  134. if (le32_to_cpu(igp_info->info_9.ulGPUCapInfo) &
  135. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS)
  136. pi->caps_enable_dfs_bypass = true;
  137. pi->sys_info.uma_channel_number =
  138. igp_info->info_9.ucUMAChannelNumber;
  139. cz_construct_max_power_limits_table(adev,
  140. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac);
  141. }
  142. return 0;
  143. }
  144. static void cz_patch_voltage_values(struct amdgpu_device *adev)
  145. {
  146. int i;
  147. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  148. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  149. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  150. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  151. struct amdgpu_clock_voltage_dependency_table *acp_table =
  152. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  153. if (uvd_table->count) {
  154. for (i = 0; i < uvd_table->count; i++)
  155. uvd_table->entries[i].v =
  156. cz_convert_8bit_index_to_voltage(adev,
  157. uvd_table->entries[i].v);
  158. }
  159. if (vce_table->count) {
  160. for (i = 0; i < vce_table->count; i++)
  161. vce_table->entries[i].v =
  162. cz_convert_8bit_index_to_voltage(adev,
  163. vce_table->entries[i].v);
  164. }
  165. if (acp_table->count) {
  166. for (i = 0; i < acp_table->count; i++)
  167. acp_table->entries[i].v =
  168. cz_convert_8bit_index_to_voltage(adev,
  169. acp_table->entries[i].v);
  170. }
  171. }
  172. static void cz_construct_boot_state(struct amdgpu_device *adev)
  173. {
  174. struct cz_power_info *pi = cz_get_pi(adev);
  175. pi->boot_pl.sclk = pi->sys_info.bootup_sclk;
  176. pi->boot_pl.vddc_index = pi->sys_info.bootup_nb_voltage_index;
  177. pi->boot_pl.ds_divider_index = 0;
  178. pi->boot_pl.ss_divider_index = 0;
  179. pi->boot_pl.allow_gnb_slow = 1;
  180. pi->boot_pl.force_nbp_state = 0;
  181. pi->boot_pl.display_wm = 0;
  182. pi->boot_pl.vce_wm = 0;
  183. }
  184. static void cz_patch_boot_state(struct amdgpu_device *adev,
  185. struct cz_ps *ps)
  186. {
  187. struct cz_power_info *pi = cz_get_pi(adev);
  188. ps->num_levels = 1;
  189. ps->levels[0] = pi->boot_pl;
  190. }
  191. union pplib_clock_info {
  192. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  193. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  194. struct _ATOM_PPLIB_CZ_CLOCK_INFO carrizo;
  195. };
  196. static void cz_parse_pplib_clock_info(struct amdgpu_device *adev,
  197. struct amdgpu_ps *rps, int index,
  198. union pplib_clock_info *clock_info)
  199. {
  200. struct cz_power_info *pi = cz_get_pi(adev);
  201. struct cz_ps *ps = cz_get_ps(rps);
  202. struct cz_pl *pl = &ps->levels[index];
  203. struct amdgpu_clock_voltage_dependency_table *table =
  204. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  205. pl->sclk = table->entries[clock_info->carrizo.index].clk;
  206. pl->vddc_index = table->entries[clock_info->carrizo.index].v;
  207. ps->num_levels = index + 1;
  208. if (pi->caps_sclk_ds) {
  209. pl->ds_divider_index = 5;
  210. pl->ss_divider_index = 5;
  211. }
  212. }
  213. static void cz_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  214. struct amdgpu_ps *rps,
  215. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  216. u8 table_rev)
  217. {
  218. struct cz_ps *ps = cz_get_ps(rps);
  219. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  220. rps->class = le16_to_cpu(non_clock_info->usClassification);
  221. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  222. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  223. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  224. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  225. } else {
  226. rps->vclk = 0;
  227. rps->dclk = 0;
  228. }
  229. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  230. adev->pm.dpm.boot_ps = rps;
  231. cz_patch_boot_state(adev, ps);
  232. }
  233. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  234. adev->pm.dpm.uvd_ps = rps;
  235. }
  236. union power_info {
  237. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  238. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  239. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  240. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  241. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  242. };
  243. union pplib_power_state {
  244. struct _ATOM_PPLIB_STATE v1;
  245. struct _ATOM_PPLIB_STATE_V2 v2;
  246. };
  247. static int cz_parse_power_table(struct amdgpu_device *adev)
  248. {
  249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  251. union pplib_power_state *power_state;
  252. int i, j, k, non_clock_array_index, clock_array_index;
  253. union pplib_clock_info *clock_info;
  254. struct _StateArray *state_array;
  255. struct _ClockInfoArray *clock_info_array;
  256. struct _NonClockInfoArray *non_clock_info_array;
  257. union power_info *power_info;
  258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  259. u16 data_offset;
  260. u8 frev, crev;
  261. u8 *power_state_offset;
  262. struct cz_ps *ps;
  263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  264. &frev, &crev, &data_offset))
  265. return -EINVAL;
  266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  267. state_array = (struct _StateArray *)
  268. (mode_info->atom_context->bios + data_offset +
  269. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  270. clock_info_array = (struct _ClockInfoArray *)
  271. (mode_info->atom_context->bios + data_offset +
  272. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  273. non_clock_info_array = (struct _NonClockInfoArray *)
  274. (mode_info->atom_context->bios + data_offset +
  275. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  276. adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
  277. state_array->ucNumEntries, GFP_KERNEL);
  278. if (!adev->pm.dpm.ps)
  279. return -ENOMEM;
  280. power_state_offset = (u8 *)state_array->states;
  281. adev->pm.dpm.platform_caps =
  282. le32_to_cpu(power_info->pplib.ulPlatformCaps);
  283. adev->pm.dpm.backbias_response_time =
  284. le16_to_cpu(power_info->pplib.usBackbiasTime);
  285. adev->pm.dpm.voltage_response_time =
  286. le16_to_cpu(power_info->pplib.usVoltageTime);
  287. for (i = 0; i < state_array->ucNumEntries; i++) {
  288. power_state = (union pplib_power_state *)power_state_offset;
  289. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  290. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  291. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  292. ps = kzalloc(sizeof(struct cz_ps), GFP_KERNEL);
  293. if (ps == NULL) {
  294. kfree(adev->pm.dpm.ps);
  295. return -ENOMEM;
  296. }
  297. adev->pm.dpm.ps[i].ps_priv = ps;
  298. k = 0;
  299. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  300. clock_array_index = power_state->v2.clockInfoIndex[j];
  301. if (clock_array_index >= clock_info_array->ucNumEntries)
  302. continue;
  303. if (k >= CZ_MAX_HARDWARE_POWERLEVELS)
  304. break;
  305. clock_info = (union pplib_clock_info *)
  306. &clock_info_array->clockInfo[clock_array_index *
  307. clock_info_array->ucEntrySize];
  308. cz_parse_pplib_clock_info(adev, &adev->pm.dpm.ps[i],
  309. k, clock_info);
  310. k++;
  311. }
  312. cz_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  313. non_clock_info,
  314. non_clock_info_array->ucEntrySize);
  315. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  316. }
  317. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  318. return 0;
  319. }
  320. static int cz_process_firmware_header(struct amdgpu_device *adev)
  321. {
  322. struct cz_power_info *pi = cz_get_pi(adev);
  323. u32 tmp;
  324. int ret;
  325. ret = cz_read_smc_sram_dword(adev, SMU8_FIRMWARE_HEADER_LOCATION +
  326. offsetof(struct SMU8_Firmware_Header,
  327. DpmTable),
  328. &tmp, pi->sram_end);
  329. if (ret == 0)
  330. pi->dpm_table_start = tmp;
  331. return ret;
  332. }
  333. static int cz_dpm_init(struct amdgpu_device *adev)
  334. {
  335. struct cz_power_info *pi;
  336. int ret, i;
  337. pi = kzalloc(sizeof(struct cz_power_info), GFP_KERNEL);
  338. if (NULL == pi)
  339. return -ENOMEM;
  340. adev->pm.dpm.priv = pi;
  341. ret = amdgpu_get_platform_caps(adev);
  342. if (ret)
  343. return ret;
  344. ret = amdgpu_parse_extended_power_table(adev);
  345. if (ret)
  346. return ret;
  347. pi->sram_end = SMC_RAM_END;
  348. /* set up DPM defaults */
  349. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++)
  350. pi->active_target[i] = CZ_AT_DFLT;
  351. pi->mgcg_cgtt_local0 = 0x0;
  352. pi->mgcg_cgtt_local1 = 0x0;
  353. pi->clock_slow_down_step = 25000;
  354. pi->skip_clock_slow_down = 1;
  355. pi->enable_nb_ps_policy = 0;
  356. pi->caps_power_containment = true;
  357. pi->caps_cac = true;
  358. pi->didt_enabled = false;
  359. if (pi->didt_enabled) {
  360. pi->caps_sq_ramping = true;
  361. pi->caps_db_ramping = true;
  362. pi->caps_td_ramping = true;
  363. pi->caps_tcp_ramping = true;
  364. }
  365. pi->caps_sclk_ds = true;
  366. pi->voting_clients = 0x00c00033;
  367. pi->auto_thermal_throttling_enabled = true;
  368. pi->bapm_enabled = false;
  369. pi->disable_nb_ps3_in_battery = false;
  370. pi->voltage_drop_threshold = 0;
  371. pi->caps_sclk_throttle_low_notification = false;
  372. pi->gfx_pg_threshold = 500;
  373. pi->caps_fps = true;
  374. /* uvd */
  375. pi->caps_uvd_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_UVD) ? true : false;
  376. pi->caps_uvd_dpm = true;
  377. /* vce */
  378. pi->caps_vce_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_VCE) ? true : false;
  379. pi->caps_vce_dpm = true;
  380. /* acp */
  381. pi->caps_acp_pg = (adev->pg_flags & AMDGPU_PG_SUPPORT_ACP) ? true : false;
  382. pi->caps_acp_dpm = true;
  383. pi->caps_stable_power_state = false;
  384. pi->nb_dpm_enabled_by_driver = true;
  385. pi->nb_dpm_enabled = false;
  386. pi->caps_voltage_island = false;
  387. /* flags which indicate need to upload pptable */
  388. pi->need_pptable_upload = true;
  389. ret = cz_parse_sys_info_table(adev);
  390. if (ret)
  391. return ret;
  392. cz_patch_voltage_values(adev);
  393. cz_construct_boot_state(adev);
  394. ret = cz_parse_power_table(adev);
  395. if (ret)
  396. return ret;
  397. ret = cz_process_firmware_header(adev);
  398. if (ret)
  399. return ret;
  400. pi->dpm_enabled = true;
  401. pi->uvd_dynamic_pg = false;
  402. return 0;
  403. }
  404. static void cz_dpm_fini(struct amdgpu_device *adev)
  405. {
  406. int i;
  407. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  408. kfree(adev->pm.dpm.ps[i].ps_priv);
  409. kfree(adev->pm.dpm.ps);
  410. kfree(adev->pm.dpm.priv);
  411. amdgpu_free_extended_power_table(adev);
  412. }
  413. #define ixSMUSVI_NB_CURRENTVID 0xD8230044
  414. #define CURRENT_NB_VID_MASK 0xff000000
  415. #define CURRENT_NB_VID__SHIFT 24
  416. #define ixSMUSVI_GFX_CURRENTVID 0xD8230048
  417. #define CURRENT_GFX_VID_MASK 0xff000000
  418. #define CURRENT_GFX_VID__SHIFT 24
  419. static void
  420. cz_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
  421. struct seq_file *m)
  422. {
  423. struct cz_power_info *pi = cz_get_pi(adev);
  424. struct amdgpu_clock_voltage_dependency_table *table =
  425. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  426. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  427. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  428. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  429. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  430. u32 sclk_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX),
  431. TARGET_AND_CURRENT_PROFILE_INDEX, CURR_SCLK_INDEX);
  432. u32 uvd_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  433. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_UVD_INDEX);
  434. u32 vce_index = REG_GET_FIELD(RREG32_SMC(ixTARGET_AND_CURRENT_PROFILE_INDEX_2),
  435. TARGET_AND_CURRENT_PROFILE_INDEX_2, CURR_VCE_INDEX);
  436. u32 sclk, vclk, dclk, ecclk, tmp;
  437. u16 vddnb, vddgfx;
  438. if (sclk_index >= NUM_SCLK_LEVELS) {
  439. seq_printf(m, "invalid sclk dpm profile %d\n", sclk_index);
  440. } else {
  441. sclk = table->entries[sclk_index].clk;
  442. seq_printf(m, "%u sclk: %u\n", sclk_index, sclk);
  443. }
  444. tmp = (RREG32_SMC(ixSMUSVI_NB_CURRENTVID) &
  445. CURRENT_NB_VID_MASK) >> CURRENT_NB_VID__SHIFT;
  446. vddnb = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  447. tmp = (RREG32_SMC(ixSMUSVI_GFX_CURRENTVID) &
  448. CURRENT_GFX_VID_MASK) >> CURRENT_GFX_VID__SHIFT;
  449. vddgfx = cz_convert_8bit_index_to_voltage(adev, (u16)tmp);
  450. seq_printf(m, "vddnb: %u vddgfx: %u\n", vddnb, vddgfx);
  451. seq_printf(m, "uvd %sabled\n", pi->uvd_power_gated ? "dis" : "en");
  452. if (!pi->uvd_power_gated) {
  453. if (uvd_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  454. seq_printf(m, "invalid uvd dpm level %d\n", uvd_index);
  455. } else {
  456. vclk = uvd_table->entries[uvd_index].vclk;
  457. dclk = uvd_table->entries[uvd_index].dclk;
  458. seq_printf(m, "%u uvd vclk: %u dclk: %u\n", uvd_index, vclk, dclk);
  459. }
  460. }
  461. seq_printf(m, "vce %sabled\n", pi->vce_power_gated ? "dis" : "en");
  462. if (!pi->vce_power_gated) {
  463. if (vce_index >= CZ_MAX_HARDWARE_POWERLEVELS) {
  464. seq_printf(m, "invalid vce dpm level %d\n", vce_index);
  465. } else {
  466. ecclk = vce_table->entries[vce_index].ecclk;
  467. seq_printf(m, "%u vce ecclk: %u\n", vce_index, ecclk);
  468. }
  469. }
  470. }
  471. static void cz_dpm_print_power_state(struct amdgpu_device *adev,
  472. struct amdgpu_ps *rps)
  473. {
  474. int i;
  475. struct cz_ps *ps = cz_get_ps(rps);
  476. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  477. amdgpu_dpm_print_cap_info(rps->caps);
  478. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  479. for (i = 0; i < ps->num_levels; i++) {
  480. struct cz_pl *pl = &ps->levels[i];
  481. DRM_INFO("\t\tpower level %d sclk: %u vddc: %u\n",
  482. i, pl->sclk,
  483. cz_convert_8bit_index_to_voltage(adev, pl->vddc_index));
  484. }
  485. amdgpu_dpm_print_ps_status(adev, rps);
  486. }
  487. static void cz_dpm_set_funcs(struct amdgpu_device *adev);
  488. static int cz_dpm_early_init(void *handle)
  489. {
  490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  491. cz_dpm_set_funcs(adev);
  492. return 0;
  493. }
  494. static int cz_dpm_late_init(void *handle)
  495. {
  496. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  497. if (amdgpu_dpm) {
  498. /* powerdown unused blocks for now */
  499. cz_dpm_powergate_uvd(adev, true);
  500. cz_dpm_powergate_vce(adev, true);
  501. }
  502. return 0;
  503. }
  504. static int cz_dpm_sw_init(void *handle)
  505. {
  506. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  507. int ret = 0;
  508. /* fix me to add thermal support TODO */
  509. /* default to balanced state */
  510. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  511. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  512. adev->pm.dpm.forced_level = AMDGPU_DPM_FORCED_LEVEL_AUTO;
  513. adev->pm.default_sclk = adev->clock.default_sclk;
  514. adev->pm.default_mclk = adev->clock.default_mclk;
  515. adev->pm.current_sclk = adev->clock.default_sclk;
  516. adev->pm.current_mclk = adev->clock.default_mclk;
  517. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  518. if (amdgpu_dpm == 0)
  519. return 0;
  520. mutex_lock(&adev->pm.mutex);
  521. ret = cz_dpm_init(adev);
  522. if (ret)
  523. goto dpm_init_failed;
  524. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  525. if (amdgpu_dpm == 1)
  526. amdgpu_pm_print_power_states(adev);
  527. ret = amdgpu_pm_sysfs_init(adev);
  528. if (ret)
  529. goto dpm_init_failed;
  530. mutex_unlock(&adev->pm.mutex);
  531. DRM_INFO("amdgpu: dpm initialized\n");
  532. return 0;
  533. dpm_init_failed:
  534. cz_dpm_fini(adev);
  535. mutex_unlock(&adev->pm.mutex);
  536. DRM_ERROR("amdgpu: dpm initialization failed\n");
  537. return ret;
  538. }
  539. static int cz_dpm_sw_fini(void *handle)
  540. {
  541. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  542. mutex_lock(&adev->pm.mutex);
  543. amdgpu_pm_sysfs_fini(adev);
  544. cz_dpm_fini(adev);
  545. mutex_unlock(&adev->pm.mutex);
  546. return 0;
  547. }
  548. static void cz_reset_ap_mask(struct amdgpu_device *adev)
  549. {
  550. struct cz_power_info *pi = cz_get_pi(adev);
  551. pi->active_process_mask = 0;
  552. }
  553. static int cz_dpm_download_pptable_from_smu(struct amdgpu_device *adev,
  554. void **table)
  555. {
  556. int ret = 0;
  557. ret = cz_smu_download_pptable(adev, table);
  558. return ret;
  559. }
  560. static int cz_dpm_upload_pptable_to_smu(struct amdgpu_device *adev)
  561. {
  562. struct cz_power_info *pi = cz_get_pi(adev);
  563. struct SMU8_Fusion_ClkTable *clock_table;
  564. struct atom_clock_dividers dividers;
  565. void *table = NULL;
  566. uint8_t i = 0;
  567. int ret = 0;
  568. struct amdgpu_clock_voltage_dependency_table *vddc_table =
  569. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  570. struct amdgpu_clock_voltage_dependency_table *vddgfx_table =
  571. &adev->pm.dpm.dyn_state.vddgfx_dependency_on_sclk;
  572. struct amdgpu_uvd_clock_voltage_dependency_table *uvd_table =
  573. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  574. struct amdgpu_vce_clock_voltage_dependency_table *vce_table =
  575. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  576. struct amdgpu_clock_voltage_dependency_table *acp_table =
  577. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  578. if (!pi->need_pptable_upload)
  579. return 0;
  580. ret = cz_dpm_download_pptable_from_smu(adev, &table);
  581. if (ret) {
  582. DRM_ERROR("amdgpu: Failed to get power play table from SMU!\n");
  583. return -EINVAL;
  584. }
  585. clock_table = (struct SMU8_Fusion_ClkTable *)table;
  586. /* patch clock table */
  587. if (vddc_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  588. vddgfx_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  589. uvd_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  590. vce_table->count > CZ_MAX_HARDWARE_POWERLEVELS ||
  591. acp_table->count > CZ_MAX_HARDWARE_POWERLEVELS) {
  592. DRM_ERROR("amdgpu: Invalid Clock Voltage Dependency Table!\n");
  593. return -EINVAL;
  594. }
  595. for (i = 0; i < CZ_MAX_HARDWARE_POWERLEVELS; i++) {
  596. /* vddc sclk */
  597. clock_table->SclkBreakdownTable.ClkLevel[i].GnbVid =
  598. (i < vddc_table->count) ? (uint8_t)vddc_table->entries[i].v : 0;
  599. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency =
  600. (i < vddc_table->count) ? vddc_table->entries[i].clk : 0;
  601. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  602. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  603. false, &dividers);
  604. if (ret)
  605. return ret;
  606. clock_table->SclkBreakdownTable.ClkLevel[i].DfsDid =
  607. (uint8_t)dividers.post_divider;
  608. /* vddgfx sclk */
  609. clock_table->SclkBreakdownTable.ClkLevel[i].GfxVid =
  610. (i < vddgfx_table->count) ? (uint8_t)vddgfx_table->entries[i].v : 0;
  611. /* acp breakdown */
  612. clock_table->AclkBreakdownTable.ClkLevel[i].GfxVid =
  613. (i < acp_table->count) ? (uint8_t)acp_table->entries[i].v : 0;
  614. clock_table->AclkBreakdownTable.ClkLevel[i].Frequency =
  615. (i < acp_table->count) ? acp_table->entries[i].clk : 0;
  616. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  617. clock_table->SclkBreakdownTable.ClkLevel[i].Frequency,
  618. false, &dividers);
  619. if (ret)
  620. return ret;
  621. clock_table->AclkBreakdownTable.ClkLevel[i].DfsDid =
  622. (uint8_t)dividers.post_divider;
  623. /* uvd breakdown */
  624. clock_table->VclkBreakdownTable.ClkLevel[i].GfxVid =
  625. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  626. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency =
  627. (i < uvd_table->count) ? uvd_table->entries[i].vclk : 0;
  628. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  629. clock_table->VclkBreakdownTable.ClkLevel[i].Frequency,
  630. false, &dividers);
  631. if (ret)
  632. return ret;
  633. clock_table->VclkBreakdownTable.ClkLevel[i].DfsDid =
  634. (uint8_t)dividers.post_divider;
  635. clock_table->DclkBreakdownTable.ClkLevel[i].GfxVid =
  636. (i < uvd_table->count) ? (uint8_t)uvd_table->entries[i].v : 0;
  637. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency =
  638. (i < uvd_table->count) ? uvd_table->entries[i].dclk : 0;
  639. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  640. clock_table->DclkBreakdownTable.ClkLevel[i].Frequency,
  641. false, &dividers);
  642. if (ret)
  643. return ret;
  644. clock_table->DclkBreakdownTable.ClkLevel[i].DfsDid =
  645. (uint8_t)dividers.post_divider;
  646. /* vce breakdown */
  647. clock_table->EclkBreakdownTable.ClkLevel[i].GfxVid =
  648. (i < vce_table->count) ? (uint8_t)vce_table->entries[i].v : 0;
  649. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency =
  650. (i < vce_table->count) ? vce_table->entries[i].ecclk : 0;
  651. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  652. clock_table->EclkBreakdownTable.ClkLevel[i].Frequency,
  653. false, &dividers);
  654. if (ret)
  655. return ret;
  656. clock_table->EclkBreakdownTable.ClkLevel[i].DfsDid =
  657. (uint8_t)dividers.post_divider;
  658. }
  659. /* its time to upload to SMU */
  660. ret = cz_smu_upload_pptable(adev);
  661. if (ret) {
  662. DRM_ERROR("amdgpu: Failed to put power play table to SMU!\n");
  663. return ret;
  664. }
  665. return 0;
  666. }
  667. static void cz_init_sclk_limit(struct amdgpu_device *adev)
  668. {
  669. struct cz_power_info *pi = cz_get_pi(adev);
  670. struct amdgpu_clock_voltage_dependency_table *table =
  671. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  672. uint32_t clock = 0, level;
  673. if (!table || !table->count) {
  674. DRM_ERROR("Invalid Voltage Dependency table.\n");
  675. return;
  676. }
  677. pi->sclk_dpm.soft_min_clk = 0;
  678. pi->sclk_dpm.hard_min_clk = 0;
  679. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  680. level = cz_get_argument(adev);
  681. if (level < table->count)
  682. clock = table->entries[level].clk;
  683. else {
  684. DRM_ERROR("Invalid SLCK Voltage Dependency table entry.\n");
  685. clock = table->entries[table->count - 1].clk;
  686. }
  687. pi->sclk_dpm.soft_max_clk = clock;
  688. pi->sclk_dpm.hard_max_clk = clock;
  689. }
  690. static void cz_init_uvd_limit(struct amdgpu_device *adev)
  691. {
  692. struct cz_power_info *pi = cz_get_pi(adev);
  693. struct amdgpu_uvd_clock_voltage_dependency_table *table =
  694. &adev->pm.dpm.dyn_state.uvd_clock_voltage_dependency_table;
  695. uint32_t clock = 0, level;
  696. if (!table || !table->count) {
  697. DRM_ERROR("Invalid Voltage Dependency table.\n");
  698. return;
  699. }
  700. pi->uvd_dpm.soft_min_clk = 0;
  701. pi->uvd_dpm.hard_min_clk = 0;
  702. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxUvdLevel);
  703. level = cz_get_argument(adev);
  704. if (level < table->count)
  705. clock = table->entries[level].vclk;
  706. else {
  707. DRM_ERROR("Invalid UVD Voltage Dependency table entry.\n");
  708. clock = table->entries[table->count - 1].vclk;
  709. }
  710. pi->uvd_dpm.soft_max_clk = clock;
  711. pi->uvd_dpm.hard_max_clk = clock;
  712. }
  713. static void cz_init_vce_limit(struct amdgpu_device *adev)
  714. {
  715. struct cz_power_info *pi = cz_get_pi(adev);
  716. struct amdgpu_vce_clock_voltage_dependency_table *table =
  717. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  718. uint32_t clock = 0, level;
  719. if (!table || !table->count) {
  720. DRM_ERROR("Invalid Voltage Dependency table.\n");
  721. return;
  722. }
  723. pi->vce_dpm.soft_min_clk = table->entries[0].ecclk;
  724. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  725. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxEclkLevel);
  726. level = cz_get_argument(adev);
  727. if (level < table->count)
  728. clock = table->entries[level].ecclk;
  729. else {
  730. /* future BIOS would fix this error */
  731. DRM_ERROR("Invalid VCE Voltage Dependency table entry.\n");
  732. clock = table->entries[table->count - 1].ecclk;
  733. }
  734. pi->vce_dpm.soft_max_clk = clock;
  735. pi->vce_dpm.hard_max_clk = clock;
  736. }
  737. static void cz_init_acp_limit(struct amdgpu_device *adev)
  738. {
  739. struct cz_power_info *pi = cz_get_pi(adev);
  740. struct amdgpu_clock_voltage_dependency_table *table =
  741. &adev->pm.dpm.dyn_state.acp_clock_voltage_dependency_table;
  742. uint32_t clock = 0, level;
  743. if (!table || !table->count) {
  744. DRM_ERROR("Invalid Voltage Dependency table.\n");
  745. return;
  746. }
  747. pi->acp_dpm.soft_min_clk = 0;
  748. pi->acp_dpm.hard_min_clk = 0;
  749. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxAclkLevel);
  750. level = cz_get_argument(adev);
  751. if (level < table->count)
  752. clock = table->entries[level].clk;
  753. else {
  754. DRM_ERROR("Invalid ACP Voltage Dependency table entry.\n");
  755. clock = table->entries[table->count - 1].clk;
  756. }
  757. pi->acp_dpm.soft_max_clk = clock;
  758. pi->acp_dpm.hard_max_clk = clock;
  759. }
  760. static void cz_init_pg_state(struct amdgpu_device *adev)
  761. {
  762. struct cz_power_info *pi = cz_get_pi(adev);
  763. pi->uvd_power_gated = false;
  764. pi->vce_power_gated = false;
  765. pi->acp_power_gated = false;
  766. }
  767. static void cz_init_sclk_threshold(struct amdgpu_device *adev)
  768. {
  769. struct cz_power_info *pi = cz_get_pi(adev);
  770. pi->low_sclk_interrupt_threshold = 0;
  771. }
  772. static void cz_dpm_setup_asic(struct amdgpu_device *adev)
  773. {
  774. cz_reset_ap_mask(adev);
  775. cz_dpm_upload_pptable_to_smu(adev);
  776. cz_init_sclk_limit(adev);
  777. cz_init_uvd_limit(adev);
  778. cz_init_vce_limit(adev);
  779. cz_init_acp_limit(adev);
  780. cz_init_pg_state(adev);
  781. cz_init_sclk_threshold(adev);
  782. }
  783. static bool cz_check_smu_feature(struct amdgpu_device *adev,
  784. uint32_t feature)
  785. {
  786. uint32_t smu_feature = 0;
  787. int ret;
  788. ret = cz_send_msg_to_smc_with_parameter(adev,
  789. PPSMC_MSG_GetFeatureStatus, 0);
  790. if (ret) {
  791. DRM_ERROR("Failed to get SMU features from SMC.\n");
  792. return false;
  793. } else {
  794. smu_feature = cz_get_argument(adev);
  795. if (feature & smu_feature)
  796. return true;
  797. }
  798. return false;
  799. }
  800. static bool cz_check_for_dpm_enabled(struct amdgpu_device *adev)
  801. {
  802. if (cz_check_smu_feature(adev,
  803. SMU_EnabledFeatureScoreboard_SclkDpmOn))
  804. return true;
  805. return false;
  806. }
  807. static void cz_program_voting_clients(struct amdgpu_device *adev)
  808. {
  809. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, PPCZ_VOTINGRIGHTSCLIENTS_DFLT0);
  810. }
  811. static void cz_clear_voting_clients(struct amdgpu_device *adev)
  812. {
  813. WREG32_SMC(ixCG_FREQ_TRAN_VOTING_0, 0);
  814. }
  815. static int cz_start_dpm(struct amdgpu_device *adev)
  816. {
  817. int ret = 0;
  818. if (amdgpu_dpm) {
  819. ret = cz_send_msg_to_smc_with_parameter(adev,
  820. PPSMC_MSG_EnableAllSmuFeatures, SCLK_DPM_MASK);
  821. if (ret) {
  822. DRM_ERROR("SMU feature: SCLK_DPM enable failed\n");
  823. return -EINVAL;
  824. }
  825. }
  826. return 0;
  827. }
  828. static int cz_stop_dpm(struct amdgpu_device *adev)
  829. {
  830. int ret = 0;
  831. if (amdgpu_dpm && adev->pm.dpm_enabled) {
  832. ret = cz_send_msg_to_smc_with_parameter(adev,
  833. PPSMC_MSG_DisableAllSmuFeatures, SCLK_DPM_MASK);
  834. if (ret) {
  835. DRM_ERROR("SMU feature: SCLK_DPM disable failed\n");
  836. return -EINVAL;
  837. }
  838. }
  839. return 0;
  840. }
  841. static uint32_t cz_get_sclk_level(struct amdgpu_device *adev,
  842. uint32_t clock, uint16_t msg)
  843. {
  844. int i = 0;
  845. struct amdgpu_clock_voltage_dependency_table *table =
  846. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  847. switch (msg) {
  848. case PPSMC_MSG_SetSclkSoftMin:
  849. case PPSMC_MSG_SetSclkHardMin:
  850. for (i = 0; i < table->count; i++)
  851. if (clock <= table->entries[i].clk)
  852. break;
  853. if (i == table->count)
  854. i = table->count - 1;
  855. break;
  856. case PPSMC_MSG_SetSclkSoftMax:
  857. case PPSMC_MSG_SetSclkHardMax:
  858. for (i = table->count - 1; i >= 0; i--)
  859. if (clock >= table->entries[i].clk)
  860. break;
  861. if (i < 0)
  862. i = 0;
  863. break;
  864. default:
  865. break;
  866. }
  867. return i;
  868. }
  869. static uint32_t cz_get_eclk_level(struct amdgpu_device *adev,
  870. uint32_t clock, uint16_t msg)
  871. {
  872. int i = 0;
  873. struct amdgpu_vce_clock_voltage_dependency_table *table =
  874. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  875. if (table->count == 0)
  876. return 0;
  877. switch (msg) {
  878. case PPSMC_MSG_SetEclkSoftMin:
  879. case PPSMC_MSG_SetEclkHardMin:
  880. for (i = 0; i < table->count-1; i++)
  881. if (clock <= table->entries[i].ecclk)
  882. break;
  883. break;
  884. case PPSMC_MSG_SetEclkSoftMax:
  885. case PPSMC_MSG_SetEclkHardMax:
  886. for (i = table->count - 1; i > 0; i--)
  887. if (clock >= table->entries[i].ecclk)
  888. break;
  889. break;
  890. default:
  891. break;
  892. }
  893. return i;
  894. }
  895. static int cz_program_bootup_state(struct amdgpu_device *adev)
  896. {
  897. struct cz_power_info *pi = cz_get_pi(adev);
  898. uint32_t soft_min_clk = 0;
  899. uint32_t soft_max_clk = 0;
  900. int ret = 0;
  901. pi->sclk_dpm.soft_min_clk = pi->sys_info.bootup_sclk;
  902. pi->sclk_dpm.soft_max_clk = pi->sys_info.bootup_sclk;
  903. soft_min_clk = cz_get_sclk_level(adev,
  904. pi->sclk_dpm.soft_min_clk,
  905. PPSMC_MSG_SetSclkSoftMin);
  906. soft_max_clk = cz_get_sclk_level(adev,
  907. pi->sclk_dpm.soft_max_clk,
  908. PPSMC_MSG_SetSclkSoftMax);
  909. ret = cz_send_msg_to_smc_with_parameter(adev,
  910. PPSMC_MSG_SetSclkSoftMin, soft_min_clk);
  911. if (ret)
  912. return -EINVAL;
  913. ret = cz_send_msg_to_smc_with_parameter(adev,
  914. PPSMC_MSG_SetSclkSoftMax, soft_max_clk);
  915. if (ret)
  916. return -EINVAL;
  917. return 0;
  918. }
  919. /* TODO */
  920. static int cz_disable_cgpg(struct amdgpu_device *adev)
  921. {
  922. return 0;
  923. }
  924. /* TODO */
  925. static int cz_enable_cgpg(struct amdgpu_device *adev)
  926. {
  927. return 0;
  928. }
  929. /* TODO */
  930. static int cz_program_pt_config_registers(struct amdgpu_device *adev)
  931. {
  932. return 0;
  933. }
  934. static void cz_do_enable_didt(struct amdgpu_device *adev, bool enable)
  935. {
  936. struct cz_power_info *pi = cz_get_pi(adev);
  937. uint32_t reg = 0;
  938. if (pi->caps_sq_ramping) {
  939. reg = RREG32_DIDT(ixDIDT_SQ_CTRL0);
  940. if (enable)
  941. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  942. else
  943. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  944. WREG32_DIDT(ixDIDT_SQ_CTRL0, reg);
  945. }
  946. if (pi->caps_db_ramping) {
  947. reg = RREG32_DIDT(ixDIDT_DB_CTRL0);
  948. if (enable)
  949. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 1);
  950. else
  951. reg = REG_SET_FIELD(reg, DIDT_DB_CTRL0, DIDT_CTRL_EN, 0);
  952. WREG32_DIDT(ixDIDT_DB_CTRL0, reg);
  953. }
  954. if (pi->caps_td_ramping) {
  955. reg = RREG32_DIDT(ixDIDT_TD_CTRL0);
  956. if (enable)
  957. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 1);
  958. else
  959. reg = REG_SET_FIELD(reg, DIDT_TD_CTRL0, DIDT_CTRL_EN, 0);
  960. WREG32_DIDT(ixDIDT_TD_CTRL0, reg);
  961. }
  962. if (pi->caps_tcp_ramping) {
  963. reg = RREG32_DIDT(ixDIDT_TCP_CTRL0);
  964. if (enable)
  965. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 1);
  966. else
  967. reg = REG_SET_FIELD(reg, DIDT_SQ_CTRL0, DIDT_CTRL_EN, 0);
  968. WREG32_DIDT(ixDIDT_TCP_CTRL0, reg);
  969. }
  970. }
  971. static int cz_enable_didt(struct amdgpu_device *adev, bool enable)
  972. {
  973. struct cz_power_info *pi = cz_get_pi(adev);
  974. int ret;
  975. if (pi->caps_sq_ramping || pi->caps_db_ramping ||
  976. pi->caps_td_ramping || pi->caps_tcp_ramping) {
  977. if (adev->gfx.gfx_current_status != AMDGPU_GFX_SAFE_MODE) {
  978. ret = cz_disable_cgpg(adev);
  979. if (ret) {
  980. DRM_ERROR("Pre Di/Dt disable cg/pg failed\n");
  981. return -EINVAL;
  982. }
  983. adev->gfx.gfx_current_status = AMDGPU_GFX_SAFE_MODE;
  984. }
  985. ret = cz_program_pt_config_registers(adev);
  986. if (ret) {
  987. DRM_ERROR("Di/Dt config failed\n");
  988. return -EINVAL;
  989. }
  990. cz_do_enable_didt(adev, enable);
  991. if (adev->gfx.gfx_current_status == AMDGPU_GFX_SAFE_MODE) {
  992. ret = cz_enable_cgpg(adev);
  993. if (ret) {
  994. DRM_ERROR("Post Di/Dt enable cg/pg failed\n");
  995. return -EINVAL;
  996. }
  997. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  998. }
  999. }
  1000. return 0;
  1001. }
  1002. /* TODO */
  1003. static void cz_reset_acp_boot_level(struct amdgpu_device *adev)
  1004. {
  1005. }
  1006. static void cz_update_current_ps(struct amdgpu_device *adev,
  1007. struct amdgpu_ps *rps)
  1008. {
  1009. struct cz_power_info *pi = cz_get_pi(adev);
  1010. struct cz_ps *ps = cz_get_ps(rps);
  1011. pi->current_ps = *ps;
  1012. pi->current_rps = *rps;
  1013. pi->current_rps.ps_priv = ps;
  1014. }
  1015. static void cz_update_requested_ps(struct amdgpu_device *adev,
  1016. struct amdgpu_ps *rps)
  1017. {
  1018. struct cz_power_info *pi = cz_get_pi(adev);
  1019. struct cz_ps *ps = cz_get_ps(rps);
  1020. pi->requested_ps = *ps;
  1021. pi->requested_rps = *rps;
  1022. pi->requested_rps.ps_priv = ps;
  1023. }
  1024. /* PP arbiter support needed TODO */
  1025. static void cz_apply_state_adjust_rules(struct amdgpu_device *adev,
  1026. struct amdgpu_ps *new_rps,
  1027. struct amdgpu_ps *old_rps)
  1028. {
  1029. struct cz_ps *ps = cz_get_ps(new_rps);
  1030. struct cz_power_info *pi = cz_get_pi(adev);
  1031. struct amdgpu_clock_and_voltage_limits *limits =
  1032. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1033. /* 10kHz memory clock */
  1034. uint32_t mclk = 0;
  1035. ps->force_high = false;
  1036. ps->need_dfs_bypass = true;
  1037. pi->video_start = new_rps->dclk || new_rps->vclk ||
  1038. new_rps->evclk || new_rps->ecclk;
  1039. if ((new_rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  1040. ATOM_PPLIB_CLASSIFICATION_UI_BATTERY)
  1041. pi->battery_state = true;
  1042. else
  1043. pi->battery_state = false;
  1044. if (pi->caps_stable_power_state)
  1045. mclk = limits->mclk;
  1046. if (mclk > pi->sys_info.nbp_memory_clock[CZ_NUM_NBPMEMORY_CLOCK - 1])
  1047. ps->force_high = true;
  1048. }
  1049. static int cz_dpm_enable(struct amdgpu_device *adev)
  1050. {
  1051. int ret = 0;
  1052. /* renable will hang up SMU, so check first */
  1053. if (cz_check_for_dpm_enabled(adev))
  1054. return -EINVAL;
  1055. cz_program_voting_clients(adev);
  1056. ret = cz_start_dpm(adev);
  1057. if (ret) {
  1058. DRM_ERROR("Carrizo DPM enable failed\n");
  1059. return -EINVAL;
  1060. }
  1061. ret = cz_program_bootup_state(adev);
  1062. if (ret) {
  1063. DRM_ERROR("Carrizo bootup state program failed\n");
  1064. return -EINVAL;
  1065. }
  1066. ret = cz_enable_didt(adev, true);
  1067. if (ret) {
  1068. DRM_ERROR("Carrizo enable di/dt failed\n");
  1069. return -EINVAL;
  1070. }
  1071. cz_reset_acp_boot_level(adev);
  1072. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1073. return 0;
  1074. }
  1075. static int cz_dpm_hw_init(void *handle)
  1076. {
  1077. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1078. int ret = 0;
  1079. mutex_lock(&adev->pm.mutex);
  1080. /* smu init only needs to be called at startup, not resume.
  1081. * It should be in sw_init, but requires the fw info gathered
  1082. * in sw_init from other IP modules.
  1083. */
  1084. ret = cz_smu_init(adev);
  1085. if (ret) {
  1086. DRM_ERROR("amdgpu: smc initialization failed\n");
  1087. mutex_unlock(&adev->pm.mutex);
  1088. return ret;
  1089. }
  1090. /* do the actual fw loading */
  1091. ret = cz_smu_start(adev);
  1092. if (ret) {
  1093. DRM_ERROR("amdgpu: smc start failed\n");
  1094. mutex_unlock(&adev->pm.mutex);
  1095. return ret;
  1096. }
  1097. if (!amdgpu_dpm) {
  1098. adev->pm.dpm_enabled = false;
  1099. mutex_unlock(&adev->pm.mutex);
  1100. return ret;
  1101. }
  1102. /* cz dpm setup asic */
  1103. cz_dpm_setup_asic(adev);
  1104. /* cz dpm enable */
  1105. ret = cz_dpm_enable(adev);
  1106. if (ret)
  1107. adev->pm.dpm_enabled = false;
  1108. else
  1109. adev->pm.dpm_enabled = true;
  1110. mutex_unlock(&adev->pm.mutex);
  1111. return 0;
  1112. }
  1113. static int cz_dpm_disable(struct amdgpu_device *adev)
  1114. {
  1115. int ret = 0;
  1116. if (!cz_check_for_dpm_enabled(adev))
  1117. return -EINVAL;
  1118. ret = cz_enable_didt(adev, false);
  1119. if (ret) {
  1120. DRM_ERROR("Carrizo disable di/dt failed\n");
  1121. return -EINVAL;
  1122. }
  1123. /* powerup blocks */
  1124. cz_dpm_powergate_uvd(adev, false);
  1125. cz_dpm_powergate_vce(adev, false);
  1126. cz_clear_voting_clients(adev);
  1127. cz_stop_dpm(adev);
  1128. cz_update_current_ps(adev, adev->pm.dpm.boot_ps);
  1129. return 0;
  1130. }
  1131. static int cz_dpm_hw_fini(void *handle)
  1132. {
  1133. int ret = 0;
  1134. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1135. mutex_lock(&adev->pm.mutex);
  1136. /* smu fini only needs to be called at teardown, not suspend.
  1137. * It should be in sw_fini, but we put it here for symmetry
  1138. * with smu init.
  1139. */
  1140. cz_smu_fini(adev);
  1141. if (adev->pm.dpm_enabled) {
  1142. ret = cz_dpm_disable(adev);
  1143. adev->pm.dpm.current_ps =
  1144. adev->pm.dpm.requested_ps =
  1145. adev->pm.dpm.boot_ps;
  1146. }
  1147. adev->pm.dpm_enabled = false;
  1148. mutex_unlock(&adev->pm.mutex);
  1149. return ret;
  1150. }
  1151. static int cz_dpm_suspend(void *handle)
  1152. {
  1153. int ret = 0;
  1154. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1155. if (adev->pm.dpm_enabled) {
  1156. mutex_lock(&adev->pm.mutex);
  1157. ret = cz_dpm_disable(adev);
  1158. adev->pm.dpm.current_ps =
  1159. adev->pm.dpm.requested_ps =
  1160. adev->pm.dpm.boot_ps;
  1161. mutex_unlock(&adev->pm.mutex);
  1162. }
  1163. return ret;
  1164. }
  1165. static int cz_dpm_resume(void *handle)
  1166. {
  1167. int ret = 0;
  1168. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1169. mutex_lock(&adev->pm.mutex);
  1170. /* do the actual fw loading */
  1171. ret = cz_smu_start(adev);
  1172. if (ret) {
  1173. DRM_ERROR("amdgpu: smc start failed\n");
  1174. mutex_unlock(&adev->pm.mutex);
  1175. return ret;
  1176. }
  1177. if (!amdgpu_dpm) {
  1178. adev->pm.dpm_enabled = false;
  1179. mutex_unlock(&adev->pm.mutex);
  1180. return ret;
  1181. }
  1182. /* cz dpm setup asic */
  1183. cz_dpm_setup_asic(adev);
  1184. /* cz dpm enable */
  1185. ret = cz_dpm_enable(adev);
  1186. if (ret)
  1187. adev->pm.dpm_enabled = false;
  1188. else
  1189. adev->pm.dpm_enabled = true;
  1190. mutex_unlock(&adev->pm.mutex);
  1191. /* upon resume, re-compute the clocks */
  1192. if (adev->pm.dpm_enabled)
  1193. amdgpu_pm_compute_clocks(adev);
  1194. return 0;
  1195. }
  1196. static int cz_dpm_set_clockgating_state(void *handle,
  1197. enum amd_clockgating_state state)
  1198. {
  1199. return 0;
  1200. }
  1201. static int cz_dpm_set_powergating_state(void *handle,
  1202. enum amd_powergating_state state)
  1203. {
  1204. return 0;
  1205. }
  1206. /* borrowed from KV, need future unify */
  1207. static int cz_dpm_get_temperature(struct amdgpu_device *adev)
  1208. {
  1209. int actual_temp = 0;
  1210. uint32_t temp = RREG32_SMC(0xC0300E0C);
  1211. if (temp)
  1212. actual_temp = 1000 * ((temp / 8) - 49);
  1213. return actual_temp;
  1214. }
  1215. static int cz_dpm_pre_set_power_state(struct amdgpu_device *adev)
  1216. {
  1217. struct cz_power_info *pi = cz_get_pi(adev);
  1218. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  1219. struct amdgpu_ps *new_ps = &requested_ps;
  1220. cz_update_requested_ps(adev, new_ps);
  1221. cz_apply_state_adjust_rules(adev, &pi->requested_rps,
  1222. &pi->current_rps);
  1223. return 0;
  1224. }
  1225. static int cz_dpm_update_sclk_limit(struct amdgpu_device *adev)
  1226. {
  1227. struct cz_power_info *pi = cz_get_pi(adev);
  1228. struct amdgpu_clock_and_voltage_limits *limits =
  1229. &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1230. uint32_t clock, stable_ps_clock = 0;
  1231. clock = pi->sclk_dpm.soft_min_clk;
  1232. if (pi->caps_stable_power_state) {
  1233. stable_ps_clock = limits->sclk * 75 / 100;
  1234. if (clock < stable_ps_clock)
  1235. clock = stable_ps_clock;
  1236. }
  1237. if (clock != pi->sclk_dpm.soft_min_clk) {
  1238. pi->sclk_dpm.soft_min_clk = clock;
  1239. cz_send_msg_to_smc_with_parameter(adev,
  1240. PPSMC_MSG_SetSclkSoftMin,
  1241. cz_get_sclk_level(adev, clock,
  1242. PPSMC_MSG_SetSclkSoftMin));
  1243. }
  1244. if (pi->caps_stable_power_state &&
  1245. pi->sclk_dpm.soft_max_clk != clock) {
  1246. pi->sclk_dpm.soft_max_clk = clock;
  1247. cz_send_msg_to_smc_with_parameter(adev,
  1248. PPSMC_MSG_SetSclkSoftMax,
  1249. cz_get_sclk_level(adev, clock,
  1250. PPSMC_MSG_SetSclkSoftMax));
  1251. } else {
  1252. cz_send_msg_to_smc_with_parameter(adev,
  1253. PPSMC_MSG_SetSclkSoftMax,
  1254. cz_get_sclk_level(adev,
  1255. pi->sclk_dpm.soft_max_clk,
  1256. PPSMC_MSG_SetSclkSoftMax));
  1257. }
  1258. return 0;
  1259. }
  1260. static int cz_dpm_set_deep_sleep_sclk_threshold(struct amdgpu_device *adev)
  1261. {
  1262. int ret = 0;
  1263. struct cz_power_info *pi = cz_get_pi(adev);
  1264. if (pi->caps_sclk_ds) {
  1265. cz_send_msg_to_smc_with_parameter(adev,
  1266. PPSMC_MSG_SetMinDeepSleepSclk,
  1267. CZ_MIN_DEEP_SLEEP_SCLK);
  1268. }
  1269. return ret;
  1270. }
  1271. /* ?? without dal support, is this still needed in setpowerstate list*/
  1272. static int cz_dpm_set_watermark_threshold(struct amdgpu_device *adev)
  1273. {
  1274. int ret = 0;
  1275. struct cz_power_info *pi = cz_get_pi(adev);
  1276. cz_send_msg_to_smc_with_parameter(adev,
  1277. PPSMC_MSG_SetWatermarkFrequency,
  1278. pi->sclk_dpm.soft_max_clk);
  1279. return ret;
  1280. }
  1281. static int cz_dpm_enable_nbdpm(struct amdgpu_device *adev)
  1282. {
  1283. int ret = 0;
  1284. struct cz_power_info *pi = cz_get_pi(adev);
  1285. /* also depend on dal NBPStateDisableRequired */
  1286. if (pi->nb_dpm_enabled_by_driver && !pi->nb_dpm_enabled) {
  1287. ret = cz_send_msg_to_smc_with_parameter(adev,
  1288. PPSMC_MSG_EnableAllSmuFeatures,
  1289. NB_DPM_MASK);
  1290. if (ret) {
  1291. DRM_ERROR("amdgpu: nb dpm enable failed\n");
  1292. return ret;
  1293. }
  1294. pi->nb_dpm_enabled = true;
  1295. }
  1296. return ret;
  1297. }
  1298. static void cz_dpm_nbdpm_lm_pstate_enable(struct amdgpu_device *adev,
  1299. bool enable)
  1300. {
  1301. if (enable)
  1302. cz_send_msg_to_smc(adev, PPSMC_MSG_EnableLowMemoryPstate);
  1303. else
  1304. cz_send_msg_to_smc(adev, PPSMC_MSG_DisableLowMemoryPstate);
  1305. }
  1306. static int cz_dpm_update_low_memory_pstate(struct amdgpu_device *adev)
  1307. {
  1308. int ret = 0;
  1309. struct cz_power_info *pi = cz_get_pi(adev);
  1310. struct cz_ps *ps = &pi->requested_ps;
  1311. if (pi->sys_info.nb_dpm_enable) {
  1312. if (ps->force_high)
  1313. cz_dpm_nbdpm_lm_pstate_enable(adev, false);
  1314. else
  1315. cz_dpm_nbdpm_lm_pstate_enable(adev, true);
  1316. }
  1317. return ret;
  1318. }
  1319. /* with dpm enabled */
  1320. static int cz_dpm_set_power_state(struct amdgpu_device *adev)
  1321. {
  1322. int ret = 0;
  1323. cz_dpm_update_sclk_limit(adev);
  1324. cz_dpm_set_deep_sleep_sclk_threshold(adev);
  1325. cz_dpm_set_watermark_threshold(adev);
  1326. cz_dpm_enable_nbdpm(adev);
  1327. cz_dpm_update_low_memory_pstate(adev);
  1328. return ret;
  1329. }
  1330. static void cz_dpm_post_set_power_state(struct amdgpu_device *adev)
  1331. {
  1332. struct cz_power_info *pi = cz_get_pi(adev);
  1333. struct amdgpu_ps *ps = &pi->requested_rps;
  1334. cz_update_current_ps(adev, ps);
  1335. }
  1336. static int cz_dpm_force_highest(struct amdgpu_device *adev)
  1337. {
  1338. struct cz_power_info *pi = cz_get_pi(adev);
  1339. int ret = 0;
  1340. if (pi->sclk_dpm.soft_min_clk != pi->sclk_dpm.soft_max_clk) {
  1341. pi->sclk_dpm.soft_min_clk =
  1342. pi->sclk_dpm.soft_max_clk;
  1343. ret = cz_send_msg_to_smc_with_parameter(adev,
  1344. PPSMC_MSG_SetSclkSoftMin,
  1345. cz_get_sclk_level(adev,
  1346. pi->sclk_dpm.soft_min_clk,
  1347. PPSMC_MSG_SetSclkSoftMin));
  1348. if (ret)
  1349. return ret;
  1350. }
  1351. return ret;
  1352. }
  1353. static int cz_dpm_force_lowest(struct amdgpu_device *adev)
  1354. {
  1355. struct cz_power_info *pi = cz_get_pi(adev);
  1356. int ret = 0;
  1357. if (pi->sclk_dpm.soft_max_clk != pi->sclk_dpm.soft_min_clk) {
  1358. pi->sclk_dpm.soft_max_clk = pi->sclk_dpm.soft_min_clk;
  1359. ret = cz_send_msg_to_smc_with_parameter(adev,
  1360. PPSMC_MSG_SetSclkSoftMax,
  1361. cz_get_sclk_level(adev,
  1362. pi->sclk_dpm.soft_max_clk,
  1363. PPSMC_MSG_SetSclkSoftMax));
  1364. if (ret)
  1365. return ret;
  1366. }
  1367. return ret;
  1368. }
  1369. static uint32_t cz_dpm_get_max_sclk_level(struct amdgpu_device *adev)
  1370. {
  1371. struct cz_power_info *pi = cz_get_pi(adev);
  1372. if (!pi->max_sclk_level) {
  1373. cz_send_msg_to_smc(adev, PPSMC_MSG_GetMaxSclkLevel);
  1374. pi->max_sclk_level = cz_get_argument(adev) + 1;
  1375. }
  1376. if (pi->max_sclk_level > CZ_MAX_HARDWARE_POWERLEVELS) {
  1377. DRM_ERROR("Invalid max sclk level!\n");
  1378. return -EINVAL;
  1379. }
  1380. return pi->max_sclk_level;
  1381. }
  1382. static int cz_dpm_unforce_dpm_levels(struct amdgpu_device *adev)
  1383. {
  1384. struct cz_power_info *pi = cz_get_pi(adev);
  1385. struct amdgpu_clock_voltage_dependency_table *dep_table =
  1386. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk;
  1387. uint32_t level = 0;
  1388. int ret = 0;
  1389. pi->sclk_dpm.soft_min_clk = dep_table->entries[0].clk;
  1390. level = cz_dpm_get_max_sclk_level(adev) - 1;
  1391. if (level < dep_table->count)
  1392. pi->sclk_dpm.soft_max_clk = dep_table->entries[level].clk;
  1393. else
  1394. pi->sclk_dpm.soft_max_clk =
  1395. dep_table->entries[dep_table->count - 1].clk;
  1396. /* get min/max sclk soft value
  1397. * notify SMU to execute */
  1398. ret = cz_send_msg_to_smc_with_parameter(adev,
  1399. PPSMC_MSG_SetSclkSoftMin,
  1400. cz_get_sclk_level(adev,
  1401. pi->sclk_dpm.soft_min_clk,
  1402. PPSMC_MSG_SetSclkSoftMin));
  1403. if (ret)
  1404. return ret;
  1405. ret = cz_send_msg_to_smc_with_parameter(adev,
  1406. PPSMC_MSG_SetSclkSoftMax,
  1407. cz_get_sclk_level(adev,
  1408. pi->sclk_dpm.soft_max_clk,
  1409. PPSMC_MSG_SetSclkSoftMax));
  1410. if (ret)
  1411. return ret;
  1412. DRM_DEBUG("DPM unforce state min=%d, max=%d.\n",
  1413. pi->sclk_dpm.soft_min_clk,
  1414. pi->sclk_dpm.soft_max_clk);
  1415. return 0;
  1416. }
  1417. static int cz_dpm_force_dpm_level(struct amdgpu_device *adev,
  1418. enum amdgpu_dpm_forced_level level)
  1419. {
  1420. int ret = 0;
  1421. switch (level) {
  1422. case AMDGPU_DPM_FORCED_LEVEL_HIGH:
  1423. ret = cz_dpm_unforce_dpm_levels(adev);
  1424. if (ret)
  1425. return ret;
  1426. ret = cz_dpm_force_highest(adev);
  1427. if (ret)
  1428. return ret;
  1429. break;
  1430. case AMDGPU_DPM_FORCED_LEVEL_LOW:
  1431. ret = cz_dpm_unforce_dpm_levels(adev);
  1432. if (ret)
  1433. return ret;
  1434. ret = cz_dpm_force_lowest(adev);
  1435. if (ret)
  1436. return ret;
  1437. break;
  1438. case AMDGPU_DPM_FORCED_LEVEL_AUTO:
  1439. ret = cz_dpm_unforce_dpm_levels(adev);
  1440. if (ret)
  1441. return ret;
  1442. break;
  1443. default:
  1444. break;
  1445. }
  1446. adev->pm.dpm.forced_level = level;
  1447. return ret;
  1448. }
  1449. /* fix me, display configuration change lists here
  1450. * mostly dal related*/
  1451. static void cz_dpm_display_configuration_changed(struct amdgpu_device *adev)
  1452. {
  1453. }
  1454. static uint32_t cz_dpm_get_sclk(struct amdgpu_device *adev, bool low)
  1455. {
  1456. struct cz_power_info *pi = cz_get_pi(adev);
  1457. struct cz_ps *requested_state = cz_get_ps(&pi->requested_rps);
  1458. if (low)
  1459. return requested_state->levels[0].sclk;
  1460. else
  1461. return requested_state->levels[requested_state->num_levels - 1].sclk;
  1462. }
  1463. static uint32_t cz_dpm_get_mclk(struct amdgpu_device *adev, bool low)
  1464. {
  1465. struct cz_power_info *pi = cz_get_pi(adev);
  1466. return pi->sys_info.bootup_uma_clk;
  1467. }
  1468. static int cz_enable_uvd_dpm(struct amdgpu_device *adev, bool enable)
  1469. {
  1470. struct cz_power_info *pi = cz_get_pi(adev);
  1471. int ret = 0;
  1472. if (enable && pi->caps_uvd_dpm ) {
  1473. pi->dpm_flags |= DPMFlags_UVD_Enabled;
  1474. DRM_DEBUG("UVD DPM Enabled.\n");
  1475. ret = cz_send_msg_to_smc_with_parameter(adev,
  1476. PPSMC_MSG_EnableAllSmuFeatures, UVD_DPM_MASK);
  1477. } else {
  1478. pi->dpm_flags &= ~DPMFlags_UVD_Enabled;
  1479. DRM_DEBUG("UVD DPM Stopped\n");
  1480. ret = cz_send_msg_to_smc_with_parameter(adev,
  1481. PPSMC_MSG_DisableAllSmuFeatures, UVD_DPM_MASK);
  1482. }
  1483. return ret;
  1484. }
  1485. static int cz_update_uvd_dpm(struct amdgpu_device *adev, bool gate)
  1486. {
  1487. return cz_enable_uvd_dpm(adev, !gate);
  1488. }
  1489. static void cz_dpm_powergate_uvd(struct amdgpu_device *adev, bool gate)
  1490. {
  1491. struct cz_power_info *pi = cz_get_pi(adev);
  1492. int ret;
  1493. if (pi->uvd_power_gated == gate)
  1494. return;
  1495. pi->uvd_power_gated = gate;
  1496. if (gate) {
  1497. if (pi->caps_uvd_pg) {
  1498. /* disable clockgating so we can properly shut down the block */
  1499. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1500. AMD_CG_STATE_UNGATE);
  1501. /* shutdown the UVD block */
  1502. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1503. AMD_PG_STATE_GATE);
  1504. /* XXX: check for errors */
  1505. }
  1506. cz_update_uvd_dpm(adev, gate);
  1507. if (pi->caps_uvd_pg)
  1508. /* power off the UVD block */
  1509. cz_send_msg_to_smc(adev, PPSMC_MSG_UVDPowerOFF);
  1510. } else {
  1511. if (pi->caps_uvd_pg) {
  1512. /* power on the UVD block */
  1513. if (pi->uvd_dynamic_pg)
  1514. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 1);
  1515. else
  1516. cz_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_UVDPowerON, 0);
  1517. /* re-init the UVD block */
  1518. ret = amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1519. AMD_PG_STATE_UNGATE);
  1520. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1521. ret = amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_UVD,
  1522. AMD_CG_STATE_GATE);
  1523. /* XXX: check for errors */
  1524. }
  1525. cz_update_uvd_dpm(adev, gate);
  1526. }
  1527. }
  1528. static int cz_enable_vce_dpm(struct amdgpu_device *adev, bool enable)
  1529. {
  1530. struct cz_power_info *pi = cz_get_pi(adev);
  1531. int ret = 0;
  1532. if (enable && pi->caps_vce_dpm) {
  1533. pi->dpm_flags |= DPMFlags_VCE_Enabled;
  1534. DRM_DEBUG("VCE DPM Enabled.\n");
  1535. ret = cz_send_msg_to_smc_with_parameter(adev,
  1536. PPSMC_MSG_EnableAllSmuFeatures, VCE_DPM_MASK);
  1537. } else {
  1538. pi->dpm_flags &= ~DPMFlags_VCE_Enabled;
  1539. DRM_DEBUG("VCE DPM Stopped\n");
  1540. ret = cz_send_msg_to_smc_with_parameter(adev,
  1541. PPSMC_MSG_DisableAllSmuFeatures, VCE_DPM_MASK);
  1542. }
  1543. return ret;
  1544. }
  1545. static int cz_update_vce_dpm(struct amdgpu_device *adev)
  1546. {
  1547. struct cz_power_info *pi = cz_get_pi(adev);
  1548. struct amdgpu_vce_clock_voltage_dependency_table *table =
  1549. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  1550. /* Stable Pstate is enabled and we need to set the VCE DPM to highest level */
  1551. if (pi->caps_stable_power_state) {
  1552. pi->vce_dpm.hard_min_clk = table->entries[table->count-1].ecclk;
  1553. } else { /* non-stable p-state cases. without vce.Arbiter.EcclkHardMin */
  1554. pi->vce_dpm.hard_min_clk = table->entries[0].ecclk;
  1555. }
  1556. cz_send_msg_to_smc_with_parameter(adev,
  1557. PPSMC_MSG_SetEclkHardMin,
  1558. cz_get_eclk_level(adev,
  1559. pi->vce_dpm.hard_min_clk,
  1560. PPSMC_MSG_SetEclkHardMin));
  1561. return 0;
  1562. }
  1563. static void cz_dpm_powergate_vce(struct amdgpu_device *adev, bool gate)
  1564. {
  1565. struct cz_power_info *pi = cz_get_pi(adev);
  1566. if (pi->caps_vce_pg) {
  1567. if (pi->vce_power_gated != gate) {
  1568. if (gate) {
  1569. /* disable clockgating so we can properly shut down the block */
  1570. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1571. AMD_CG_STATE_UNGATE);
  1572. /* shutdown the VCE block */
  1573. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1574. AMD_PG_STATE_GATE);
  1575. cz_enable_vce_dpm(adev, false);
  1576. /* TODO: to figure out why vce can't be poweroff. */
  1577. /* cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerOFF); */
  1578. pi->vce_power_gated = true;
  1579. } else {
  1580. cz_send_msg_to_smc(adev, PPSMC_MSG_VCEPowerON);
  1581. pi->vce_power_gated = false;
  1582. /* re-init the VCE block */
  1583. amdgpu_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1584. AMD_PG_STATE_UNGATE);
  1585. /* enable clockgating. hw will dynamically gate/ungate clocks on the fly */
  1586. amdgpu_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
  1587. AMD_CG_STATE_GATE);
  1588. cz_update_vce_dpm(adev);
  1589. cz_enable_vce_dpm(adev, true);
  1590. }
  1591. } else {
  1592. if (! pi->vce_power_gated) {
  1593. cz_update_vce_dpm(adev);
  1594. }
  1595. }
  1596. } else { /*pi->caps_vce_pg*/
  1597. cz_update_vce_dpm(adev);
  1598. cz_enable_vce_dpm(adev, true);
  1599. }
  1600. return;
  1601. }
  1602. const struct amd_ip_funcs cz_dpm_ip_funcs = {
  1603. .early_init = cz_dpm_early_init,
  1604. .late_init = cz_dpm_late_init,
  1605. .sw_init = cz_dpm_sw_init,
  1606. .sw_fini = cz_dpm_sw_fini,
  1607. .hw_init = cz_dpm_hw_init,
  1608. .hw_fini = cz_dpm_hw_fini,
  1609. .suspend = cz_dpm_suspend,
  1610. .resume = cz_dpm_resume,
  1611. .is_idle = NULL,
  1612. .wait_for_idle = NULL,
  1613. .soft_reset = NULL,
  1614. .print_status = NULL,
  1615. .set_clockgating_state = cz_dpm_set_clockgating_state,
  1616. .set_powergating_state = cz_dpm_set_powergating_state,
  1617. };
  1618. static const struct amdgpu_dpm_funcs cz_dpm_funcs = {
  1619. .get_temperature = cz_dpm_get_temperature,
  1620. .pre_set_power_state = cz_dpm_pre_set_power_state,
  1621. .set_power_state = cz_dpm_set_power_state,
  1622. .post_set_power_state = cz_dpm_post_set_power_state,
  1623. .display_configuration_changed = cz_dpm_display_configuration_changed,
  1624. .get_sclk = cz_dpm_get_sclk,
  1625. .get_mclk = cz_dpm_get_mclk,
  1626. .print_power_state = cz_dpm_print_power_state,
  1627. .debugfs_print_current_performance_level =
  1628. cz_dpm_debugfs_print_current_performance_level,
  1629. .force_performance_level = cz_dpm_force_dpm_level,
  1630. .vblank_too_short = NULL,
  1631. .powergate_uvd = cz_dpm_powergate_uvd,
  1632. .powergate_vce = cz_dpm_powergate_vce,
  1633. };
  1634. static void cz_dpm_set_funcs(struct amdgpu_device *adev)
  1635. {
  1636. if (NULL == adev->pm.funcs)
  1637. adev->pm.funcs = &cz_dpm_funcs;
  1638. }