amdgpu_vce.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT_MS 1000
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #ifdef CONFIG_DRM_AMDGPU_CIK
  49. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  50. MODULE_FIRMWARE(FIRMWARE_KABINI);
  51. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  52. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  53. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  54. #endif
  55. MODULE_FIRMWARE(FIRMWARE_TONGA);
  56. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  57. MODULE_FIRMWARE(FIRMWARE_FIJI);
  58. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  59. /**
  60. * amdgpu_vce_init - allocate memory, load vce firmware
  61. *
  62. * @adev: amdgpu_device pointer
  63. *
  64. * First step to get VCE online, allocate memory and load the firmware
  65. */
  66. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  67. {
  68. const char *fw_name;
  69. const struct common_firmware_header *hdr;
  70. unsigned ucode_version, version_major, version_minor, binary_id;
  71. int i, r;
  72. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  73. switch (adev->asic_type) {
  74. #ifdef CONFIG_DRM_AMDGPU_CIK
  75. case CHIP_BONAIRE:
  76. fw_name = FIRMWARE_BONAIRE;
  77. break;
  78. case CHIP_KAVERI:
  79. fw_name = FIRMWARE_KAVERI;
  80. break;
  81. case CHIP_KABINI:
  82. fw_name = FIRMWARE_KABINI;
  83. break;
  84. case CHIP_HAWAII:
  85. fw_name = FIRMWARE_HAWAII;
  86. break;
  87. case CHIP_MULLINS:
  88. fw_name = FIRMWARE_MULLINS;
  89. break;
  90. #endif
  91. case CHIP_TONGA:
  92. fw_name = FIRMWARE_TONGA;
  93. break;
  94. case CHIP_CARRIZO:
  95. fw_name = FIRMWARE_CARRIZO;
  96. break;
  97. case CHIP_FIJI:
  98. fw_name = FIRMWARE_FIJI;
  99. break;
  100. default:
  101. return -EINVAL;
  102. }
  103. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  104. if (r) {
  105. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  106. fw_name);
  107. return r;
  108. }
  109. r = amdgpu_ucode_validate(adev->vce.fw);
  110. if (r) {
  111. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  112. fw_name);
  113. release_firmware(adev->vce.fw);
  114. adev->vce.fw = NULL;
  115. return r;
  116. }
  117. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  118. ucode_version = le32_to_cpu(hdr->ucode_version);
  119. version_major = (ucode_version >> 20) & 0xfff;
  120. version_minor = (ucode_version >> 8) & 0xfff;
  121. binary_id = ucode_version & 0xff;
  122. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  123. version_major, version_minor, binary_id);
  124. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  125. (binary_id << 8));
  126. /* allocate firmware, stack and heap BO */
  127. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
  128. AMDGPU_GEM_DOMAIN_VRAM,
  129. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  130. NULL, &adev->vce.vcpu_bo);
  131. if (r) {
  132. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  133. return r;
  134. }
  135. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  136. if (r) {
  137. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  138. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  139. return r;
  140. }
  141. r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  142. &adev->vce.gpu_addr);
  143. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  144. if (r) {
  145. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  146. dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
  147. return r;
  148. }
  149. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  150. atomic_set(&adev->vce.handles[i], 0);
  151. adev->vce.filp[i] = NULL;
  152. }
  153. return 0;
  154. }
  155. /**
  156. * amdgpu_vce_fini - free memory
  157. *
  158. * @adev: amdgpu_device pointer
  159. *
  160. * Last step on VCE teardown, free firmware memory
  161. */
  162. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  163. {
  164. if (adev->vce.vcpu_bo == NULL)
  165. return 0;
  166. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  167. amdgpu_ring_fini(&adev->vce.ring[0]);
  168. amdgpu_ring_fini(&adev->vce.ring[1]);
  169. release_firmware(adev->vce.fw);
  170. return 0;
  171. }
  172. /**
  173. * amdgpu_vce_suspend - unpin VCE fw memory
  174. *
  175. * @adev: amdgpu_device pointer
  176. *
  177. */
  178. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  179. {
  180. int i;
  181. if (adev->vce.vcpu_bo == NULL)
  182. return 0;
  183. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  184. if (atomic_read(&adev->vce.handles[i]))
  185. break;
  186. if (i == AMDGPU_MAX_VCE_HANDLES)
  187. return 0;
  188. /* TODO: suspending running encoding sessions isn't supported */
  189. return -EINVAL;
  190. }
  191. /**
  192. * amdgpu_vce_resume - pin VCE fw memory
  193. *
  194. * @adev: amdgpu_device pointer
  195. *
  196. */
  197. int amdgpu_vce_resume(struct amdgpu_device *adev)
  198. {
  199. void *cpu_addr;
  200. const struct common_firmware_header *hdr;
  201. unsigned offset;
  202. int r;
  203. if (adev->vce.vcpu_bo == NULL)
  204. return -EINVAL;
  205. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  206. if (r) {
  207. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  208. return r;
  209. }
  210. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  211. if (r) {
  212. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  213. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  214. return r;
  215. }
  216. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  217. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  218. memcpy(cpu_addr, (adev->vce.fw->data) + offset,
  219. (adev->vce.fw->size) - offset);
  220. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  221. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  222. return 0;
  223. }
  224. /**
  225. * amdgpu_vce_idle_work_handler - power off VCE
  226. *
  227. * @work: pointer to work structure
  228. *
  229. * power of VCE when it's not used any more
  230. */
  231. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  232. {
  233. struct amdgpu_device *adev =
  234. container_of(work, struct amdgpu_device, vce.idle_work.work);
  235. if ((amdgpu_fence_count_emitted(&adev->vce.ring[0]) == 0) &&
  236. (amdgpu_fence_count_emitted(&adev->vce.ring[1]) == 0)) {
  237. if (adev->pm.dpm_enabled) {
  238. amdgpu_dpm_enable_vce(adev, false);
  239. } else {
  240. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  241. }
  242. } else {
  243. schedule_delayed_work(&adev->vce.idle_work,
  244. msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
  245. }
  246. }
  247. /**
  248. * amdgpu_vce_note_usage - power up VCE
  249. *
  250. * @adev: amdgpu_device pointer
  251. *
  252. * Make sure VCE is powerd up when we want to use it
  253. */
  254. static void amdgpu_vce_note_usage(struct amdgpu_device *adev)
  255. {
  256. bool streams_changed = false;
  257. bool set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  258. set_clocks &= schedule_delayed_work(&adev->vce.idle_work,
  259. msecs_to_jiffies(VCE_IDLE_TIMEOUT_MS));
  260. if (adev->pm.dpm_enabled) {
  261. /* XXX figure out if the streams changed */
  262. streams_changed = false;
  263. }
  264. if (set_clocks || streams_changed) {
  265. if (adev->pm.dpm_enabled) {
  266. amdgpu_dpm_enable_vce(adev, true);
  267. } else {
  268. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  269. }
  270. }
  271. }
  272. /**
  273. * amdgpu_vce_free_handles - free still open VCE handles
  274. *
  275. * @adev: amdgpu_device pointer
  276. * @filp: drm file pointer
  277. *
  278. * Close all VCE handles still open by this file pointer
  279. */
  280. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  281. {
  282. struct amdgpu_ring *ring = &adev->vce.ring[0];
  283. int i, r;
  284. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  285. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  286. if (!handle || adev->vce.filp[i] != filp)
  287. continue;
  288. amdgpu_vce_note_usage(adev);
  289. r = amdgpu_vce_get_destroy_msg(ring, handle, NULL);
  290. if (r)
  291. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  292. adev->vce.filp[i] = NULL;
  293. atomic_set(&adev->vce.handles[i], 0);
  294. }
  295. }
  296. static int amdgpu_vce_free_job(
  297. struct amdgpu_job *sched_job)
  298. {
  299. amdgpu_ib_free(sched_job->adev, sched_job->ibs);
  300. kfree(sched_job->ibs);
  301. return 0;
  302. }
  303. /**
  304. * amdgpu_vce_get_create_msg - generate a VCE create msg
  305. *
  306. * @adev: amdgpu_device pointer
  307. * @ring: ring we should submit the msg to
  308. * @handle: VCE session handle to use
  309. * @fence: optional fence to return
  310. *
  311. * Open up a stream for HW test
  312. */
  313. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  314. struct fence **fence)
  315. {
  316. const unsigned ib_size_dw = 1024;
  317. struct amdgpu_ib *ib = NULL;
  318. struct fence *f = NULL;
  319. struct amdgpu_device *adev = ring->adev;
  320. uint64_t dummy;
  321. int i, r;
  322. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  323. if (!ib)
  324. return -ENOMEM;
  325. r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, ib);
  326. if (r) {
  327. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  328. kfree(ib);
  329. return r;
  330. }
  331. dummy = ib->gpu_addr + 1024;
  332. /* stitch together an VCE create msg */
  333. ib->length_dw = 0;
  334. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  335. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  336. ib->ptr[ib->length_dw++] = handle;
  337. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  338. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  339. ib->ptr[ib->length_dw++] = 0x00000000;
  340. ib->ptr[ib->length_dw++] = 0x00000042;
  341. ib->ptr[ib->length_dw++] = 0x0000000a;
  342. ib->ptr[ib->length_dw++] = 0x00000001;
  343. ib->ptr[ib->length_dw++] = 0x00000080;
  344. ib->ptr[ib->length_dw++] = 0x00000060;
  345. ib->ptr[ib->length_dw++] = 0x00000100;
  346. ib->ptr[ib->length_dw++] = 0x00000100;
  347. ib->ptr[ib->length_dw++] = 0x0000000c;
  348. ib->ptr[ib->length_dw++] = 0x00000000;
  349. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  350. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  351. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  352. ib->ptr[ib->length_dw++] = dummy;
  353. ib->ptr[ib->length_dw++] = 0x00000001;
  354. for (i = ib->length_dw; i < ib_size_dw; ++i)
  355. ib->ptr[i] = 0x0;
  356. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  357. &amdgpu_vce_free_job,
  358. AMDGPU_FENCE_OWNER_UNDEFINED,
  359. &f);
  360. if (r)
  361. goto err;
  362. if (fence)
  363. *fence = fence_get(f);
  364. fence_put(f);
  365. if (amdgpu_enable_scheduler)
  366. return 0;
  367. err:
  368. amdgpu_ib_free(adev, ib);
  369. kfree(ib);
  370. return r;
  371. }
  372. /**
  373. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  374. *
  375. * @adev: amdgpu_device pointer
  376. * @ring: ring we should submit the msg to
  377. * @handle: VCE session handle to use
  378. * @fence: optional fence to return
  379. *
  380. * Close up a stream for HW test or if userspace failed to do so
  381. */
  382. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  383. struct fence **fence)
  384. {
  385. const unsigned ib_size_dw = 1024;
  386. struct amdgpu_ib *ib = NULL;
  387. struct fence *f = NULL;
  388. struct amdgpu_device *adev = ring->adev;
  389. uint64_t dummy;
  390. int i, r;
  391. ib = kzalloc(sizeof(struct amdgpu_ib), GFP_KERNEL);
  392. if (!ib)
  393. return -ENOMEM;
  394. r = amdgpu_ib_get(ring, NULL, ib_size_dw * 4, ib);
  395. if (r) {
  396. kfree(ib);
  397. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  398. return r;
  399. }
  400. dummy = ib->gpu_addr + 1024;
  401. /* stitch together an VCE destroy msg */
  402. ib->length_dw = 0;
  403. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  404. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  405. ib->ptr[ib->length_dw++] = handle;
  406. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  407. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  408. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  409. ib->ptr[ib->length_dw++] = dummy;
  410. ib->ptr[ib->length_dw++] = 0x00000001;
  411. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  412. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  413. for (i = ib->length_dw; i < ib_size_dw; ++i)
  414. ib->ptr[i] = 0x0;
  415. r = amdgpu_sched_ib_submit_kernel_helper(adev, ring, ib, 1,
  416. &amdgpu_vce_free_job,
  417. AMDGPU_FENCE_OWNER_UNDEFINED,
  418. &f);
  419. if (r)
  420. goto err;
  421. if (fence)
  422. *fence = fence_get(f);
  423. fence_put(f);
  424. if (amdgpu_enable_scheduler)
  425. return 0;
  426. err:
  427. amdgpu_ib_free(adev, ib);
  428. kfree(ib);
  429. return r;
  430. }
  431. /**
  432. * amdgpu_vce_cs_reloc - command submission relocation
  433. *
  434. * @p: parser context
  435. * @lo: address of lower dword
  436. * @hi: address of higher dword
  437. * @size: minimum size
  438. *
  439. * Patch relocation inside command stream with real buffer address
  440. */
  441. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  442. int lo, int hi, unsigned size, uint32_t index)
  443. {
  444. struct amdgpu_bo_va_mapping *mapping;
  445. struct amdgpu_ib *ib = &p->ibs[ib_idx];
  446. struct amdgpu_bo *bo;
  447. uint64_t addr;
  448. if (index == 0xffffffff)
  449. index = 0;
  450. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  451. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  452. addr += ((uint64_t)size) * ((uint64_t)index);
  453. mapping = amdgpu_cs_find_mapping(p, addr, &bo);
  454. if (mapping == NULL) {
  455. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  456. addr, lo, hi, size, index);
  457. return -EINVAL;
  458. }
  459. if ((addr + (uint64_t)size) >
  460. ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  461. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  462. addr, lo, hi);
  463. return -EINVAL;
  464. }
  465. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  466. addr += amdgpu_bo_gpu_offset(bo);
  467. addr -= ((uint64_t)size) * ((uint64_t)index);
  468. ib->ptr[lo] = addr & 0xFFFFFFFF;
  469. ib->ptr[hi] = addr >> 32;
  470. return 0;
  471. }
  472. /**
  473. * amdgpu_vce_validate_handle - validate stream handle
  474. *
  475. * @p: parser context
  476. * @handle: handle to validate
  477. * @allocated: allocated a new handle?
  478. *
  479. * Validates the handle and return the found session index or -EINVAL
  480. * we we don't have another free session index.
  481. */
  482. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  483. uint32_t handle, bool *allocated)
  484. {
  485. unsigned i;
  486. *allocated = false;
  487. /* validate the handle */
  488. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  489. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  490. if (p->adev->vce.filp[i] != p->filp) {
  491. DRM_ERROR("VCE handle collision detected!\n");
  492. return -EINVAL;
  493. }
  494. return i;
  495. }
  496. }
  497. /* handle not found try to alloc a new one */
  498. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  499. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  500. p->adev->vce.filp[i] = p->filp;
  501. p->adev->vce.img_size[i] = 0;
  502. *allocated = true;
  503. return i;
  504. }
  505. }
  506. DRM_ERROR("No more free VCE handles!\n");
  507. return -EINVAL;
  508. }
  509. /**
  510. * amdgpu_vce_cs_parse - parse and validate the command stream
  511. *
  512. * @p: parser context
  513. *
  514. */
  515. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  516. {
  517. struct amdgpu_ib *ib = &p->ibs[ib_idx];
  518. unsigned fb_idx = 0, bs_idx = 0;
  519. int session_idx = -1;
  520. bool destroyed = false;
  521. bool created = false;
  522. bool allocated = false;
  523. uint32_t tmp, handle = 0;
  524. uint32_t *size = &tmp;
  525. int i, r = 0, idx = 0;
  526. amdgpu_vce_note_usage(p->adev);
  527. while (idx < ib->length_dw) {
  528. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  529. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  530. if ((len < 8) || (len & 3)) {
  531. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  532. r = -EINVAL;
  533. goto out;
  534. }
  535. if (destroyed) {
  536. DRM_ERROR("No other command allowed after destroy!\n");
  537. r = -EINVAL;
  538. goto out;
  539. }
  540. switch (cmd) {
  541. case 0x00000001: // session
  542. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  543. session_idx = amdgpu_vce_validate_handle(p, handle,
  544. &allocated);
  545. if (session_idx < 0)
  546. return session_idx;
  547. size = &p->adev->vce.img_size[session_idx];
  548. break;
  549. case 0x00000002: // task info
  550. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  551. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  552. break;
  553. case 0x01000001: // create
  554. created = true;
  555. if (!allocated) {
  556. DRM_ERROR("Handle already in use!\n");
  557. r = -EINVAL;
  558. goto out;
  559. }
  560. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  561. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  562. 8 * 3 / 2;
  563. break;
  564. case 0x04000001: // config extension
  565. case 0x04000002: // pic control
  566. case 0x04000005: // rate control
  567. case 0x04000007: // motion estimation
  568. case 0x04000008: // rdo
  569. case 0x04000009: // vui
  570. case 0x05000002: // auxiliary buffer
  571. break;
  572. case 0x03000001: // encode
  573. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  574. *size, 0);
  575. if (r)
  576. goto out;
  577. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  578. *size / 3, 0);
  579. if (r)
  580. goto out;
  581. break;
  582. case 0x02000001: // destroy
  583. destroyed = true;
  584. break;
  585. case 0x05000001: // context buffer
  586. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  587. *size * 2, 0);
  588. if (r)
  589. goto out;
  590. break;
  591. case 0x05000004: // video bitstream buffer
  592. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  593. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  594. tmp, bs_idx);
  595. if (r)
  596. goto out;
  597. break;
  598. case 0x05000005: // feedback buffer
  599. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  600. 4096, fb_idx);
  601. if (r)
  602. goto out;
  603. break;
  604. default:
  605. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  606. r = -EINVAL;
  607. goto out;
  608. }
  609. if (session_idx == -1) {
  610. DRM_ERROR("no session command at start of IB\n");
  611. r = -EINVAL;
  612. goto out;
  613. }
  614. idx += len / 4;
  615. }
  616. if (allocated && !created) {
  617. DRM_ERROR("New session without create command!\n");
  618. r = -ENOENT;
  619. }
  620. out:
  621. if ((!r && destroyed) || (r && allocated)) {
  622. /*
  623. * IB contains a destroy msg or we have allocated an
  624. * handle and got an error, anyway free the handle
  625. */
  626. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  627. atomic_cmpxchg(&p->adev->vce.handles[i], handle, 0);
  628. }
  629. return r;
  630. }
  631. /**
  632. * amdgpu_vce_ring_emit_semaphore - emit a semaphore command
  633. *
  634. * @ring: engine to use
  635. * @semaphore: address of semaphore
  636. * @emit_wait: true=emit wait, false=emit signal
  637. *
  638. */
  639. bool amdgpu_vce_ring_emit_semaphore(struct amdgpu_ring *ring,
  640. struct amdgpu_semaphore *semaphore,
  641. bool emit_wait)
  642. {
  643. uint64_t addr = semaphore->gpu_addr;
  644. amdgpu_ring_write(ring, VCE_CMD_SEMAPHORE);
  645. amdgpu_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  646. amdgpu_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  647. amdgpu_ring_write(ring, 0x01003000 | (emit_wait ? 1 : 0));
  648. if (!emit_wait)
  649. amdgpu_ring_write(ring, VCE_CMD_END);
  650. return true;
  651. }
  652. /**
  653. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  654. *
  655. * @ring: engine to use
  656. * @ib: the IB to execute
  657. *
  658. */
  659. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  660. {
  661. amdgpu_ring_write(ring, VCE_CMD_IB);
  662. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  663. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  664. amdgpu_ring_write(ring, ib->length_dw);
  665. }
  666. /**
  667. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  668. *
  669. * @ring: engine to use
  670. * @fence: the fence
  671. *
  672. */
  673. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  674. unsigned flags)
  675. {
  676. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  677. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  678. amdgpu_ring_write(ring, addr);
  679. amdgpu_ring_write(ring, upper_32_bits(addr));
  680. amdgpu_ring_write(ring, seq);
  681. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  682. amdgpu_ring_write(ring, VCE_CMD_END);
  683. }
  684. /**
  685. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  686. *
  687. * @ring: the engine to test on
  688. *
  689. */
  690. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  691. {
  692. struct amdgpu_device *adev = ring->adev;
  693. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  694. unsigned i;
  695. int r;
  696. r = amdgpu_ring_lock(ring, 16);
  697. if (r) {
  698. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  699. ring->idx, r);
  700. return r;
  701. }
  702. amdgpu_ring_write(ring, VCE_CMD_END);
  703. amdgpu_ring_unlock_commit(ring);
  704. for (i = 0; i < adev->usec_timeout; i++) {
  705. if (amdgpu_ring_get_rptr(ring) != rptr)
  706. break;
  707. DRM_UDELAY(1);
  708. }
  709. if (i < adev->usec_timeout) {
  710. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  711. ring->idx, i);
  712. } else {
  713. DRM_ERROR("amdgpu: ring %d test failed\n",
  714. ring->idx);
  715. r = -ETIMEDOUT;
  716. }
  717. return r;
  718. }
  719. /**
  720. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  721. *
  722. * @ring: the engine to test on
  723. *
  724. */
  725. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring)
  726. {
  727. struct fence *fence = NULL;
  728. int r;
  729. /* skip vce ring1 ib test for now, since it's not reliable */
  730. if (ring == &ring->adev->vce.ring[1])
  731. return 0;
  732. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  733. if (r) {
  734. DRM_ERROR("amdgpu: failed to get create msg (%d).\n", r);
  735. goto error;
  736. }
  737. r = amdgpu_vce_get_destroy_msg(ring, 1, &fence);
  738. if (r) {
  739. DRM_ERROR("amdgpu: failed to get destroy ib (%d).\n", r);
  740. goto error;
  741. }
  742. r = fence_wait(fence, false);
  743. if (r) {
  744. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  745. } else {
  746. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  747. }
  748. error:
  749. fence_put(fence);
  750. return r;
  751. }