amdgpu_test.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553
  1. /*
  2. * Copyright 2009 VMware, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Michel Dänzer
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/amdgpu_drm.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "amdgpu_vce.h"
  29. /* Test BO GTT->VRAM and VRAM->GTT GPU copies across the whole GTT aperture */
  30. static void amdgpu_do_test_moves(struct amdgpu_device *adev)
  31. {
  32. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  33. struct amdgpu_bo *vram_obj = NULL;
  34. struct amdgpu_bo **gtt_obj = NULL;
  35. uint64_t gtt_addr, vram_addr;
  36. unsigned n, size;
  37. int i, r;
  38. size = 1024 * 1024;
  39. /* Number of tests =
  40. * (Total GTT - IB pool - writeback page - ring buffers) / test size
  41. */
  42. n = adev->mc.gtt_size - AMDGPU_IB_POOL_SIZE*64*1024;
  43. for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
  44. if (adev->rings[i])
  45. n -= adev->rings[i]->ring_size;
  46. if (adev->wb.wb_obj)
  47. n -= AMDGPU_GPU_PAGE_SIZE;
  48. if (adev->irq.ih.ring_obj)
  49. n -= adev->irq.ih.ring_size;
  50. n /= size;
  51. gtt_obj = kzalloc(n * sizeof(*gtt_obj), GFP_KERNEL);
  52. if (!gtt_obj) {
  53. DRM_ERROR("Failed to allocate %d pointers\n", n);
  54. r = 1;
  55. goto out_cleanup;
  56. }
  57. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true, AMDGPU_GEM_DOMAIN_VRAM, 0,
  58. NULL, &vram_obj);
  59. if (r) {
  60. DRM_ERROR("Failed to create VRAM object\n");
  61. goto out_cleanup;
  62. }
  63. r = amdgpu_bo_reserve(vram_obj, false);
  64. if (unlikely(r != 0))
  65. goto out_unref;
  66. r = amdgpu_bo_pin(vram_obj, AMDGPU_GEM_DOMAIN_VRAM, &vram_addr);
  67. if (r) {
  68. DRM_ERROR("Failed to pin VRAM object\n");
  69. goto out_unres;
  70. }
  71. for (i = 0; i < n; i++) {
  72. void *gtt_map, *vram_map;
  73. void **gtt_start, **gtt_end;
  74. void **vram_start, **vram_end;
  75. struct fence *fence = NULL;
  76. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
  77. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, gtt_obj + i);
  78. if (r) {
  79. DRM_ERROR("Failed to create GTT object %d\n", i);
  80. goto out_lclean;
  81. }
  82. r = amdgpu_bo_reserve(gtt_obj[i], false);
  83. if (unlikely(r != 0))
  84. goto out_lclean_unref;
  85. r = amdgpu_bo_pin(gtt_obj[i], AMDGPU_GEM_DOMAIN_GTT, &gtt_addr);
  86. if (r) {
  87. DRM_ERROR("Failed to pin GTT object %d\n", i);
  88. goto out_lclean_unres;
  89. }
  90. r = amdgpu_bo_kmap(gtt_obj[i], &gtt_map);
  91. if (r) {
  92. DRM_ERROR("Failed to map GTT object %d\n", i);
  93. goto out_lclean_unpin;
  94. }
  95. for (gtt_start = gtt_map, gtt_end = gtt_map + size;
  96. gtt_start < gtt_end;
  97. gtt_start++)
  98. *gtt_start = gtt_start;
  99. amdgpu_bo_kunmap(gtt_obj[i]);
  100. r = amdgpu_copy_buffer(ring, gtt_addr, vram_addr,
  101. size, NULL, &fence);
  102. if (r) {
  103. DRM_ERROR("Failed GTT->VRAM copy %d\n", i);
  104. goto out_lclean_unpin;
  105. }
  106. r = fence_wait(fence, false);
  107. if (r) {
  108. DRM_ERROR("Failed to wait for GTT->VRAM fence %d\n", i);
  109. goto out_lclean_unpin;
  110. }
  111. fence_put(fence);
  112. r = amdgpu_bo_kmap(vram_obj, &vram_map);
  113. if (r) {
  114. DRM_ERROR("Failed to map VRAM object after copy %d\n", i);
  115. goto out_lclean_unpin;
  116. }
  117. for (gtt_start = gtt_map, gtt_end = gtt_map + size,
  118. vram_start = vram_map, vram_end = vram_map + size;
  119. vram_start < vram_end;
  120. gtt_start++, vram_start++) {
  121. if (*vram_start != gtt_start) {
  122. DRM_ERROR("Incorrect GTT->VRAM copy %d: Got 0x%p, "
  123. "expected 0x%p (GTT/VRAM offset "
  124. "0x%16llx/0x%16llx)\n",
  125. i, *vram_start, gtt_start,
  126. (unsigned long long)
  127. (gtt_addr - adev->mc.gtt_start +
  128. (void*)gtt_start - gtt_map),
  129. (unsigned long long)
  130. (vram_addr - adev->mc.vram_start +
  131. (void*)gtt_start - gtt_map));
  132. amdgpu_bo_kunmap(vram_obj);
  133. goto out_lclean_unpin;
  134. }
  135. *vram_start = vram_start;
  136. }
  137. amdgpu_bo_kunmap(vram_obj);
  138. r = amdgpu_copy_buffer(ring, vram_addr, gtt_addr,
  139. size, NULL, &fence);
  140. if (r) {
  141. DRM_ERROR("Failed VRAM->GTT copy %d\n", i);
  142. goto out_lclean_unpin;
  143. }
  144. r = fence_wait(fence, false);
  145. if (r) {
  146. DRM_ERROR("Failed to wait for VRAM->GTT fence %d\n", i);
  147. goto out_lclean_unpin;
  148. }
  149. fence_put(fence);
  150. r = amdgpu_bo_kmap(gtt_obj[i], &gtt_map);
  151. if (r) {
  152. DRM_ERROR("Failed to map GTT object after copy %d\n", i);
  153. goto out_lclean_unpin;
  154. }
  155. for (gtt_start = gtt_map, gtt_end = gtt_map + size,
  156. vram_start = vram_map, vram_end = vram_map + size;
  157. gtt_start < gtt_end;
  158. gtt_start++, vram_start++) {
  159. if (*gtt_start != vram_start) {
  160. DRM_ERROR("Incorrect VRAM->GTT copy %d: Got 0x%p, "
  161. "expected 0x%p (VRAM/GTT offset "
  162. "0x%16llx/0x%16llx)\n",
  163. i, *gtt_start, vram_start,
  164. (unsigned long long)
  165. (vram_addr - adev->mc.vram_start +
  166. (void*)vram_start - vram_map),
  167. (unsigned long long)
  168. (gtt_addr - adev->mc.gtt_start +
  169. (void*)vram_start - vram_map));
  170. amdgpu_bo_kunmap(gtt_obj[i]);
  171. goto out_lclean_unpin;
  172. }
  173. }
  174. amdgpu_bo_kunmap(gtt_obj[i]);
  175. DRM_INFO("Tested GTT->VRAM and VRAM->GTT copy for GTT offset 0x%llx\n",
  176. gtt_addr - adev->mc.gtt_start);
  177. continue;
  178. out_lclean_unpin:
  179. amdgpu_bo_unpin(gtt_obj[i]);
  180. out_lclean_unres:
  181. amdgpu_bo_unreserve(gtt_obj[i]);
  182. out_lclean_unref:
  183. amdgpu_bo_unref(&gtt_obj[i]);
  184. out_lclean:
  185. for (--i; i >= 0; --i) {
  186. amdgpu_bo_unpin(gtt_obj[i]);
  187. amdgpu_bo_unreserve(gtt_obj[i]);
  188. amdgpu_bo_unref(&gtt_obj[i]);
  189. }
  190. if (fence)
  191. fence_put(fence);
  192. break;
  193. }
  194. amdgpu_bo_unpin(vram_obj);
  195. out_unres:
  196. amdgpu_bo_unreserve(vram_obj);
  197. out_unref:
  198. amdgpu_bo_unref(&vram_obj);
  199. out_cleanup:
  200. kfree(gtt_obj);
  201. if (r) {
  202. printk(KERN_WARNING "Error while testing BO move.\n");
  203. }
  204. }
  205. void amdgpu_test_moves(struct amdgpu_device *adev)
  206. {
  207. if (adev->mman.buffer_funcs)
  208. amdgpu_do_test_moves(adev);
  209. }
  210. static int amdgpu_test_create_and_emit_fence(struct amdgpu_device *adev,
  211. struct amdgpu_ring *ring,
  212. struct fence **fence)
  213. {
  214. uint32_t handle = ring->idx ^ 0xdeafbeef;
  215. int r;
  216. if (ring == &adev->uvd.ring) {
  217. r = amdgpu_uvd_get_create_msg(ring, handle, NULL);
  218. if (r) {
  219. DRM_ERROR("Failed to get dummy create msg\n");
  220. return r;
  221. }
  222. r = amdgpu_uvd_get_destroy_msg(ring, handle, fence);
  223. if (r) {
  224. DRM_ERROR("Failed to get dummy destroy msg\n");
  225. return r;
  226. }
  227. } else if (ring == &adev->vce.ring[0] ||
  228. ring == &adev->vce.ring[1]) {
  229. r = amdgpu_vce_get_create_msg(ring, handle, NULL);
  230. if (r) {
  231. DRM_ERROR("Failed to get dummy create msg\n");
  232. return r;
  233. }
  234. r = amdgpu_vce_get_destroy_msg(ring, handle, fence);
  235. if (r) {
  236. DRM_ERROR("Failed to get dummy destroy msg\n");
  237. return r;
  238. }
  239. } else {
  240. struct amdgpu_fence *a_fence = NULL;
  241. r = amdgpu_ring_lock(ring, 64);
  242. if (r) {
  243. DRM_ERROR("Failed to lock ring A %d\n", ring->idx);
  244. return r;
  245. }
  246. amdgpu_fence_emit(ring, AMDGPU_FENCE_OWNER_UNDEFINED, &a_fence);
  247. amdgpu_ring_unlock_commit(ring);
  248. *fence = &a_fence->base;
  249. }
  250. return 0;
  251. }
  252. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  253. struct amdgpu_ring *ringA,
  254. struct amdgpu_ring *ringB)
  255. {
  256. struct fence *fence1 = NULL, *fence2 = NULL;
  257. struct amdgpu_semaphore *semaphore = NULL;
  258. int r;
  259. r = amdgpu_semaphore_create(adev, &semaphore);
  260. if (r) {
  261. DRM_ERROR("Failed to create semaphore\n");
  262. goto out_cleanup;
  263. }
  264. r = amdgpu_ring_lock(ringA, 64);
  265. if (r) {
  266. DRM_ERROR("Failed to lock ring A %d\n", ringA->idx);
  267. goto out_cleanup;
  268. }
  269. amdgpu_semaphore_emit_wait(ringA, semaphore);
  270. amdgpu_ring_unlock_commit(ringA);
  271. r = amdgpu_test_create_and_emit_fence(adev, ringA, &fence1);
  272. if (r)
  273. goto out_cleanup;
  274. r = amdgpu_ring_lock(ringA, 64);
  275. if (r) {
  276. DRM_ERROR("Failed to lock ring A %d\n", ringA->idx);
  277. goto out_cleanup;
  278. }
  279. amdgpu_semaphore_emit_wait(ringA, semaphore);
  280. amdgpu_ring_unlock_commit(ringA);
  281. r = amdgpu_test_create_and_emit_fence(adev, ringA, &fence2);
  282. if (r)
  283. goto out_cleanup;
  284. mdelay(1000);
  285. if (fence_is_signaled(fence1)) {
  286. DRM_ERROR("Fence 1 signaled without waiting for semaphore.\n");
  287. goto out_cleanup;
  288. }
  289. r = amdgpu_ring_lock(ringB, 64);
  290. if (r) {
  291. DRM_ERROR("Failed to lock ring B %p\n", ringB);
  292. goto out_cleanup;
  293. }
  294. amdgpu_semaphore_emit_signal(ringB, semaphore);
  295. amdgpu_ring_unlock_commit(ringB);
  296. r = fence_wait(fence1, false);
  297. if (r) {
  298. DRM_ERROR("Failed to wait for sync fence 1\n");
  299. goto out_cleanup;
  300. }
  301. mdelay(1000);
  302. if (fence_is_signaled(fence2)) {
  303. DRM_ERROR("Fence 2 signaled without waiting for semaphore.\n");
  304. goto out_cleanup;
  305. }
  306. r = amdgpu_ring_lock(ringB, 64);
  307. if (r) {
  308. DRM_ERROR("Failed to lock ring B %p\n", ringB);
  309. goto out_cleanup;
  310. }
  311. amdgpu_semaphore_emit_signal(ringB, semaphore);
  312. amdgpu_ring_unlock_commit(ringB);
  313. r = fence_wait(fence2, false);
  314. if (r) {
  315. DRM_ERROR("Failed to wait for sync fence 1\n");
  316. goto out_cleanup;
  317. }
  318. out_cleanup:
  319. amdgpu_semaphore_free(adev, &semaphore, NULL);
  320. if (fence1)
  321. fence_put(fence1);
  322. if (fence2)
  323. fence_put(fence2);
  324. if (r)
  325. printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
  326. }
  327. static void amdgpu_test_ring_sync2(struct amdgpu_device *adev,
  328. struct amdgpu_ring *ringA,
  329. struct amdgpu_ring *ringB,
  330. struct amdgpu_ring *ringC)
  331. {
  332. struct fence *fenceA = NULL, *fenceB = NULL;
  333. struct amdgpu_semaphore *semaphore = NULL;
  334. bool sigA, sigB;
  335. int i, r;
  336. r = amdgpu_semaphore_create(adev, &semaphore);
  337. if (r) {
  338. DRM_ERROR("Failed to create semaphore\n");
  339. goto out_cleanup;
  340. }
  341. r = amdgpu_ring_lock(ringA, 64);
  342. if (r) {
  343. DRM_ERROR("Failed to lock ring A %d\n", ringA->idx);
  344. goto out_cleanup;
  345. }
  346. amdgpu_semaphore_emit_wait(ringA, semaphore);
  347. amdgpu_ring_unlock_commit(ringA);
  348. r = amdgpu_test_create_and_emit_fence(adev, ringA, &fenceA);
  349. if (r)
  350. goto out_cleanup;
  351. r = amdgpu_ring_lock(ringB, 64);
  352. if (r) {
  353. DRM_ERROR("Failed to lock ring B %d\n", ringB->idx);
  354. goto out_cleanup;
  355. }
  356. amdgpu_semaphore_emit_wait(ringB, semaphore);
  357. amdgpu_ring_unlock_commit(ringB);
  358. r = amdgpu_test_create_and_emit_fence(adev, ringB, &fenceB);
  359. if (r)
  360. goto out_cleanup;
  361. mdelay(1000);
  362. if (fence_is_signaled(fenceA)) {
  363. DRM_ERROR("Fence A signaled without waiting for semaphore.\n");
  364. goto out_cleanup;
  365. }
  366. if (fence_is_signaled(fenceB)) {
  367. DRM_ERROR("Fence B signaled without waiting for semaphore.\n");
  368. goto out_cleanup;
  369. }
  370. r = amdgpu_ring_lock(ringC, 64);
  371. if (r) {
  372. DRM_ERROR("Failed to lock ring B %p\n", ringC);
  373. goto out_cleanup;
  374. }
  375. amdgpu_semaphore_emit_signal(ringC, semaphore);
  376. amdgpu_ring_unlock_commit(ringC);
  377. for (i = 0; i < 30; ++i) {
  378. mdelay(100);
  379. sigA = fence_is_signaled(fenceA);
  380. sigB = fence_is_signaled(fenceB);
  381. if (sigA || sigB)
  382. break;
  383. }
  384. if (!sigA && !sigB) {
  385. DRM_ERROR("Neither fence A nor B has been signaled\n");
  386. goto out_cleanup;
  387. } else if (sigA && sigB) {
  388. DRM_ERROR("Both fence A and B has been signaled\n");
  389. goto out_cleanup;
  390. }
  391. DRM_INFO("Fence %c was first signaled\n", sigA ? 'A' : 'B');
  392. r = amdgpu_ring_lock(ringC, 64);
  393. if (r) {
  394. DRM_ERROR("Failed to lock ring B %p\n", ringC);
  395. goto out_cleanup;
  396. }
  397. amdgpu_semaphore_emit_signal(ringC, semaphore);
  398. amdgpu_ring_unlock_commit(ringC);
  399. mdelay(1000);
  400. r = fence_wait(fenceA, false);
  401. if (r) {
  402. DRM_ERROR("Failed to wait for sync fence A\n");
  403. goto out_cleanup;
  404. }
  405. r = fence_wait(fenceB, false);
  406. if (r) {
  407. DRM_ERROR("Failed to wait for sync fence B\n");
  408. goto out_cleanup;
  409. }
  410. out_cleanup:
  411. amdgpu_semaphore_free(adev, &semaphore, NULL);
  412. if (fenceA)
  413. fence_put(fenceA);
  414. if (fenceB)
  415. fence_put(fenceB);
  416. if (r)
  417. printk(KERN_WARNING "Error while testing ring sync (%d).\n", r);
  418. }
  419. static bool amdgpu_test_sync_possible(struct amdgpu_ring *ringA,
  420. struct amdgpu_ring *ringB)
  421. {
  422. if (ringA == &ringA->adev->vce.ring[0] &&
  423. ringB == &ringB->adev->vce.ring[1])
  424. return false;
  425. return true;
  426. }
  427. void amdgpu_test_syncing(struct amdgpu_device *adev)
  428. {
  429. int i, j, k;
  430. for (i = 1; i < AMDGPU_MAX_RINGS; ++i) {
  431. struct amdgpu_ring *ringA = adev->rings[i];
  432. if (!ringA || !ringA->ready)
  433. continue;
  434. for (j = 0; j < i; ++j) {
  435. struct amdgpu_ring *ringB = adev->rings[j];
  436. if (!ringB || !ringB->ready)
  437. continue;
  438. if (!amdgpu_test_sync_possible(ringA, ringB))
  439. continue;
  440. DRM_INFO("Testing syncing between rings %d and %d...\n", i, j);
  441. amdgpu_test_ring_sync(adev, ringA, ringB);
  442. DRM_INFO("Testing syncing between rings %d and %d...\n", j, i);
  443. amdgpu_test_ring_sync(adev, ringB, ringA);
  444. for (k = 0; k < j; ++k) {
  445. struct amdgpu_ring *ringC = adev->rings[k];
  446. if (!ringC || !ringC->ready)
  447. continue;
  448. if (!amdgpu_test_sync_possible(ringA, ringC))
  449. continue;
  450. if (!amdgpu_test_sync_possible(ringB, ringC))
  451. continue;
  452. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, j, k);
  453. amdgpu_test_ring_sync2(adev, ringA, ringB, ringC);
  454. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", i, k, j);
  455. amdgpu_test_ring_sync2(adev, ringA, ringC, ringB);
  456. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, i, k);
  457. amdgpu_test_ring_sync2(adev, ringB, ringA, ringC);
  458. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", j, k, i);
  459. amdgpu_test_ring_sync2(adev, ringB, ringC, ringA);
  460. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, i, j);
  461. amdgpu_test_ring_sync2(adev, ringC, ringA, ringB);
  462. DRM_INFO("Testing syncing between rings %d, %d and %d...\n", k, j, i);
  463. amdgpu_test_ring_sync2(adev, ringC, ringB, ringA);
  464. }
  465. }
  466. }
  467. }