amdgpu_object.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include "amdgpu.h"
  37. #include "amdgpu_trace.h"
  38. int amdgpu_ttm_init(struct amdgpu_device *adev);
  39. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  40. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  41. struct ttm_mem_reg *mem)
  42. {
  43. u64 ret = 0;
  44. if (mem->start << PAGE_SHIFT < adev->mc.visible_vram_size) {
  45. ret = (u64)((mem->start << PAGE_SHIFT) + mem->size) >
  46. adev->mc.visible_vram_size ?
  47. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  48. mem->size;
  49. }
  50. return ret;
  51. }
  52. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  53. struct ttm_mem_reg *old_mem,
  54. struct ttm_mem_reg *new_mem)
  55. {
  56. u64 vis_size;
  57. if (!adev)
  58. return;
  59. if (new_mem) {
  60. switch (new_mem->mem_type) {
  61. case TTM_PL_TT:
  62. atomic64_add(new_mem->size, &adev->gtt_usage);
  63. break;
  64. case TTM_PL_VRAM:
  65. atomic64_add(new_mem->size, &adev->vram_usage);
  66. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  67. atomic64_add(vis_size, &adev->vram_vis_usage);
  68. break;
  69. }
  70. }
  71. if (old_mem) {
  72. switch (old_mem->mem_type) {
  73. case TTM_PL_TT:
  74. atomic64_sub(old_mem->size, &adev->gtt_usage);
  75. break;
  76. case TTM_PL_VRAM:
  77. atomic64_sub(old_mem->size, &adev->vram_usage);
  78. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  79. atomic64_sub(vis_size, &adev->vram_vis_usage);
  80. break;
  81. }
  82. }
  83. }
  84. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  85. {
  86. struct amdgpu_bo *bo;
  87. bo = container_of(tbo, struct amdgpu_bo, tbo);
  88. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  89. mutex_lock(&bo->adev->gem.mutex);
  90. list_del_init(&bo->list);
  91. mutex_unlock(&bo->adev->gem.mutex);
  92. drm_gem_object_release(&bo->gem_base);
  93. kfree(bo->metadata);
  94. kfree(bo);
  95. }
  96. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  97. {
  98. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  99. return true;
  100. return false;
  101. }
  102. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  103. struct ttm_placement *placement,
  104. struct ttm_place *placements,
  105. u32 domain, u64 flags)
  106. {
  107. u32 c = 0, i;
  108. placement->placement = placements;
  109. placement->busy_placement = placements;
  110. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  111. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  112. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  113. placements[c].fpfn =
  114. adev->mc.visible_vram_size >> PAGE_SHIFT;
  115. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  116. TTM_PL_FLAG_VRAM | TTM_PL_FLAG_TOPDOWN;
  117. }
  118. placements[c].fpfn = 0;
  119. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  120. TTM_PL_FLAG_VRAM;
  121. }
  122. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  123. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  124. placements[c].fpfn = 0;
  125. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
  126. TTM_PL_FLAG_UNCACHED;
  127. } else {
  128. placements[c].fpfn = 0;
  129. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
  130. }
  131. }
  132. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  133. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  134. placements[c].fpfn = 0;
  135. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_SYSTEM |
  136. TTM_PL_FLAG_UNCACHED;
  137. } else {
  138. placements[c].fpfn = 0;
  139. placements[c++].flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_SYSTEM;
  140. }
  141. }
  142. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  143. placements[c].fpfn = 0;
  144. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  145. AMDGPU_PL_FLAG_GDS;
  146. }
  147. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  148. placements[c].fpfn = 0;
  149. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  150. AMDGPU_PL_FLAG_GWS;
  151. }
  152. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  153. placements[c].fpfn = 0;
  154. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  155. AMDGPU_PL_FLAG_OA;
  156. }
  157. if (!c) {
  158. placements[c].fpfn = 0;
  159. placements[c++].flags = TTM_PL_MASK_CACHING |
  160. TTM_PL_FLAG_SYSTEM;
  161. }
  162. placement->num_placement = c;
  163. placement->num_busy_placement = c;
  164. for (i = 0; i < c; i++) {
  165. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  166. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  167. !placements[i].fpfn)
  168. placements[i].lpfn =
  169. adev->mc.visible_vram_size >> PAGE_SHIFT;
  170. else
  171. placements[i].lpfn = 0;
  172. }
  173. }
  174. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  175. {
  176. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  177. rbo->placements, domain, rbo->flags);
  178. }
  179. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  180. struct ttm_placement *placement)
  181. {
  182. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  183. memcpy(bo->placements, placement->placement,
  184. placement->num_placement * sizeof(struct ttm_place));
  185. bo->placement.num_placement = placement->num_placement;
  186. bo->placement.num_busy_placement = placement->num_busy_placement;
  187. bo->placement.placement = bo->placements;
  188. bo->placement.busy_placement = bo->placements;
  189. }
  190. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  191. unsigned long size, int byte_align,
  192. bool kernel, u32 domain, u64 flags,
  193. struct sg_table *sg,
  194. struct ttm_placement *placement,
  195. struct amdgpu_bo **bo_ptr)
  196. {
  197. struct amdgpu_bo *bo;
  198. enum ttm_bo_type type;
  199. unsigned long page_align;
  200. size_t acc_size;
  201. int r;
  202. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  203. size = ALIGN(size, PAGE_SIZE);
  204. if (kernel) {
  205. type = ttm_bo_type_kernel;
  206. } else if (sg) {
  207. type = ttm_bo_type_sg;
  208. } else {
  209. type = ttm_bo_type_device;
  210. }
  211. *bo_ptr = NULL;
  212. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  213. sizeof(struct amdgpu_bo));
  214. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  215. if (bo == NULL)
  216. return -ENOMEM;
  217. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  218. if (unlikely(r)) {
  219. kfree(bo);
  220. return r;
  221. }
  222. bo->adev = adev;
  223. INIT_LIST_HEAD(&bo->list);
  224. INIT_LIST_HEAD(&bo->va);
  225. bo->initial_domain = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  226. AMDGPU_GEM_DOMAIN_GTT |
  227. AMDGPU_GEM_DOMAIN_CPU |
  228. AMDGPU_GEM_DOMAIN_GDS |
  229. AMDGPU_GEM_DOMAIN_GWS |
  230. AMDGPU_GEM_DOMAIN_OA);
  231. bo->flags = flags;
  232. amdgpu_fill_placement_to_bo(bo, placement);
  233. /* Kernel allocation are uninterruptible */
  234. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  235. &bo->placement, page_align, !kernel, NULL,
  236. acc_size, sg, NULL, &amdgpu_ttm_bo_destroy);
  237. if (unlikely(r != 0)) {
  238. return r;
  239. }
  240. *bo_ptr = bo;
  241. trace_amdgpu_bo_create(bo);
  242. return 0;
  243. }
  244. int amdgpu_bo_create(struct amdgpu_device *adev,
  245. unsigned long size, int byte_align,
  246. bool kernel, u32 domain, u64 flags,
  247. struct sg_table *sg, struct amdgpu_bo **bo_ptr)
  248. {
  249. struct ttm_placement placement = {0};
  250. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  251. memset(&placements, 0,
  252. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  253. amdgpu_ttm_placement_init(adev, &placement,
  254. placements, domain, flags);
  255. return amdgpu_bo_create_restricted(adev, size, byte_align,
  256. kernel, domain, flags,
  257. sg,
  258. &placement,
  259. bo_ptr);
  260. }
  261. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  262. {
  263. bool is_iomem;
  264. int r;
  265. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  266. return -EPERM;
  267. if (bo->kptr) {
  268. if (ptr) {
  269. *ptr = bo->kptr;
  270. }
  271. return 0;
  272. }
  273. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  274. if (r) {
  275. return r;
  276. }
  277. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  278. if (ptr) {
  279. *ptr = bo->kptr;
  280. }
  281. return 0;
  282. }
  283. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  284. {
  285. if (bo->kptr == NULL)
  286. return;
  287. bo->kptr = NULL;
  288. ttm_bo_kunmap(&bo->kmap);
  289. }
  290. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  291. {
  292. if (bo == NULL)
  293. return NULL;
  294. ttm_bo_reference(&bo->tbo);
  295. return bo;
  296. }
  297. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  298. {
  299. struct ttm_buffer_object *tbo;
  300. if ((*bo) == NULL)
  301. return;
  302. tbo = &((*bo)->tbo);
  303. ttm_bo_unref(&tbo);
  304. if (tbo == NULL)
  305. *bo = NULL;
  306. }
  307. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  308. u64 min_offset, u64 max_offset,
  309. u64 *gpu_addr)
  310. {
  311. int r, i;
  312. unsigned fpfn, lpfn;
  313. if (amdgpu_ttm_tt_has_userptr(bo->tbo.ttm))
  314. return -EPERM;
  315. if (WARN_ON_ONCE(min_offset > max_offset))
  316. return -EINVAL;
  317. if (bo->pin_count) {
  318. bo->pin_count++;
  319. if (gpu_addr)
  320. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  321. if (max_offset != 0) {
  322. u64 domain_start;
  323. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  324. domain_start = bo->adev->mc.vram_start;
  325. else
  326. domain_start = bo->adev->mc.gtt_start;
  327. WARN_ON_ONCE(max_offset <
  328. (amdgpu_bo_gpu_offset(bo) - domain_start));
  329. }
  330. return 0;
  331. }
  332. amdgpu_ttm_placement_from_domain(bo, domain);
  333. for (i = 0; i < bo->placement.num_placement; i++) {
  334. /* force to pin into visible video ram */
  335. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  336. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  337. (!max_offset || max_offset > bo->adev->mc.visible_vram_size)) {
  338. if (WARN_ON_ONCE(min_offset >
  339. bo->adev->mc.visible_vram_size))
  340. return -EINVAL;
  341. fpfn = min_offset >> PAGE_SHIFT;
  342. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  343. } else {
  344. fpfn = min_offset >> PAGE_SHIFT;
  345. lpfn = max_offset >> PAGE_SHIFT;
  346. }
  347. if (fpfn > bo->placements[i].fpfn)
  348. bo->placements[i].fpfn = fpfn;
  349. if (lpfn && lpfn < bo->placements[i].lpfn)
  350. bo->placements[i].lpfn = lpfn;
  351. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  352. }
  353. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  354. if (likely(r == 0)) {
  355. bo->pin_count = 1;
  356. if (gpu_addr != NULL)
  357. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  358. if (domain == AMDGPU_GEM_DOMAIN_VRAM)
  359. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  360. else
  361. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  362. } else {
  363. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  364. }
  365. return r;
  366. }
  367. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  368. {
  369. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  370. }
  371. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  372. {
  373. int r, i;
  374. if (!bo->pin_count) {
  375. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  376. return 0;
  377. }
  378. bo->pin_count--;
  379. if (bo->pin_count)
  380. return 0;
  381. for (i = 0; i < bo->placement.num_placement; i++) {
  382. bo->placements[i].lpfn = 0;
  383. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  384. }
  385. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  386. if (likely(r == 0)) {
  387. if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
  388. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  389. else
  390. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  391. } else {
  392. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  393. }
  394. return r;
  395. }
  396. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  397. {
  398. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  399. if (0 && (adev->flags & AMD_IS_APU)) {
  400. /* Useless to evict on IGP chips */
  401. return 0;
  402. }
  403. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  404. }
  405. void amdgpu_bo_force_delete(struct amdgpu_device *adev)
  406. {
  407. struct amdgpu_bo *bo, *n;
  408. if (list_empty(&adev->gem.objects)) {
  409. return;
  410. }
  411. dev_err(adev->dev, "Userspace still has active objects !\n");
  412. list_for_each_entry_safe(bo, n, &adev->gem.objects, list) {
  413. dev_err(adev->dev, "%p %p %lu %lu force free\n",
  414. &bo->gem_base, bo, (unsigned long)bo->gem_base.size,
  415. *((unsigned long *)&bo->gem_base.refcount));
  416. mutex_lock(&bo->adev->gem.mutex);
  417. list_del_init(&bo->list);
  418. mutex_unlock(&bo->adev->gem.mutex);
  419. /* this should unref the ttm bo */
  420. drm_gem_object_unreference_unlocked(&bo->gem_base);
  421. }
  422. }
  423. int amdgpu_bo_init(struct amdgpu_device *adev)
  424. {
  425. /* Add an MTRR for the VRAM */
  426. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  427. adev->mc.aper_size);
  428. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  429. adev->mc.mc_vram_size >> 20,
  430. (unsigned long long)adev->mc.aper_size >> 20);
  431. DRM_INFO("RAM width %dbits DDR\n",
  432. adev->mc.vram_width);
  433. return amdgpu_ttm_init(adev);
  434. }
  435. void amdgpu_bo_fini(struct amdgpu_device *adev)
  436. {
  437. amdgpu_ttm_fini(adev);
  438. arch_phys_wc_del(adev->mc.vram_mtrr);
  439. }
  440. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  441. struct vm_area_struct *vma)
  442. {
  443. return ttm_fbdev_mmap(vma, &bo->tbo);
  444. }
  445. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  446. {
  447. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  448. return -EINVAL;
  449. bo->tiling_flags = tiling_flags;
  450. return 0;
  451. }
  452. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  453. {
  454. lockdep_assert_held(&bo->tbo.resv->lock.base);
  455. if (tiling_flags)
  456. *tiling_flags = bo->tiling_flags;
  457. }
  458. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  459. uint32_t metadata_size, uint64_t flags)
  460. {
  461. void *buffer;
  462. if (!metadata_size) {
  463. if (bo->metadata_size) {
  464. kfree(bo->metadata);
  465. bo->metadata_size = 0;
  466. }
  467. return 0;
  468. }
  469. if (metadata == NULL)
  470. return -EINVAL;
  471. buffer = kzalloc(metadata_size, GFP_KERNEL);
  472. if (buffer == NULL)
  473. return -ENOMEM;
  474. memcpy(buffer, metadata, metadata_size);
  475. kfree(bo->metadata);
  476. bo->metadata_flags = flags;
  477. bo->metadata = buffer;
  478. bo->metadata_size = metadata_size;
  479. return 0;
  480. }
  481. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  482. size_t buffer_size, uint32_t *metadata_size,
  483. uint64_t *flags)
  484. {
  485. if (!buffer && !metadata_size)
  486. return -EINVAL;
  487. if (buffer) {
  488. if (buffer_size < bo->metadata_size)
  489. return -EINVAL;
  490. if (bo->metadata_size)
  491. memcpy(buffer, bo->metadata, bo->metadata_size);
  492. }
  493. if (metadata_size)
  494. *metadata_size = bo->metadata_size;
  495. if (flags)
  496. *flags = bo->metadata_flags;
  497. return 0;
  498. }
  499. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  500. struct ttm_mem_reg *new_mem)
  501. {
  502. struct amdgpu_bo *rbo;
  503. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  504. return;
  505. rbo = container_of(bo, struct amdgpu_bo, tbo);
  506. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  507. /* update statistics */
  508. if (!new_mem)
  509. return;
  510. /* move_notify is called before move happens */
  511. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  512. }
  513. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  514. {
  515. struct amdgpu_device *adev;
  516. struct amdgpu_bo *abo;
  517. unsigned long offset, size, lpfn;
  518. int i, r;
  519. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  520. return 0;
  521. abo = container_of(bo, struct amdgpu_bo, tbo);
  522. adev = abo->adev;
  523. if (bo->mem.mem_type != TTM_PL_VRAM)
  524. return 0;
  525. size = bo->mem.num_pages << PAGE_SHIFT;
  526. offset = bo->mem.start << PAGE_SHIFT;
  527. if ((offset + size) <= adev->mc.visible_vram_size)
  528. return 0;
  529. /* hurrah the memory is not visible ! */
  530. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  531. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  532. for (i = 0; i < abo->placement.num_placement; i++) {
  533. /* Force into visible VRAM */
  534. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  535. (!abo->placements[i].lpfn || abo->placements[i].lpfn > lpfn))
  536. abo->placements[i].lpfn = lpfn;
  537. }
  538. r = ttm_bo_validate(bo, &abo->placement, false, false);
  539. if (unlikely(r == -ENOMEM)) {
  540. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  541. return ttm_bo_validate(bo, &abo->placement, false, false);
  542. } else if (unlikely(r != 0)) {
  543. return r;
  544. }
  545. offset = bo->mem.start << PAGE_SHIFT;
  546. /* this should never happen */
  547. if ((offset + size) > adev->mc.visible_vram_size)
  548. return -EINVAL;
  549. return 0;
  550. }
  551. /**
  552. * amdgpu_bo_fence - add fence to buffer object
  553. *
  554. * @bo: buffer object in question
  555. * @fence: fence to add
  556. * @shared: true if fence should be added shared
  557. *
  558. */
  559. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  560. bool shared)
  561. {
  562. struct reservation_object *resv = bo->tbo.resv;
  563. if (shared)
  564. reservation_object_add_shared_fence(resv, fence);
  565. else
  566. reservation_object_add_excl_fence(resv, fence);
  567. }