amdgpu_ib.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/amdgpu_drm.h>
  33. #include "amdgpu.h"
  34. #include "atom.h"
  35. /*
  36. * IB
  37. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  38. * commands are stored. You can put a pointer to the IB in the
  39. * command ring and the hw will fetch the commands from the IB
  40. * and execute them. Generally userspace acceleration drivers
  41. * produce command buffers which are send to the kernel and
  42. * put in IBs for execution by the requested ring.
  43. */
  44. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
  45. /**
  46. * amdgpu_ib_get - request an IB (Indirect Buffer)
  47. *
  48. * @ring: ring index the IB is associated with
  49. * @size: requested IB size
  50. * @ib: IB object returned
  51. *
  52. * Request an IB (all asics). IBs are allocated using the
  53. * suballocator.
  54. * Returns 0 on success, error on failure.
  55. */
  56. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  57. unsigned size, struct amdgpu_ib *ib)
  58. {
  59. struct amdgpu_device *adev = ring->adev;
  60. int r;
  61. if (size) {
  62. r = amdgpu_sa_bo_new(adev, &adev->ring_tmp_bo,
  63. &ib->sa_bo, size, 256);
  64. if (r) {
  65. dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
  66. return r;
  67. }
  68. ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
  69. if (!vm)
  70. ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
  71. }
  72. amdgpu_sync_create(&ib->sync);
  73. ib->ring = ring;
  74. ib->vm = vm;
  75. return 0;
  76. }
  77. /**
  78. * amdgpu_ib_free - free an IB (Indirect Buffer)
  79. *
  80. * @adev: amdgpu_device pointer
  81. * @ib: IB object to free
  82. *
  83. * Free an IB (all asics).
  84. */
  85. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
  86. {
  87. amdgpu_sync_free(adev, &ib->sync, &ib->fence->base);
  88. amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);
  89. amdgpu_fence_unref(&ib->fence);
  90. }
  91. /**
  92. * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  93. *
  94. * @adev: amdgpu_device pointer
  95. * @num_ibs: number of IBs to schedule
  96. * @ibs: IB objects to schedule
  97. * @owner: owner for creating the fences
  98. *
  99. * Schedule an IB on the associated ring (all asics).
  100. * Returns 0 on success, error on failure.
  101. *
  102. * On SI, there are two parallel engines fed from the primary ring,
  103. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  104. * resource descriptors have moved to memory, the CE allows you to
  105. * prime the caches while the DE is updating register state so that
  106. * the resource descriptors will be already in cache when the draw is
  107. * processed. To accomplish this, the userspace driver submits two
  108. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  109. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  110. * to SI there was just a DE IB.
  111. */
  112. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  113. struct amdgpu_ib *ibs, void *owner)
  114. {
  115. struct amdgpu_ib *ib = &ibs[0];
  116. struct amdgpu_ring *ring;
  117. struct amdgpu_ctx *ctx, *old_ctx;
  118. struct amdgpu_vm *vm;
  119. unsigned i;
  120. int r = 0;
  121. if (num_ibs == 0)
  122. return -EINVAL;
  123. ring = ibs->ring;
  124. ctx = ibs->ctx;
  125. vm = ibs->vm;
  126. if (!ring->ready) {
  127. dev_err(adev->dev, "couldn't schedule ib\n");
  128. return -EINVAL;
  129. }
  130. r = amdgpu_sync_wait(&ibs->sync);
  131. if (r) {
  132. dev_err(adev->dev, "IB sync failed (%d).\n", r);
  133. return r;
  134. }
  135. r = amdgpu_ring_lock(ring, (256 + AMDGPU_NUM_SYNCS * 8) * num_ibs);
  136. if (r) {
  137. dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
  138. return r;
  139. }
  140. if (vm) {
  141. /* grab a vm id if necessary */
  142. r = amdgpu_vm_grab_id(ibs->vm, ibs->ring, &ibs->sync);
  143. if (r) {
  144. amdgpu_ring_unlock_undo(ring);
  145. return r;
  146. }
  147. }
  148. r = amdgpu_sync_rings(&ibs->sync, ring);
  149. if (r) {
  150. amdgpu_ring_unlock_undo(ring);
  151. dev_err(adev->dev, "failed to sync rings (%d)\n", r);
  152. return r;
  153. }
  154. if (vm) {
  155. /* do context switch */
  156. amdgpu_vm_flush(ring, vm, ib->sync.last_vm_update);
  157. if (ring->funcs->emit_gds_switch)
  158. amdgpu_ring_emit_gds_switch(ring, ib->vm->ids[ring->idx].id,
  159. ib->gds_base, ib->gds_size,
  160. ib->gws_base, ib->gws_size,
  161. ib->oa_base, ib->oa_size);
  162. if (ring->funcs->emit_hdp_flush)
  163. amdgpu_ring_emit_hdp_flush(ring);
  164. }
  165. old_ctx = ring->current_ctx;
  166. for (i = 0; i < num_ibs; ++i) {
  167. ib = &ibs[i];
  168. if (ib->ring != ring || ib->ctx != ctx || ib->vm != vm) {
  169. ring->current_ctx = old_ctx;
  170. amdgpu_ring_unlock_undo(ring);
  171. return -EINVAL;
  172. }
  173. amdgpu_ring_emit_ib(ring, ib);
  174. ring->current_ctx = ctx;
  175. }
  176. r = amdgpu_fence_emit(ring, owner, &ib->fence);
  177. if (r) {
  178. dev_err(adev->dev, "failed to emit fence (%d)\n", r);
  179. ring->current_ctx = old_ctx;
  180. amdgpu_ring_unlock_undo(ring);
  181. return r;
  182. }
  183. if (!amdgpu_enable_scheduler && ib->ctx)
  184. ib->sequence = amdgpu_ctx_add_fence(ib->ctx, ring,
  185. &ib->fence->base);
  186. /* wrap the last IB with fence */
  187. if (ib->user) {
  188. uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
  189. addr += ib->user->offset;
  190. amdgpu_ring_emit_fence(ring, addr, ib->sequence,
  191. AMDGPU_FENCE_FLAG_64BIT);
  192. }
  193. if (ib->vm)
  194. amdgpu_vm_fence(adev, ib->vm, ib->fence);
  195. amdgpu_ring_unlock_commit(ring);
  196. return 0;
  197. }
  198. /**
  199. * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
  200. *
  201. * @adev: amdgpu_device pointer
  202. *
  203. * Initialize the suballocator to manage a pool of memory
  204. * for use as IBs (all asics).
  205. * Returns 0 on success, error on failure.
  206. */
  207. int amdgpu_ib_pool_init(struct amdgpu_device *adev)
  208. {
  209. int r;
  210. if (adev->ib_pool_ready) {
  211. return 0;
  212. }
  213. r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
  214. AMDGPU_IB_POOL_SIZE*64*1024,
  215. AMDGPU_GPU_PAGE_SIZE,
  216. AMDGPU_GEM_DOMAIN_GTT);
  217. if (r) {
  218. return r;
  219. }
  220. r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
  221. if (r) {
  222. return r;
  223. }
  224. adev->ib_pool_ready = true;
  225. if (amdgpu_debugfs_sa_init(adev)) {
  226. dev_err(adev->dev, "failed to register debugfs file for SA\n");
  227. }
  228. return 0;
  229. }
  230. /**
  231. * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
  232. *
  233. * @adev: amdgpu_device pointer
  234. *
  235. * Tear down the suballocator managing the pool of memory
  236. * for use as IBs (all asics).
  237. */
  238. void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
  239. {
  240. if (adev->ib_pool_ready) {
  241. amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
  242. amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
  243. adev->ib_pool_ready = false;
  244. }
  245. }
  246. /**
  247. * amdgpu_ib_ring_tests - test IBs on the rings
  248. *
  249. * @adev: amdgpu_device pointer
  250. *
  251. * Test an IB (Indirect Buffer) on each ring.
  252. * If the test fails, disable the ring.
  253. * Returns 0 on success, error if the primary GFX ring
  254. * IB test fails.
  255. */
  256. int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
  257. {
  258. unsigned i;
  259. int r;
  260. for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
  261. struct amdgpu_ring *ring = adev->rings[i];
  262. if (!ring || !ring->ready)
  263. continue;
  264. r = amdgpu_ring_test_ib(ring);
  265. if (r) {
  266. ring->ready = false;
  267. adev->needs_reset = false;
  268. if (ring == &adev->gfx.gfx_ring[0]) {
  269. /* oh, oh, that's really bad */
  270. DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
  271. adev->accel_working = false;
  272. return r;
  273. } else {
  274. /* still not good, but we can live with it */
  275. DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
  276. }
  277. }
  278. }
  279. return 0;
  280. }
  281. /*
  282. * Debugfs info
  283. */
  284. #if defined(CONFIG_DEBUG_FS)
  285. static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
  286. {
  287. struct drm_info_node *node = (struct drm_info_node *) m->private;
  288. struct drm_device *dev = node->minor->dev;
  289. struct amdgpu_device *adev = dev->dev_private;
  290. amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
  291. return 0;
  292. }
  293. static struct drm_info_list amdgpu_debugfs_sa_list[] = {
  294. {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
  295. };
  296. #endif
  297. static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
  298. {
  299. #if defined(CONFIG_DEBUG_FS)
  300. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
  301. #else
  302. return 0;
  303. #endif
  304. }