amdgpu_drv.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565
  1. /**
  2. * \file amdgpu_drv.c
  3. * AMD Amdgpu driver
  4. *
  5. * \author Gareth Hughes <gareth@valinux.com>
  6. */
  7. /*
  8. * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
  9. * All Rights Reserved.
  10. *
  11. * Permission is hereby granted, free of charge, to any person obtaining a
  12. * copy of this software and associated documentation files (the "Software"),
  13. * to deal in the Software without restriction, including without limitation
  14. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  15. * and/or sell copies of the Software, and to permit persons to whom the
  16. * Software is furnished to do so, subject to the following conditions:
  17. *
  18. * The above copyright notice and this permission notice (including the next
  19. * paragraph) shall be included in all copies or substantial portions of the
  20. * Software.
  21. *
  22. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  23. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  24. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  25. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  26. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  27. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  28. * OTHER DEALINGS IN THE SOFTWARE.
  29. */
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include <drm/drm_gem.h>
  33. #include "amdgpu_drv.h"
  34. #include <drm/drm_pciids.h>
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <linux/pm_runtime.h>
  38. #include <linux/vga_switcheroo.h>
  39. #include "drm_crtc_helper.h"
  40. #include "amdgpu.h"
  41. #include "amdgpu_irq.h"
  42. #include "amdgpu_amdkfd.h"
  43. /*
  44. * KMS wrapper.
  45. * - 3.0.0 - initial driver
  46. * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
  47. */
  48. #define KMS_DRIVER_MAJOR 3
  49. #define KMS_DRIVER_MINOR 1
  50. #define KMS_DRIVER_PATCHLEVEL 0
  51. int amdgpu_vram_limit = 0;
  52. int amdgpu_gart_size = -1; /* auto */
  53. int amdgpu_benchmarking = 0;
  54. int amdgpu_testing = 0;
  55. int amdgpu_audio = -1;
  56. int amdgpu_disp_priority = 0;
  57. int amdgpu_hw_i2c = 0;
  58. int amdgpu_pcie_gen2 = -1;
  59. int amdgpu_msi = -1;
  60. int amdgpu_lockup_timeout = 0;
  61. int amdgpu_dpm = -1;
  62. int amdgpu_smc_load_fw = 1;
  63. int amdgpu_aspm = -1;
  64. int amdgpu_runtime_pm = -1;
  65. int amdgpu_hard_reset = 0;
  66. unsigned amdgpu_ip_block_mask = 0xffffffff;
  67. int amdgpu_bapm = -1;
  68. int amdgpu_deep_color = 0;
  69. int amdgpu_vm_size = 8;
  70. int amdgpu_vm_block_size = -1;
  71. int amdgpu_exp_hw_support = 0;
  72. int amdgpu_enable_scheduler = 0;
  73. int amdgpu_sched_jobs = 16;
  74. int amdgpu_sched_hw_submission = 2;
  75. MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
  76. module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
  77. MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
  78. module_param_named(gartsize, amdgpu_gart_size, int, 0600);
  79. MODULE_PARM_DESC(benchmark, "Run benchmark");
  80. module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
  81. MODULE_PARM_DESC(test, "Run tests");
  82. module_param_named(test, amdgpu_testing, int, 0444);
  83. MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
  84. module_param_named(audio, amdgpu_audio, int, 0444);
  85. MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
  86. module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
  87. MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
  88. module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
  89. MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
  90. module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
  91. MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
  92. module_param_named(msi, amdgpu_msi, int, 0444);
  93. MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
  94. module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
  95. MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
  96. module_param_named(dpm, amdgpu_dpm, int, 0444);
  97. MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
  98. module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
  99. MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
  100. module_param_named(aspm, amdgpu_aspm, int, 0444);
  101. MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
  102. module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
  103. MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
  104. module_param_named(hard_reset, amdgpu_hard_reset, int, 0444);
  105. MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
  106. module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
  107. MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
  108. module_param_named(bapm, amdgpu_bapm, int, 0444);
  109. MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
  110. module_param_named(deep_color, amdgpu_deep_color, int, 0444);
  111. MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 8GB)");
  112. module_param_named(vm_size, amdgpu_vm_size, int, 0444);
  113. MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
  114. module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
  115. MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
  116. module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
  117. MODULE_PARM_DESC(enable_scheduler, "enable SW GPU scheduler (1 = enable, 0 = disable ((default))");
  118. module_param_named(enable_scheduler, amdgpu_enable_scheduler, int, 0444);
  119. MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 16)");
  120. module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
  121. MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
  122. module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
  123. static struct pci_device_id pciidlist[] = {
  124. #ifdef CONFIG_DRM_AMDGPU_CIK
  125. /* Kaveri */
  126. {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  127. {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  128. {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  129. {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  130. {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  131. {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  132. {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  133. {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  134. {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  135. {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  136. {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  137. {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  138. {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  139. {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  140. {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  141. {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  142. {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  143. {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  144. {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
  145. {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  146. {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  147. {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
  148. /* Bonaire */
  149. {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  150. {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  151. {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  152. {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
  153. {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  154. {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  155. {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  156. {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  157. {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  158. {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  159. {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
  160. /* Hawaii */
  161. {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  162. {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  163. {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  164. {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  165. {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  166. {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  167. {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  168. {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  169. {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  170. {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  171. {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  172. {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
  173. /* Kabini */
  174. {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  175. {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  176. {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  177. {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  178. {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  179. {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  180. {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  181. {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  182. {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  183. {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  184. {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  185. {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
  186. {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  187. {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  188. {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  189. {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
  190. /* mullins */
  191. {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  192. {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  193. {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  194. {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  195. {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  196. {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  197. {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  198. {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  199. {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  200. {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  201. {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  202. {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  203. {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  204. {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  205. {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  206. {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
  207. #endif
  208. /* topaz */
  209. {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  210. {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  211. {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  212. {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  213. {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
  214. /* tonga */
  215. {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  216. {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  217. {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  218. {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  219. {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  220. {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  221. {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  222. {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  223. {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
  224. /* fiji */
  225. {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
  226. /* carrizo */
  227. {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  228. {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  229. {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  230. {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  231. {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
  232. {0, 0, 0}
  233. };
  234. MODULE_DEVICE_TABLE(pci, pciidlist);
  235. static struct drm_driver kms_driver;
  236. static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
  237. {
  238. struct apertures_struct *ap;
  239. bool primary = false;
  240. ap = alloc_apertures(1);
  241. if (!ap)
  242. return -ENOMEM;
  243. ap->ranges[0].base = pci_resource_start(pdev, 0);
  244. ap->ranges[0].size = pci_resource_len(pdev, 0);
  245. #ifdef CONFIG_X86
  246. primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  247. #endif
  248. remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
  249. kfree(ap);
  250. return 0;
  251. }
  252. static int amdgpu_pci_probe(struct pci_dev *pdev,
  253. const struct pci_device_id *ent)
  254. {
  255. unsigned long flags = ent->driver_data;
  256. int ret;
  257. if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
  258. DRM_INFO("This hardware requires experimental hardware support.\n"
  259. "See modparam exp_hw_support\n");
  260. return -ENODEV;
  261. }
  262. /* Get rid of things like offb */
  263. ret = amdgpu_kick_out_firmware_fb(pdev);
  264. if (ret)
  265. return ret;
  266. return drm_get_pci_dev(pdev, ent, &kms_driver);
  267. }
  268. static void
  269. amdgpu_pci_remove(struct pci_dev *pdev)
  270. {
  271. struct drm_device *dev = pci_get_drvdata(pdev);
  272. drm_put_dev(dev);
  273. }
  274. static int amdgpu_pmops_suspend(struct device *dev)
  275. {
  276. struct pci_dev *pdev = to_pci_dev(dev);
  277. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  278. return amdgpu_suspend_kms(drm_dev, true, true);
  279. }
  280. static int amdgpu_pmops_resume(struct device *dev)
  281. {
  282. struct pci_dev *pdev = to_pci_dev(dev);
  283. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  284. return amdgpu_resume_kms(drm_dev, true, true);
  285. }
  286. static int amdgpu_pmops_freeze(struct device *dev)
  287. {
  288. struct pci_dev *pdev = to_pci_dev(dev);
  289. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  290. return amdgpu_suspend_kms(drm_dev, false, true);
  291. }
  292. static int amdgpu_pmops_thaw(struct device *dev)
  293. {
  294. struct pci_dev *pdev = to_pci_dev(dev);
  295. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  296. return amdgpu_resume_kms(drm_dev, false, true);
  297. }
  298. static int amdgpu_pmops_runtime_suspend(struct device *dev)
  299. {
  300. struct pci_dev *pdev = to_pci_dev(dev);
  301. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  302. int ret;
  303. if (!amdgpu_device_is_px(drm_dev)) {
  304. pm_runtime_forbid(dev);
  305. return -EBUSY;
  306. }
  307. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  308. drm_kms_helper_poll_disable(drm_dev);
  309. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
  310. ret = amdgpu_suspend_kms(drm_dev, false, false);
  311. pci_save_state(pdev);
  312. pci_disable_device(pdev);
  313. pci_ignore_hotplug(pdev);
  314. pci_set_power_state(pdev, PCI_D3cold);
  315. drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
  316. return 0;
  317. }
  318. static int amdgpu_pmops_runtime_resume(struct device *dev)
  319. {
  320. struct pci_dev *pdev = to_pci_dev(dev);
  321. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  322. int ret;
  323. if (!amdgpu_device_is_px(drm_dev))
  324. return -EINVAL;
  325. drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  326. pci_set_power_state(pdev, PCI_D0);
  327. pci_restore_state(pdev);
  328. ret = pci_enable_device(pdev);
  329. if (ret)
  330. return ret;
  331. pci_set_master(pdev);
  332. ret = amdgpu_resume_kms(drm_dev, false, false);
  333. drm_kms_helper_poll_enable(drm_dev);
  334. vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
  335. drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
  336. return 0;
  337. }
  338. static int amdgpu_pmops_runtime_idle(struct device *dev)
  339. {
  340. struct pci_dev *pdev = to_pci_dev(dev);
  341. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  342. struct drm_crtc *crtc;
  343. if (!amdgpu_device_is_px(drm_dev)) {
  344. pm_runtime_forbid(dev);
  345. return -EBUSY;
  346. }
  347. list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
  348. if (crtc->enabled) {
  349. DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
  350. return -EBUSY;
  351. }
  352. }
  353. pm_runtime_mark_last_busy(dev);
  354. pm_runtime_autosuspend(dev);
  355. /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
  356. return 1;
  357. }
  358. long amdgpu_drm_ioctl(struct file *filp,
  359. unsigned int cmd, unsigned long arg)
  360. {
  361. struct drm_file *file_priv = filp->private_data;
  362. struct drm_device *dev;
  363. long ret;
  364. dev = file_priv->minor->dev;
  365. ret = pm_runtime_get_sync(dev->dev);
  366. if (ret < 0)
  367. return ret;
  368. ret = drm_ioctl(filp, cmd, arg);
  369. pm_runtime_mark_last_busy(dev->dev);
  370. pm_runtime_put_autosuspend(dev->dev);
  371. return ret;
  372. }
  373. static const struct dev_pm_ops amdgpu_pm_ops = {
  374. .suspend = amdgpu_pmops_suspend,
  375. .resume = amdgpu_pmops_resume,
  376. .freeze = amdgpu_pmops_freeze,
  377. .thaw = amdgpu_pmops_thaw,
  378. .poweroff = amdgpu_pmops_freeze,
  379. .restore = amdgpu_pmops_resume,
  380. .runtime_suspend = amdgpu_pmops_runtime_suspend,
  381. .runtime_resume = amdgpu_pmops_runtime_resume,
  382. .runtime_idle = amdgpu_pmops_runtime_idle,
  383. };
  384. static const struct file_operations amdgpu_driver_kms_fops = {
  385. .owner = THIS_MODULE,
  386. .open = drm_open,
  387. .release = drm_release,
  388. .unlocked_ioctl = amdgpu_drm_ioctl,
  389. .mmap = amdgpu_mmap,
  390. .poll = drm_poll,
  391. .read = drm_read,
  392. #ifdef CONFIG_COMPAT
  393. .compat_ioctl = amdgpu_kms_compat_ioctl,
  394. #endif
  395. };
  396. static struct drm_driver kms_driver = {
  397. .driver_features =
  398. DRIVER_USE_AGP |
  399. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
  400. DRIVER_PRIME | DRIVER_RENDER,
  401. .dev_priv_size = 0,
  402. .load = amdgpu_driver_load_kms,
  403. .open = amdgpu_driver_open_kms,
  404. .preclose = amdgpu_driver_preclose_kms,
  405. .postclose = amdgpu_driver_postclose_kms,
  406. .lastclose = amdgpu_driver_lastclose_kms,
  407. .set_busid = drm_pci_set_busid,
  408. .unload = amdgpu_driver_unload_kms,
  409. .get_vblank_counter = amdgpu_get_vblank_counter_kms,
  410. .enable_vblank = amdgpu_enable_vblank_kms,
  411. .disable_vblank = amdgpu_disable_vblank_kms,
  412. .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
  413. .get_scanout_position = amdgpu_get_crtc_scanoutpos,
  414. #if defined(CONFIG_DEBUG_FS)
  415. .debugfs_init = amdgpu_debugfs_init,
  416. .debugfs_cleanup = amdgpu_debugfs_cleanup,
  417. #endif
  418. .irq_preinstall = amdgpu_irq_preinstall,
  419. .irq_postinstall = amdgpu_irq_postinstall,
  420. .irq_uninstall = amdgpu_irq_uninstall,
  421. .irq_handler = amdgpu_irq_handler,
  422. .ioctls = amdgpu_ioctls_kms,
  423. .gem_free_object = amdgpu_gem_object_free,
  424. .gem_open_object = amdgpu_gem_object_open,
  425. .gem_close_object = amdgpu_gem_object_close,
  426. .dumb_create = amdgpu_mode_dumb_create,
  427. .dumb_map_offset = amdgpu_mode_dumb_mmap,
  428. .dumb_destroy = drm_gem_dumb_destroy,
  429. .fops = &amdgpu_driver_kms_fops,
  430. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  431. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  432. .gem_prime_export = amdgpu_gem_prime_export,
  433. .gem_prime_import = drm_gem_prime_import,
  434. .gem_prime_pin = amdgpu_gem_prime_pin,
  435. .gem_prime_unpin = amdgpu_gem_prime_unpin,
  436. .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
  437. .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
  438. .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
  439. .gem_prime_vmap = amdgpu_gem_prime_vmap,
  440. .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
  441. .name = DRIVER_NAME,
  442. .desc = DRIVER_DESC,
  443. .date = DRIVER_DATE,
  444. .major = KMS_DRIVER_MAJOR,
  445. .minor = KMS_DRIVER_MINOR,
  446. .patchlevel = KMS_DRIVER_PATCHLEVEL,
  447. };
  448. static struct drm_driver *driver;
  449. static struct pci_driver *pdriver;
  450. static struct pci_driver amdgpu_kms_pci_driver = {
  451. .name = DRIVER_NAME,
  452. .id_table = pciidlist,
  453. .probe = amdgpu_pci_probe,
  454. .remove = amdgpu_pci_remove,
  455. .driver.pm = &amdgpu_pm_ops,
  456. };
  457. static int __init amdgpu_init(void)
  458. {
  459. #ifdef CONFIG_VGA_CONSOLE
  460. if (vgacon_text_force()) {
  461. DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
  462. return -EINVAL;
  463. }
  464. #endif
  465. DRM_INFO("amdgpu kernel modesetting enabled.\n");
  466. driver = &kms_driver;
  467. pdriver = &amdgpu_kms_pci_driver;
  468. driver->driver_features |= DRIVER_MODESET;
  469. driver->num_ioctls = amdgpu_max_kms_ioctl;
  470. amdgpu_register_atpx_handler();
  471. amdgpu_amdkfd_init();
  472. /* let modprobe override vga console setting */
  473. return drm_pci_init(driver, pdriver);
  474. }
  475. static void __exit amdgpu_exit(void)
  476. {
  477. amdgpu_amdkfd_fini();
  478. drm_pci_exit(driver, pdriver);
  479. amdgpu_unregister_atpx_handler();
  480. }
  481. module_init(amdgpu_init);
  482. module_exit(amdgpu_exit);
  483. MODULE_AUTHOR(DRIVER_AUTHOR);
  484. MODULE_DESCRIPTION(DRIVER_DESC);
  485. MODULE_LICENSE("GPL and additional rights");