amdgpu_atombios.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/amdgpu_drm.h>
  28. #include "amdgpu.h"
  29. #include "amdgpu_atombios.h"
  30. #include "amdgpu_i2c.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. #include "atombios_encoders.h"
  34. #include "bif/bif_4_1_d.h"
  35. static void amdgpu_atombios_lookup_i2c_gpio_quirks(struct amdgpu_device *adev,
  36. ATOM_GPIO_I2C_ASSIGMENT *gpio,
  37. u8 index)
  38. {
  39. }
  40. static struct amdgpu_i2c_bus_rec amdgpu_atombios_get_bus_rec_for_i2c_gpio(ATOM_GPIO_I2C_ASSIGMENT *gpio)
  41. {
  42. struct amdgpu_i2c_bus_rec i2c;
  43. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  44. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex);
  45. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex);
  46. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex);
  47. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex);
  48. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex);
  49. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex);
  50. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex);
  51. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex);
  52. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  53. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  54. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  55. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  56. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  57. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  58. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  59. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  60. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  61. i2c.hw_capable = true;
  62. else
  63. i2c.hw_capable = false;
  64. if (gpio->sucI2cId.ucAccess == 0xa0)
  65. i2c.mm_i2c = true;
  66. else
  67. i2c.mm_i2c = false;
  68. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  69. if (i2c.mask_clk_reg)
  70. i2c.valid = true;
  71. else
  72. i2c.valid = false;
  73. return i2c;
  74. }
  75. struct amdgpu_i2c_bus_rec amdgpu_atombios_lookup_i2c_gpio(struct amdgpu_device *adev,
  76. uint8_t id)
  77. {
  78. struct atom_context *ctx = adev->mode_info.atom_context;
  79. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  80. struct amdgpu_i2c_bus_rec i2c;
  81. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  82. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  83. uint16_t data_offset, size;
  84. int i, num_indices;
  85. memset(&i2c, 0, sizeof(struct amdgpu_i2c_bus_rec));
  86. i2c.valid = false;
  87. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  88. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  89. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  90. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  91. gpio = &i2c_info->asGPIO_Info[0];
  92. for (i = 0; i < num_indices; i++) {
  93. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  94. if (gpio->sucI2cId.ucAccess == id) {
  95. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  96. break;
  97. }
  98. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  99. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  100. }
  101. }
  102. return i2c;
  103. }
  104. void amdgpu_atombios_i2c_init(struct amdgpu_device *adev)
  105. {
  106. struct atom_context *ctx = adev->mode_info.atom_context;
  107. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  108. struct amdgpu_i2c_bus_rec i2c;
  109. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  110. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  111. uint16_t data_offset, size;
  112. int i, num_indices;
  113. char stmp[32];
  114. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  115. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  116. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  117. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  118. gpio = &i2c_info->asGPIO_Info[0];
  119. for (i = 0; i < num_indices; i++) {
  120. amdgpu_atombios_lookup_i2c_gpio_quirks(adev, gpio, i);
  121. i2c = amdgpu_atombios_get_bus_rec_for_i2c_gpio(gpio);
  122. if (i2c.valid) {
  123. sprintf(stmp, "0x%x", i2c.i2c_id);
  124. adev->i2c_bus[i] = amdgpu_i2c_create(adev->ddev, &i2c, stmp);
  125. }
  126. gpio = (ATOM_GPIO_I2C_ASSIGMENT *)
  127. ((u8 *)gpio + sizeof(ATOM_GPIO_I2C_ASSIGMENT));
  128. }
  129. }
  130. }
  131. struct amdgpu_gpio_rec
  132. amdgpu_atombios_lookup_gpio(struct amdgpu_device *adev,
  133. u8 id)
  134. {
  135. struct atom_context *ctx = adev->mode_info.atom_context;
  136. struct amdgpu_gpio_rec gpio;
  137. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  138. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  139. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  140. u16 data_offset, size;
  141. int i, num_indices;
  142. memset(&gpio, 0, sizeof(struct amdgpu_gpio_rec));
  143. gpio.valid = false;
  144. if (amdgpu_atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  145. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  146. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  147. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  148. pin = gpio_info->asGPIO_Pin;
  149. for (i = 0; i < num_indices; i++) {
  150. if (id == pin->ucGPIO_ID) {
  151. gpio.id = pin->ucGPIO_ID;
  152. gpio.reg = le16_to_cpu(pin->usGpioPin_AIndex);
  153. gpio.shift = pin->ucGpioPinBitShift;
  154. gpio.mask = (1 << pin->ucGpioPinBitShift);
  155. gpio.valid = true;
  156. break;
  157. }
  158. pin = (ATOM_GPIO_PIN_ASSIGNMENT *)
  159. ((u8 *)pin + sizeof(ATOM_GPIO_PIN_ASSIGNMENT));
  160. }
  161. }
  162. return gpio;
  163. }
  164. static struct amdgpu_hpd
  165. amdgpu_atombios_get_hpd_info_from_gpio(struct amdgpu_device *adev,
  166. struct amdgpu_gpio_rec *gpio)
  167. {
  168. struct amdgpu_hpd hpd;
  169. u32 reg;
  170. memset(&hpd, 0, sizeof(struct amdgpu_hpd));
  171. reg = amdgpu_display_hpd_get_gpio_reg(adev);
  172. hpd.gpio = *gpio;
  173. if (gpio->reg == reg) {
  174. switch(gpio->mask) {
  175. case (1 << 0):
  176. hpd.hpd = AMDGPU_HPD_1;
  177. break;
  178. case (1 << 8):
  179. hpd.hpd = AMDGPU_HPD_2;
  180. break;
  181. case (1 << 16):
  182. hpd.hpd = AMDGPU_HPD_3;
  183. break;
  184. case (1 << 24):
  185. hpd.hpd = AMDGPU_HPD_4;
  186. break;
  187. case (1 << 26):
  188. hpd.hpd = AMDGPU_HPD_5;
  189. break;
  190. case (1 << 28):
  191. hpd.hpd = AMDGPU_HPD_6;
  192. break;
  193. default:
  194. hpd.hpd = AMDGPU_HPD_NONE;
  195. break;
  196. }
  197. } else
  198. hpd.hpd = AMDGPU_HPD_NONE;
  199. return hpd;
  200. }
  201. static bool amdgpu_atombios_apply_quirks(struct amdgpu_device *adev,
  202. uint32_t supported_device,
  203. int *connector_type,
  204. struct amdgpu_i2c_bus_rec *i2c_bus,
  205. uint16_t *line_mux,
  206. struct amdgpu_hpd *hpd)
  207. {
  208. return true;
  209. }
  210. static const int object_connector_convert[] = {
  211. DRM_MODE_CONNECTOR_Unknown,
  212. DRM_MODE_CONNECTOR_DVII,
  213. DRM_MODE_CONNECTOR_DVII,
  214. DRM_MODE_CONNECTOR_DVID,
  215. DRM_MODE_CONNECTOR_DVID,
  216. DRM_MODE_CONNECTOR_VGA,
  217. DRM_MODE_CONNECTOR_Composite,
  218. DRM_MODE_CONNECTOR_SVIDEO,
  219. DRM_MODE_CONNECTOR_Unknown,
  220. DRM_MODE_CONNECTOR_Unknown,
  221. DRM_MODE_CONNECTOR_9PinDIN,
  222. DRM_MODE_CONNECTOR_Unknown,
  223. DRM_MODE_CONNECTOR_HDMIA,
  224. DRM_MODE_CONNECTOR_HDMIB,
  225. DRM_MODE_CONNECTOR_LVDS,
  226. DRM_MODE_CONNECTOR_9PinDIN,
  227. DRM_MODE_CONNECTOR_Unknown,
  228. DRM_MODE_CONNECTOR_Unknown,
  229. DRM_MODE_CONNECTOR_Unknown,
  230. DRM_MODE_CONNECTOR_DisplayPort,
  231. DRM_MODE_CONNECTOR_eDP,
  232. DRM_MODE_CONNECTOR_Unknown
  233. };
  234. bool amdgpu_atombios_get_connector_info_from_object_table(struct amdgpu_device *adev)
  235. {
  236. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  237. struct atom_context *ctx = mode_info->atom_context;
  238. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  239. u16 size, data_offset;
  240. u8 frev, crev;
  241. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  242. ATOM_ENCODER_OBJECT_TABLE *enc_obj;
  243. ATOM_OBJECT_TABLE *router_obj;
  244. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  245. ATOM_OBJECT_HEADER *obj_header;
  246. int i, j, k, path_size, device_support;
  247. int connector_type;
  248. u16 conn_id, connector_object_id;
  249. struct amdgpu_i2c_bus_rec ddc_bus;
  250. struct amdgpu_router router;
  251. struct amdgpu_gpio_rec gpio;
  252. struct amdgpu_hpd hpd;
  253. if (!amdgpu_atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  254. return false;
  255. if (crev < 2)
  256. return false;
  257. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  258. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  259. (ctx->bios + data_offset +
  260. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  261. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  262. (ctx->bios + data_offset +
  263. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  264. enc_obj = (ATOM_ENCODER_OBJECT_TABLE *)
  265. (ctx->bios + data_offset +
  266. le16_to_cpu(obj_header->usEncoderObjectTableOffset));
  267. router_obj = (ATOM_OBJECT_TABLE *)
  268. (ctx->bios + data_offset +
  269. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  270. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  271. path_size = 0;
  272. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  273. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  274. ATOM_DISPLAY_OBJECT_PATH *path;
  275. addr += path_size;
  276. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  277. path_size += le16_to_cpu(path->usSize);
  278. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  279. uint8_t con_obj_id, con_obj_num, con_obj_type;
  280. con_obj_id =
  281. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  282. >> OBJECT_ID_SHIFT;
  283. con_obj_num =
  284. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  285. >> ENUM_ID_SHIFT;
  286. con_obj_type =
  287. (le16_to_cpu(path->usConnObjectId) &
  288. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  289. connector_type =
  290. object_connector_convert[con_obj_id];
  291. connector_object_id = con_obj_id;
  292. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  293. continue;
  294. router.ddc_valid = false;
  295. router.cd_valid = false;
  296. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  297. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  298. grph_obj_id =
  299. (le16_to_cpu(path->usGraphicObjIds[j]) &
  300. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  301. grph_obj_num =
  302. (le16_to_cpu(path->usGraphicObjIds[j]) &
  303. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  304. grph_obj_type =
  305. (le16_to_cpu(path->usGraphicObjIds[j]) &
  306. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  307. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  308. for (k = 0; k < enc_obj->ucNumberOfObjects; k++) {
  309. u16 encoder_obj = le16_to_cpu(enc_obj->asObjects[k].usObjectID);
  310. if (le16_to_cpu(path->usGraphicObjIds[j]) == encoder_obj) {
  311. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  312. (ctx->bios + data_offset +
  313. le16_to_cpu(enc_obj->asObjects[k].usRecordOffset));
  314. ATOM_ENCODER_CAP_RECORD *cap_record;
  315. u16 caps = 0;
  316. while (record->ucRecordSize > 0 &&
  317. record->ucRecordType > 0 &&
  318. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  319. switch (record->ucRecordType) {
  320. case ATOM_ENCODER_CAP_RECORD_TYPE:
  321. cap_record =(ATOM_ENCODER_CAP_RECORD *)
  322. record;
  323. caps = le16_to_cpu(cap_record->usEncoderCap);
  324. break;
  325. }
  326. record = (ATOM_COMMON_RECORD_HEADER *)
  327. ((char *)record + record->ucRecordSize);
  328. }
  329. amdgpu_display_add_encoder(adev, encoder_obj,
  330. le16_to_cpu(path->usDeviceTag),
  331. caps);
  332. }
  333. }
  334. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  335. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  336. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
  337. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  338. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  339. (ctx->bios + data_offset +
  340. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  341. ATOM_I2C_RECORD *i2c_record;
  342. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  343. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  344. ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
  345. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  346. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  347. (ctx->bios + data_offset +
  348. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  349. u8 *num_dst_objs = (u8 *)
  350. ((u8 *)router_src_dst_table + 1 +
  351. (router_src_dst_table->ucNumberOfSrc * 2));
  352. u16 *dst_objs = (u16 *)(num_dst_objs + 1);
  353. int enum_id;
  354. router.router_id = router_obj_id;
  355. for (enum_id = 0; enum_id < (*num_dst_objs); enum_id++) {
  356. if (le16_to_cpu(path->usConnObjectId) ==
  357. le16_to_cpu(dst_objs[enum_id]))
  358. break;
  359. }
  360. while (record->ucRecordSize > 0 &&
  361. record->ucRecordType > 0 &&
  362. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  363. switch (record->ucRecordType) {
  364. case ATOM_I2C_RECORD_TYPE:
  365. i2c_record =
  366. (ATOM_I2C_RECORD *)
  367. record;
  368. i2c_config =
  369. (ATOM_I2C_ID_CONFIG_ACCESS *)
  370. &i2c_record->sucI2cId;
  371. router.i2c_info =
  372. amdgpu_atombios_lookup_i2c_gpio(adev,
  373. i2c_config->
  374. ucAccess);
  375. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  376. break;
  377. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  378. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  379. record;
  380. router.ddc_valid = true;
  381. router.ddc_mux_type = ddc_path->ucMuxType;
  382. router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
  383. router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
  384. break;
  385. case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
  386. cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
  387. record;
  388. router.cd_valid = true;
  389. router.cd_mux_type = cd_path->ucMuxType;
  390. router.cd_mux_control_pin = cd_path->ucMuxControlPin;
  391. router.cd_mux_state = cd_path->ucMuxState[enum_id];
  392. break;
  393. }
  394. record = (ATOM_COMMON_RECORD_HEADER *)
  395. ((char *)record + record->ucRecordSize);
  396. }
  397. }
  398. }
  399. }
  400. }
  401. /* look up gpio for ddc, hpd */
  402. ddc_bus.valid = false;
  403. hpd.hpd = AMDGPU_HPD_NONE;
  404. if ((le16_to_cpu(path->usDeviceTag) &
  405. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  406. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  407. if (le16_to_cpu(path->usConnObjectId) ==
  408. le16_to_cpu(con_obj->asObjects[j].
  409. usObjectID)) {
  410. ATOM_COMMON_RECORD_HEADER
  411. *record =
  412. (ATOM_COMMON_RECORD_HEADER
  413. *)
  414. (ctx->bios + data_offset +
  415. le16_to_cpu(con_obj->
  416. asObjects[j].
  417. usRecordOffset));
  418. ATOM_I2C_RECORD *i2c_record;
  419. ATOM_HPD_INT_RECORD *hpd_record;
  420. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  421. while (record->ucRecordSize > 0 &&
  422. record->ucRecordType > 0 &&
  423. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  424. switch (record->ucRecordType) {
  425. case ATOM_I2C_RECORD_TYPE:
  426. i2c_record =
  427. (ATOM_I2C_RECORD *)
  428. record;
  429. i2c_config =
  430. (ATOM_I2C_ID_CONFIG_ACCESS *)
  431. &i2c_record->sucI2cId;
  432. ddc_bus = amdgpu_atombios_lookup_i2c_gpio(adev,
  433. i2c_config->
  434. ucAccess);
  435. break;
  436. case ATOM_HPD_INT_RECORD_TYPE:
  437. hpd_record =
  438. (ATOM_HPD_INT_RECORD *)
  439. record;
  440. gpio = amdgpu_atombios_lookup_gpio(adev,
  441. hpd_record->ucHPDIntGPIOID);
  442. hpd = amdgpu_atombios_get_hpd_info_from_gpio(adev, &gpio);
  443. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  444. break;
  445. }
  446. record =
  447. (ATOM_COMMON_RECORD_HEADER
  448. *) ((char *)record
  449. +
  450. record->
  451. ucRecordSize);
  452. }
  453. break;
  454. }
  455. }
  456. }
  457. /* needed for aux chan transactions */
  458. ddc_bus.hpd = hpd.hpd;
  459. conn_id = le16_to_cpu(path->usConnObjectId);
  460. if (!amdgpu_atombios_apply_quirks
  461. (adev, le16_to_cpu(path->usDeviceTag), &connector_type,
  462. &ddc_bus, &conn_id, &hpd))
  463. continue;
  464. amdgpu_display_add_connector(adev,
  465. conn_id,
  466. le16_to_cpu(path->usDeviceTag),
  467. connector_type, &ddc_bus,
  468. connector_object_id,
  469. &hpd,
  470. &router);
  471. }
  472. }
  473. amdgpu_link_encoder_connector(adev->ddev);
  474. return true;
  475. }
  476. union firmware_info {
  477. ATOM_FIRMWARE_INFO info;
  478. ATOM_FIRMWARE_INFO_V1_2 info_12;
  479. ATOM_FIRMWARE_INFO_V1_3 info_13;
  480. ATOM_FIRMWARE_INFO_V1_4 info_14;
  481. ATOM_FIRMWARE_INFO_V2_1 info_21;
  482. ATOM_FIRMWARE_INFO_V2_2 info_22;
  483. };
  484. int amdgpu_atombios_get_clock_info(struct amdgpu_device *adev)
  485. {
  486. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  487. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  488. uint8_t frev, crev;
  489. uint16_t data_offset;
  490. int ret = -EINVAL;
  491. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  492. &frev, &crev, &data_offset)) {
  493. int i;
  494. struct amdgpu_pll *ppll = &adev->clock.ppll[0];
  495. struct amdgpu_pll *spll = &adev->clock.spll;
  496. struct amdgpu_pll *mpll = &adev->clock.mpll;
  497. union firmware_info *firmware_info =
  498. (union firmware_info *)(mode_info->atom_context->bios +
  499. data_offset);
  500. /* pixel clocks */
  501. ppll->reference_freq =
  502. le16_to_cpu(firmware_info->info.usReferenceClock);
  503. ppll->reference_div = 0;
  504. if (crev < 2)
  505. ppll->pll_out_min =
  506. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  507. else
  508. ppll->pll_out_min =
  509. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  510. ppll->pll_out_max =
  511. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  512. if (crev >= 4) {
  513. ppll->lcd_pll_out_min =
  514. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  515. if (ppll->lcd_pll_out_min == 0)
  516. ppll->lcd_pll_out_min = ppll->pll_out_min;
  517. ppll->lcd_pll_out_max =
  518. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  519. if (ppll->lcd_pll_out_max == 0)
  520. ppll->lcd_pll_out_max = ppll->pll_out_max;
  521. } else {
  522. ppll->lcd_pll_out_min = ppll->pll_out_min;
  523. ppll->lcd_pll_out_max = ppll->pll_out_max;
  524. }
  525. if (ppll->pll_out_min == 0)
  526. ppll->pll_out_min = 64800;
  527. ppll->pll_in_min =
  528. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  529. ppll->pll_in_max =
  530. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  531. ppll->min_post_div = 2;
  532. ppll->max_post_div = 0x7f;
  533. ppll->min_frac_feedback_div = 0;
  534. ppll->max_frac_feedback_div = 9;
  535. ppll->min_ref_div = 2;
  536. ppll->max_ref_div = 0x3ff;
  537. ppll->min_feedback_div = 4;
  538. ppll->max_feedback_div = 0xfff;
  539. ppll->best_vco = 0;
  540. for (i = 1; i < AMDGPU_MAX_PPLL; i++)
  541. adev->clock.ppll[i] = *ppll;
  542. /* system clock */
  543. spll->reference_freq =
  544. le16_to_cpu(firmware_info->info_21.usCoreReferenceClock);
  545. spll->reference_div = 0;
  546. spll->pll_out_min =
  547. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  548. spll->pll_out_max =
  549. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  550. /* ??? */
  551. if (spll->pll_out_min == 0)
  552. spll->pll_out_min = 64800;
  553. spll->pll_in_min =
  554. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  555. spll->pll_in_max =
  556. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  557. spll->min_post_div = 1;
  558. spll->max_post_div = 1;
  559. spll->min_ref_div = 2;
  560. spll->max_ref_div = 0xff;
  561. spll->min_feedback_div = 4;
  562. spll->max_feedback_div = 0xff;
  563. spll->best_vco = 0;
  564. /* memory clock */
  565. mpll->reference_freq =
  566. le16_to_cpu(firmware_info->info_21.usMemoryReferenceClock);
  567. mpll->reference_div = 0;
  568. mpll->pll_out_min =
  569. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  570. mpll->pll_out_max =
  571. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  572. /* ??? */
  573. if (mpll->pll_out_min == 0)
  574. mpll->pll_out_min = 64800;
  575. mpll->pll_in_min =
  576. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  577. mpll->pll_in_max =
  578. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  579. adev->clock.default_sclk =
  580. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  581. adev->clock.default_mclk =
  582. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  583. mpll->min_post_div = 1;
  584. mpll->max_post_div = 1;
  585. mpll->min_ref_div = 2;
  586. mpll->max_ref_div = 0xff;
  587. mpll->min_feedback_div = 4;
  588. mpll->max_feedback_div = 0xff;
  589. mpll->best_vco = 0;
  590. /* disp clock */
  591. adev->clock.default_dispclk =
  592. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  593. if (adev->clock.default_dispclk == 0)
  594. adev->clock.default_dispclk = 54000; /* 540 Mhz */
  595. adev->clock.dp_extclk =
  596. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  597. adev->clock.current_dispclk = adev->clock.default_dispclk;
  598. adev->clock.max_pixel_clock = le16_to_cpu(firmware_info->info.usMaxPixelClock);
  599. if (adev->clock.max_pixel_clock == 0)
  600. adev->clock.max_pixel_clock = 40000;
  601. /* not technically a clock, but... */
  602. adev->mode_info.firmware_flags =
  603. le16_to_cpu(firmware_info->info.usFirmwareCapability.susAccess);
  604. ret = 0;
  605. }
  606. adev->pm.current_sclk = adev->clock.default_sclk;
  607. adev->pm.current_mclk = adev->clock.default_mclk;
  608. return ret;
  609. }
  610. union igp_info {
  611. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  612. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  613. struct _ATOM_INTEGRATED_SYSTEM_INFO_V6 info_6;
  614. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_7 info_7;
  615. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_8 info_8;
  616. struct _ATOM_INTEGRATED_SYSTEM_INFO_V1_9 info_9;
  617. };
  618. static void amdgpu_atombios_get_igp_ss_overrides(struct amdgpu_device *adev,
  619. struct amdgpu_atom_ss *ss,
  620. int id)
  621. {
  622. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  623. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  624. u16 data_offset, size;
  625. union igp_info *igp_info;
  626. u8 frev, crev;
  627. u16 percentage = 0, rate = 0;
  628. /* get any igp specific overrides */
  629. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  630. &frev, &crev, &data_offset)) {
  631. igp_info = (union igp_info *)
  632. (mode_info->atom_context->bios + data_offset);
  633. switch (crev) {
  634. case 6:
  635. switch (id) {
  636. case ASIC_INTERNAL_SS_ON_TMDS:
  637. percentage = le16_to_cpu(igp_info->info_6.usDVISSPercentage);
  638. rate = le16_to_cpu(igp_info->info_6.usDVISSpreadRateIn10Hz);
  639. break;
  640. case ASIC_INTERNAL_SS_ON_HDMI:
  641. percentage = le16_to_cpu(igp_info->info_6.usHDMISSPercentage);
  642. rate = le16_to_cpu(igp_info->info_6.usHDMISSpreadRateIn10Hz);
  643. break;
  644. case ASIC_INTERNAL_SS_ON_LVDS:
  645. percentage = le16_to_cpu(igp_info->info_6.usLvdsSSPercentage);
  646. rate = le16_to_cpu(igp_info->info_6.usLvdsSSpreadRateIn10Hz);
  647. break;
  648. }
  649. break;
  650. case 7:
  651. switch (id) {
  652. case ASIC_INTERNAL_SS_ON_TMDS:
  653. percentage = le16_to_cpu(igp_info->info_7.usDVISSPercentage);
  654. rate = le16_to_cpu(igp_info->info_7.usDVISSpreadRateIn10Hz);
  655. break;
  656. case ASIC_INTERNAL_SS_ON_HDMI:
  657. percentage = le16_to_cpu(igp_info->info_7.usHDMISSPercentage);
  658. rate = le16_to_cpu(igp_info->info_7.usHDMISSpreadRateIn10Hz);
  659. break;
  660. case ASIC_INTERNAL_SS_ON_LVDS:
  661. percentage = le16_to_cpu(igp_info->info_7.usLvdsSSPercentage);
  662. rate = le16_to_cpu(igp_info->info_7.usLvdsSSpreadRateIn10Hz);
  663. break;
  664. }
  665. break;
  666. case 8:
  667. switch (id) {
  668. case ASIC_INTERNAL_SS_ON_TMDS:
  669. percentage = le16_to_cpu(igp_info->info_8.usDVISSPercentage);
  670. rate = le16_to_cpu(igp_info->info_8.usDVISSpreadRateIn10Hz);
  671. break;
  672. case ASIC_INTERNAL_SS_ON_HDMI:
  673. percentage = le16_to_cpu(igp_info->info_8.usHDMISSPercentage);
  674. rate = le16_to_cpu(igp_info->info_8.usHDMISSpreadRateIn10Hz);
  675. break;
  676. case ASIC_INTERNAL_SS_ON_LVDS:
  677. percentage = le16_to_cpu(igp_info->info_8.usLvdsSSPercentage);
  678. rate = le16_to_cpu(igp_info->info_8.usLvdsSSpreadRateIn10Hz);
  679. break;
  680. }
  681. break;
  682. case 9:
  683. switch (id) {
  684. case ASIC_INTERNAL_SS_ON_TMDS:
  685. percentage = le16_to_cpu(igp_info->info_9.usDVISSPercentage);
  686. rate = le16_to_cpu(igp_info->info_9.usDVISSpreadRateIn10Hz);
  687. break;
  688. case ASIC_INTERNAL_SS_ON_HDMI:
  689. percentage = le16_to_cpu(igp_info->info_9.usHDMISSPercentage);
  690. rate = le16_to_cpu(igp_info->info_9.usHDMISSpreadRateIn10Hz);
  691. break;
  692. case ASIC_INTERNAL_SS_ON_LVDS:
  693. percentage = le16_to_cpu(igp_info->info_9.usLvdsSSPercentage);
  694. rate = le16_to_cpu(igp_info->info_9.usLvdsSSpreadRateIn10Hz);
  695. break;
  696. }
  697. break;
  698. default:
  699. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  700. break;
  701. }
  702. if (percentage)
  703. ss->percentage = percentage;
  704. if (rate)
  705. ss->rate = rate;
  706. }
  707. }
  708. union asic_ss_info {
  709. struct _ATOM_ASIC_INTERNAL_SS_INFO info;
  710. struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
  711. struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
  712. };
  713. union asic_ss_assignment {
  714. struct _ATOM_ASIC_SS_ASSIGNMENT v1;
  715. struct _ATOM_ASIC_SS_ASSIGNMENT_V2 v2;
  716. struct _ATOM_ASIC_SS_ASSIGNMENT_V3 v3;
  717. };
  718. bool amdgpu_atombios_get_asic_ss_info(struct amdgpu_device *adev,
  719. struct amdgpu_atom_ss *ss,
  720. int id, u32 clock)
  721. {
  722. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  723. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  724. uint16_t data_offset, size;
  725. union asic_ss_info *ss_info;
  726. union asic_ss_assignment *ss_assign;
  727. uint8_t frev, crev;
  728. int i, num_indices;
  729. if (id == ASIC_INTERNAL_MEMORY_SS) {
  730. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_MEMORY_CLOCK_SS_SUPPORT))
  731. return false;
  732. }
  733. if (id == ASIC_INTERNAL_ENGINE_SS) {
  734. if (!(adev->mode_info.firmware_flags & ATOM_BIOS_INFO_ENGINE_CLOCK_SS_SUPPORT))
  735. return false;
  736. }
  737. memset(ss, 0, sizeof(struct amdgpu_atom_ss));
  738. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  739. &frev, &crev, &data_offset)) {
  740. ss_info =
  741. (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
  742. switch (frev) {
  743. case 1:
  744. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  745. sizeof(ATOM_ASIC_SS_ASSIGNMENT);
  746. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info.asSpreadSpectrum[0]);
  747. for (i = 0; i < num_indices; i++) {
  748. if ((ss_assign->v1.ucClockIndication == id) &&
  749. (clock <= le32_to_cpu(ss_assign->v1.ulTargetClockRange))) {
  750. ss->percentage =
  751. le16_to_cpu(ss_assign->v1.usSpreadSpectrumPercentage);
  752. ss->type = ss_assign->v1.ucSpreadSpectrumMode;
  753. ss->rate = le16_to_cpu(ss_assign->v1.usSpreadRateInKhz);
  754. ss->percentage_divider = 100;
  755. return true;
  756. }
  757. ss_assign = (union asic_ss_assignment *)
  758. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT));
  759. }
  760. break;
  761. case 2:
  762. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  763. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
  764. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_2.asSpreadSpectrum[0]);
  765. for (i = 0; i < num_indices; i++) {
  766. if ((ss_assign->v2.ucClockIndication == id) &&
  767. (clock <= le32_to_cpu(ss_assign->v2.ulTargetClockRange))) {
  768. ss->percentage =
  769. le16_to_cpu(ss_assign->v2.usSpreadSpectrumPercentage);
  770. ss->type = ss_assign->v2.ucSpreadSpectrumMode;
  771. ss->rate = le16_to_cpu(ss_assign->v2.usSpreadRateIn10Hz);
  772. ss->percentage_divider = 100;
  773. if ((crev == 2) &&
  774. ((id == ASIC_INTERNAL_ENGINE_SS) ||
  775. (id == ASIC_INTERNAL_MEMORY_SS)))
  776. ss->rate /= 100;
  777. return true;
  778. }
  779. ss_assign = (union asic_ss_assignment *)
  780. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2));
  781. }
  782. break;
  783. case 3:
  784. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  785. sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
  786. ss_assign = (union asic_ss_assignment *)((u8 *)&ss_info->info_3.asSpreadSpectrum[0]);
  787. for (i = 0; i < num_indices; i++) {
  788. if ((ss_assign->v3.ucClockIndication == id) &&
  789. (clock <= le32_to_cpu(ss_assign->v3.ulTargetClockRange))) {
  790. ss->percentage =
  791. le16_to_cpu(ss_assign->v3.usSpreadSpectrumPercentage);
  792. ss->type = ss_assign->v3.ucSpreadSpectrumMode;
  793. ss->rate = le16_to_cpu(ss_assign->v3.usSpreadRateIn10Hz);
  794. if (ss_assign->v3.ucSpreadSpectrumMode &
  795. SS_MODE_V3_PERCENTAGE_DIV_BY_1000_MASK)
  796. ss->percentage_divider = 1000;
  797. else
  798. ss->percentage_divider = 100;
  799. if ((id == ASIC_INTERNAL_ENGINE_SS) ||
  800. (id == ASIC_INTERNAL_MEMORY_SS))
  801. ss->rate /= 100;
  802. if (adev->flags & AMD_IS_APU)
  803. amdgpu_atombios_get_igp_ss_overrides(adev, ss, id);
  804. return true;
  805. }
  806. ss_assign = (union asic_ss_assignment *)
  807. ((u8 *)ss_assign + sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3));
  808. }
  809. break;
  810. default:
  811. DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
  812. break;
  813. }
  814. }
  815. return false;
  816. }
  817. union get_clock_dividers {
  818. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS v1;
  819. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V2 v2;
  820. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V3 v3;
  821. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V4 v4;
  822. struct _COMPUTE_MEMORY_ENGINE_PLL_PARAMETERS_V5 v5;
  823. struct _COMPUTE_GPU_CLOCK_INPUT_PARAMETERS_V1_6 v6_in;
  824. struct _COMPUTE_GPU_CLOCK_OUTPUT_PARAMETERS_V1_6 v6_out;
  825. };
  826. int amdgpu_atombios_get_clock_dividers(struct amdgpu_device *adev,
  827. u8 clock_type,
  828. u32 clock,
  829. bool strobe_mode,
  830. struct atom_clock_dividers *dividers)
  831. {
  832. union get_clock_dividers args;
  833. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryEnginePLL);
  834. u8 frev, crev;
  835. memset(&args, 0, sizeof(args));
  836. memset(dividers, 0, sizeof(struct atom_clock_dividers));
  837. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  838. return -EINVAL;
  839. switch (crev) {
  840. case 4:
  841. /* fusion */
  842. args.v4.ulClock = cpu_to_le32(clock); /* 10 khz */
  843. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  844. dividers->post_divider = dividers->post_div = args.v4.ucPostDiv;
  845. dividers->real_clock = le32_to_cpu(args.v4.ulClock);
  846. break;
  847. case 6:
  848. /* CI */
  849. /* COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK, COMPUTE_GPUCLK_INPUT_FLAG_SCLK */
  850. args.v6_in.ulClock.ulComputeClockFlag = clock_type;
  851. args.v6_in.ulClock.ulClockFreq = cpu_to_le32(clock); /* 10 khz */
  852. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  853. dividers->whole_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDiv);
  854. dividers->frac_fb_div = le16_to_cpu(args.v6_out.ulFbDiv.usFbDivFrac);
  855. dividers->ref_div = args.v6_out.ucPllRefDiv;
  856. dividers->post_div = args.v6_out.ucPllPostDiv;
  857. dividers->flags = args.v6_out.ucPllCntlFlag;
  858. dividers->real_clock = le32_to_cpu(args.v6_out.ulClock.ulClock);
  859. dividers->post_divider = args.v6_out.ulClock.ucPostDiv;
  860. break;
  861. default:
  862. return -EINVAL;
  863. }
  864. return 0;
  865. }
  866. int amdgpu_atombios_get_memory_pll_dividers(struct amdgpu_device *adev,
  867. u32 clock,
  868. bool strobe_mode,
  869. struct atom_mpll_param *mpll_param)
  870. {
  871. COMPUTE_MEMORY_CLOCK_PARAM_PARAMETERS_V2_1 args;
  872. int index = GetIndexIntoMasterTable(COMMAND, ComputeMemoryClockParam);
  873. u8 frev, crev;
  874. memset(&args, 0, sizeof(args));
  875. memset(mpll_param, 0, sizeof(struct atom_mpll_param));
  876. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  877. return -EINVAL;
  878. switch (frev) {
  879. case 2:
  880. switch (crev) {
  881. case 1:
  882. /* SI */
  883. args.ulClock = cpu_to_le32(clock); /* 10 khz */
  884. args.ucInputFlag = 0;
  885. if (strobe_mode)
  886. args.ucInputFlag |= MPLL_INPUT_FLAG_STROBE_MODE_EN;
  887. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  888. mpll_param->clkfrac = le16_to_cpu(args.ulFbDiv.usFbDivFrac);
  889. mpll_param->clkf = le16_to_cpu(args.ulFbDiv.usFbDiv);
  890. mpll_param->post_div = args.ucPostDiv;
  891. mpll_param->dll_speed = args.ucDllSpeed;
  892. mpll_param->bwcntl = args.ucBWCntl;
  893. mpll_param->vco_mode =
  894. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_VCO_MODE_MASK);
  895. mpll_param->yclk_sel =
  896. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_BYPASS_DQ_PLL) ? 1 : 0;
  897. mpll_param->qdr =
  898. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_QDR_ENABLE) ? 1 : 0;
  899. mpll_param->half_rate =
  900. (args.ucPllCntlFlag & MPLL_CNTL_FLAG_AD_HALF_RATE) ? 1 : 0;
  901. break;
  902. default:
  903. return -EINVAL;
  904. }
  905. break;
  906. default:
  907. return -EINVAL;
  908. }
  909. return 0;
  910. }
  911. uint32_t amdgpu_atombios_get_engine_clock(struct amdgpu_device *adev)
  912. {
  913. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  914. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  915. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  916. return le32_to_cpu(args.ulReturnEngineClock);
  917. }
  918. uint32_t amdgpu_atombios_get_memory_clock(struct amdgpu_device *adev)
  919. {
  920. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  921. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  922. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  923. return le32_to_cpu(args.ulReturnMemoryClock);
  924. }
  925. void amdgpu_atombios_set_engine_clock(struct amdgpu_device *adev,
  926. uint32_t eng_clock)
  927. {
  928. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  929. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  930. args.ulTargetEngineClock = cpu_to_le32(eng_clock); /* 10 khz */
  931. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  932. }
  933. void amdgpu_atombios_set_memory_clock(struct amdgpu_device *adev,
  934. uint32_t mem_clock)
  935. {
  936. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  937. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  938. if (adev->flags & AMD_IS_APU)
  939. return;
  940. args.ulTargetMemoryClock = cpu_to_le32(mem_clock); /* 10 khz */
  941. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  942. }
  943. void amdgpu_atombios_set_engine_dram_timings(struct amdgpu_device *adev,
  944. u32 eng_clock, u32 mem_clock)
  945. {
  946. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  947. int index = GetIndexIntoMasterTable(COMMAND, DynamicMemorySettings);
  948. u32 tmp;
  949. memset(&args, 0, sizeof(args));
  950. tmp = eng_clock & SET_CLOCK_FREQ_MASK;
  951. tmp |= (COMPUTE_ENGINE_PLL_PARAM << 24);
  952. args.ulTargetEngineClock = cpu_to_le32(tmp);
  953. if (mem_clock)
  954. args.sReserved.ulClock = cpu_to_le32(mem_clock & SET_CLOCK_FREQ_MASK);
  955. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  956. }
  957. union set_voltage {
  958. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  959. struct _SET_VOLTAGE_PARAMETERS v1;
  960. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  961. struct _SET_VOLTAGE_PARAMETERS_V1_3 v3;
  962. };
  963. void amdgpu_atombios_set_voltage(struct amdgpu_device *adev,
  964. u16 voltage_level,
  965. u8 voltage_type)
  966. {
  967. union set_voltage args;
  968. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  969. u8 frev, crev, volt_index = voltage_level;
  970. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  971. return;
  972. /* 0xff01 is a flag rather then an actual voltage */
  973. if (voltage_level == 0xff01)
  974. return;
  975. switch (crev) {
  976. case 1:
  977. args.v1.ucVoltageType = voltage_type;
  978. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  979. args.v1.ucVoltageIndex = volt_index;
  980. break;
  981. case 2:
  982. args.v2.ucVoltageType = voltage_type;
  983. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  984. args.v2.usVoltageLevel = cpu_to_le16(voltage_level);
  985. break;
  986. case 3:
  987. args.v3.ucVoltageType = voltage_type;
  988. args.v3.ucVoltageMode = ATOM_SET_VOLTAGE;
  989. args.v3.usVoltageLevel = cpu_to_le16(voltage_level);
  990. break;
  991. default:
  992. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  993. return;
  994. }
  995. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  996. }
  997. int amdgpu_atombios_get_leakage_id_from_vbios(struct amdgpu_device *adev,
  998. u16 *leakage_id)
  999. {
  1000. union set_voltage args;
  1001. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  1002. u8 frev, crev;
  1003. if (!amdgpu_atom_parse_cmd_header(adev->mode_info.atom_context, index, &frev, &crev))
  1004. return -EINVAL;
  1005. switch (crev) {
  1006. case 3:
  1007. case 4:
  1008. args.v3.ucVoltageType = 0;
  1009. args.v3.ucVoltageMode = ATOM_GET_LEAKAGE_ID;
  1010. args.v3.usVoltageLevel = 0;
  1011. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1012. *leakage_id = le16_to_cpu(args.v3.usVoltageLevel);
  1013. break;
  1014. default:
  1015. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1016. return -EINVAL;
  1017. }
  1018. return 0;
  1019. }
  1020. int amdgpu_atombios_get_leakage_vddc_based_on_leakage_params(struct amdgpu_device *adev,
  1021. u16 *vddc, u16 *vddci,
  1022. u16 virtual_voltage_id,
  1023. u16 vbios_voltage_id)
  1024. {
  1025. int index = GetIndexIntoMasterTable(DATA, ASIC_ProfilingInfo);
  1026. u8 frev, crev;
  1027. u16 data_offset, size;
  1028. int i, j;
  1029. ATOM_ASIC_PROFILING_INFO_V2_1 *profile;
  1030. u16 *leakage_bin, *vddc_id_buf, *vddc_buf, *vddci_id_buf, *vddci_buf;
  1031. *vddc = 0;
  1032. *vddci = 0;
  1033. if (!amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1034. &frev, &crev, &data_offset))
  1035. return -EINVAL;
  1036. profile = (ATOM_ASIC_PROFILING_INFO_V2_1 *)
  1037. (adev->mode_info.atom_context->bios + data_offset);
  1038. switch (frev) {
  1039. case 1:
  1040. return -EINVAL;
  1041. case 2:
  1042. switch (crev) {
  1043. case 1:
  1044. if (size < sizeof(ATOM_ASIC_PROFILING_INFO_V2_1))
  1045. return -EINVAL;
  1046. leakage_bin = (u16 *)
  1047. (adev->mode_info.atom_context->bios + data_offset +
  1048. le16_to_cpu(profile->usLeakageBinArrayOffset));
  1049. vddc_id_buf = (u16 *)
  1050. (adev->mode_info.atom_context->bios + data_offset +
  1051. le16_to_cpu(profile->usElbVDDC_IdArrayOffset));
  1052. vddc_buf = (u16 *)
  1053. (adev->mode_info.atom_context->bios + data_offset +
  1054. le16_to_cpu(profile->usElbVDDC_LevelArrayOffset));
  1055. vddci_id_buf = (u16 *)
  1056. (adev->mode_info.atom_context->bios + data_offset +
  1057. le16_to_cpu(profile->usElbVDDCI_IdArrayOffset));
  1058. vddci_buf = (u16 *)
  1059. (adev->mode_info.atom_context->bios + data_offset +
  1060. le16_to_cpu(profile->usElbVDDCI_LevelArrayOffset));
  1061. if (profile->ucElbVDDC_Num > 0) {
  1062. for (i = 0; i < profile->ucElbVDDC_Num; i++) {
  1063. if (vddc_id_buf[i] == virtual_voltage_id) {
  1064. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1065. if (vbios_voltage_id <= leakage_bin[j]) {
  1066. *vddc = vddc_buf[j * profile->ucElbVDDC_Num + i];
  1067. break;
  1068. }
  1069. }
  1070. break;
  1071. }
  1072. }
  1073. }
  1074. if (profile->ucElbVDDCI_Num > 0) {
  1075. for (i = 0; i < profile->ucElbVDDCI_Num; i++) {
  1076. if (vddci_id_buf[i] == virtual_voltage_id) {
  1077. for (j = 0; j < profile->ucLeakageBinNum; j++) {
  1078. if (vbios_voltage_id <= leakage_bin[j]) {
  1079. *vddci = vddci_buf[j * profile->ucElbVDDCI_Num + i];
  1080. break;
  1081. }
  1082. }
  1083. break;
  1084. }
  1085. }
  1086. }
  1087. break;
  1088. default:
  1089. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1090. return -EINVAL;
  1091. }
  1092. break;
  1093. default:
  1094. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1095. return -EINVAL;
  1096. }
  1097. return 0;
  1098. }
  1099. union get_voltage_info {
  1100. struct _GET_VOLTAGE_INFO_INPUT_PARAMETER_V1_2 in;
  1101. struct _GET_EVV_VOLTAGE_INFO_OUTPUT_PARAMETER_V1_2 evv_out;
  1102. };
  1103. int amdgpu_atombios_get_voltage_evv(struct amdgpu_device *adev,
  1104. u16 virtual_voltage_id,
  1105. u16 *voltage)
  1106. {
  1107. int index = GetIndexIntoMasterTable(COMMAND, GetVoltageInfo);
  1108. u32 entry_id;
  1109. u32 count = adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count;
  1110. union get_voltage_info args;
  1111. for (entry_id = 0; entry_id < count; entry_id++) {
  1112. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].v ==
  1113. virtual_voltage_id)
  1114. break;
  1115. }
  1116. if (entry_id >= count)
  1117. return -EINVAL;
  1118. args.in.ucVoltageType = VOLTAGE_TYPE_VDDC;
  1119. args.in.ucVoltageMode = ATOM_GET_VOLTAGE_EVV_VOLTAGE;
  1120. args.in.usVoltageLevel = cpu_to_le16(virtual_voltage_id);
  1121. args.in.ulSCLKFreq =
  1122. cpu_to_le32(adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[entry_id].clk);
  1123. amdgpu_atom_execute_table(adev->mode_info.atom_context, index, (uint32_t *)&args);
  1124. *voltage = le16_to_cpu(args.evv_out.usVoltageLevel);
  1125. return 0;
  1126. }
  1127. union voltage_object_info {
  1128. struct _ATOM_VOLTAGE_OBJECT_INFO v1;
  1129. struct _ATOM_VOLTAGE_OBJECT_INFO_V2 v2;
  1130. struct _ATOM_VOLTAGE_OBJECT_INFO_V3_1 v3;
  1131. };
  1132. union voltage_object {
  1133. struct _ATOM_VOLTAGE_OBJECT v1;
  1134. struct _ATOM_VOLTAGE_OBJECT_V2 v2;
  1135. union _ATOM_VOLTAGE_OBJECT_V3 v3;
  1136. };
  1137. static ATOM_VOLTAGE_OBJECT_V3 *amdgpu_atombios_lookup_voltage_object_v3(ATOM_VOLTAGE_OBJECT_INFO_V3_1 *v3,
  1138. u8 voltage_type, u8 voltage_mode)
  1139. {
  1140. u32 size = le16_to_cpu(v3->sHeader.usStructureSize);
  1141. u32 offset = offsetof(ATOM_VOLTAGE_OBJECT_INFO_V3_1, asVoltageObj[0]);
  1142. u8 *start = (u8*)v3;
  1143. while (offset < size) {
  1144. ATOM_VOLTAGE_OBJECT_V3 *vo = (ATOM_VOLTAGE_OBJECT_V3 *)(start + offset);
  1145. if ((vo->asGpioVoltageObj.sHeader.ucVoltageType == voltage_type) &&
  1146. (vo->asGpioVoltageObj.sHeader.ucVoltageMode == voltage_mode))
  1147. return vo;
  1148. offset += le16_to_cpu(vo->asGpioVoltageObj.sHeader.usSize);
  1149. }
  1150. return NULL;
  1151. }
  1152. bool
  1153. amdgpu_atombios_is_voltage_gpio(struct amdgpu_device *adev,
  1154. u8 voltage_type, u8 voltage_mode)
  1155. {
  1156. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1157. u8 frev, crev;
  1158. u16 data_offset, size;
  1159. union voltage_object_info *voltage_info;
  1160. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1161. &frev, &crev, &data_offset)) {
  1162. voltage_info = (union voltage_object_info *)
  1163. (adev->mode_info.atom_context->bios + data_offset);
  1164. switch (frev) {
  1165. case 3:
  1166. switch (crev) {
  1167. case 1:
  1168. if (amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1169. voltage_type, voltage_mode))
  1170. return true;
  1171. break;
  1172. default:
  1173. DRM_ERROR("unknown voltage object table\n");
  1174. return false;
  1175. }
  1176. break;
  1177. default:
  1178. DRM_ERROR("unknown voltage object table\n");
  1179. return false;
  1180. }
  1181. }
  1182. return false;
  1183. }
  1184. int amdgpu_atombios_get_voltage_table(struct amdgpu_device *adev,
  1185. u8 voltage_type, u8 voltage_mode,
  1186. struct atom_voltage_table *voltage_table)
  1187. {
  1188. int index = GetIndexIntoMasterTable(DATA, VoltageObjectInfo);
  1189. u8 frev, crev;
  1190. u16 data_offset, size;
  1191. int i;
  1192. union voltage_object_info *voltage_info;
  1193. union voltage_object *voltage_object = NULL;
  1194. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1195. &frev, &crev, &data_offset)) {
  1196. voltage_info = (union voltage_object_info *)
  1197. (adev->mode_info.atom_context->bios + data_offset);
  1198. switch (frev) {
  1199. case 3:
  1200. switch (crev) {
  1201. case 1:
  1202. voltage_object = (union voltage_object *)
  1203. amdgpu_atombios_lookup_voltage_object_v3(&voltage_info->v3,
  1204. voltage_type, voltage_mode);
  1205. if (voltage_object) {
  1206. ATOM_GPIO_VOLTAGE_OBJECT_V3 *gpio =
  1207. &voltage_object->v3.asGpioVoltageObj;
  1208. VOLTAGE_LUT_ENTRY_V2 *lut;
  1209. if (gpio->ucGpioEntryNum > MAX_VOLTAGE_ENTRIES)
  1210. return -EINVAL;
  1211. lut = &gpio->asVolGpioLut[0];
  1212. for (i = 0; i < gpio->ucGpioEntryNum; i++) {
  1213. voltage_table->entries[i].value =
  1214. le16_to_cpu(lut->usVoltageValue);
  1215. voltage_table->entries[i].smio_low =
  1216. le32_to_cpu(lut->ulVoltageId);
  1217. lut = (VOLTAGE_LUT_ENTRY_V2 *)
  1218. ((u8 *)lut + sizeof(VOLTAGE_LUT_ENTRY_V2));
  1219. }
  1220. voltage_table->mask_low = le32_to_cpu(gpio->ulGpioMaskVal);
  1221. voltage_table->count = gpio->ucGpioEntryNum;
  1222. voltage_table->phase_delay = gpio->ucPhaseDelay;
  1223. return 0;
  1224. }
  1225. break;
  1226. default:
  1227. DRM_ERROR("unknown voltage object table\n");
  1228. return -EINVAL;
  1229. }
  1230. break;
  1231. default:
  1232. DRM_ERROR("unknown voltage object table\n");
  1233. return -EINVAL;
  1234. }
  1235. }
  1236. return -EINVAL;
  1237. }
  1238. union vram_info {
  1239. struct _ATOM_VRAM_INFO_V3 v1_3;
  1240. struct _ATOM_VRAM_INFO_V4 v1_4;
  1241. struct _ATOM_VRAM_INFO_HEADER_V2_1 v2_1;
  1242. };
  1243. #define MEM_ID_MASK 0xff000000
  1244. #define MEM_ID_SHIFT 24
  1245. #define CLOCK_RANGE_MASK 0x00ffffff
  1246. #define CLOCK_RANGE_SHIFT 0
  1247. #define LOW_NIBBLE_MASK 0xf
  1248. #define DATA_EQU_PREV 0
  1249. #define DATA_FROM_TABLE 4
  1250. int amdgpu_atombios_init_mc_reg_table(struct amdgpu_device *adev,
  1251. u8 module_index,
  1252. struct atom_mc_reg_table *reg_table)
  1253. {
  1254. int index = GetIndexIntoMasterTable(DATA, VRAM_Info);
  1255. u8 frev, crev, num_entries, t_mem_id, num_ranges = 0;
  1256. u32 i = 0, j;
  1257. u16 data_offset, size;
  1258. union vram_info *vram_info;
  1259. memset(reg_table, 0, sizeof(struct atom_mc_reg_table));
  1260. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, &size,
  1261. &frev, &crev, &data_offset)) {
  1262. vram_info = (union vram_info *)
  1263. (adev->mode_info.atom_context->bios + data_offset);
  1264. switch (frev) {
  1265. case 1:
  1266. DRM_ERROR("old table version %d, %d\n", frev, crev);
  1267. return -EINVAL;
  1268. case 2:
  1269. switch (crev) {
  1270. case 1:
  1271. if (module_index < vram_info->v2_1.ucNumOfVRAMModule) {
  1272. ATOM_INIT_REG_BLOCK *reg_block =
  1273. (ATOM_INIT_REG_BLOCK *)
  1274. ((u8 *)vram_info + le16_to_cpu(vram_info->v2_1.usMemClkPatchTblOffset));
  1275. ATOM_MEMORY_SETTING_DATA_BLOCK *reg_data =
  1276. (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1277. ((u8 *)reg_block + (2 * sizeof(u16)) +
  1278. le16_to_cpu(reg_block->usRegIndexTblSize));
  1279. ATOM_INIT_REG_INDEX_FORMAT *format = &reg_block->asRegIndexBuf[0];
  1280. num_entries = (u8)((le16_to_cpu(reg_block->usRegIndexTblSize)) /
  1281. sizeof(ATOM_INIT_REG_INDEX_FORMAT)) - 1;
  1282. if (num_entries > VBIOS_MC_REGISTER_ARRAY_SIZE)
  1283. return -EINVAL;
  1284. while (i < num_entries) {
  1285. if (format->ucPreRegDataLength & ACCESS_PLACEHOLDER)
  1286. break;
  1287. reg_table->mc_reg_address[i].s1 =
  1288. (u16)(le16_to_cpu(format->usRegIndex));
  1289. reg_table->mc_reg_address[i].pre_reg_data =
  1290. (u8)(format->ucPreRegDataLength);
  1291. i++;
  1292. format = (ATOM_INIT_REG_INDEX_FORMAT *)
  1293. ((u8 *)format + sizeof(ATOM_INIT_REG_INDEX_FORMAT));
  1294. }
  1295. reg_table->last = i;
  1296. while ((le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK) &&
  1297. (num_ranges < VBIOS_MAX_AC_TIMING_ENTRIES)) {
  1298. t_mem_id = (u8)((le32_to_cpu(*(u32 *)reg_data) & MEM_ID_MASK)
  1299. >> MEM_ID_SHIFT);
  1300. if (module_index == t_mem_id) {
  1301. reg_table->mc_reg_table_entry[num_ranges].mclk_max =
  1302. (u32)((le32_to_cpu(*(u32 *)reg_data) & CLOCK_RANGE_MASK)
  1303. >> CLOCK_RANGE_SHIFT);
  1304. for (i = 0, j = 1; i < reg_table->last; i++) {
  1305. if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_FROM_TABLE) {
  1306. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1307. (u32)le32_to_cpu(*((u32 *)reg_data + j));
  1308. j++;
  1309. } else if ((reg_table->mc_reg_address[i].pre_reg_data & LOW_NIBBLE_MASK) == DATA_EQU_PREV) {
  1310. reg_table->mc_reg_table_entry[num_ranges].mc_data[i] =
  1311. reg_table->mc_reg_table_entry[num_ranges].mc_data[i - 1];
  1312. }
  1313. }
  1314. num_ranges++;
  1315. }
  1316. reg_data = (ATOM_MEMORY_SETTING_DATA_BLOCK *)
  1317. ((u8 *)reg_data + le16_to_cpu(reg_block->usRegDataBlkSize));
  1318. }
  1319. if (le32_to_cpu(*(u32 *)reg_data) != END_OF_REG_DATA_BLOCK)
  1320. return -EINVAL;
  1321. reg_table->num_entries = num_ranges;
  1322. } else
  1323. return -EINVAL;
  1324. break;
  1325. default:
  1326. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1327. return -EINVAL;
  1328. }
  1329. break;
  1330. default:
  1331. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1332. return -EINVAL;
  1333. }
  1334. return 0;
  1335. }
  1336. return -EINVAL;
  1337. }
  1338. void amdgpu_atombios_scratch_regs_lock(struct amdgpu_device *adev, bool lock)
  1339. {
  1340. uint32_t bios_6_scratch;
  1341. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1342. if (lock) {
  1343. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  1344. bios_6_scratch &= ~ATOM_S6_ACC_MODE;
  1345. } else {
  1346. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  1347. bios_6_scratch |= ATOM_S6_ACC_MODE;
  1348. }
  1349. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1350. }
  1351. void amdgpu_atombios_scratch_regs_init(struct amdgpu_device *adev)
  1352. {
  1353. uint32_t bios_2_scratch, bios_6_scratch;
  1354. bios_2_scratch = RREG32(mmBIOS_SCRATCH_2);
  1355. bios_6_scratch = RREG32(mmBIOS_SCRATCH_6);
  1356. /* let the bios control the backlight */
  1357. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  1358. /* tell the bios not to handle mode switching */
  1359. bios_6_scratch |= ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH;
  1360. /* clear the vbios dpms state */
  1361. bios_2_scratch &= ~ATOM_S2_DEVICE_DPMS_STATE;
  1362. WREG32(mmBIOS_SCRATCH_2, bios_2_scratch);
  1363. WREG32(mmBIOS_SCRATCH_6, bios_6_scratch);
  1364. }
  1365. void amdgpu_atombios_scratch_regs_save(struct amdgpu_device *adev)
  1366. {
  1367. int i;
  1368. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1369. adev->bios_scratch[i] = RREG32(mmBIOS_SCRATCH_0 + i);
  1370. }
  1371. void amdgpu_atombios_scratch_regs_restore(struct amdgpu_device *adev)
  1372. {
  1373. int i;
  1374. for (i = 0; i < AMDGPU_BIOS_NUM_SCRATCH; i++)
  1375. WREG32(mmBIOS_SCRATCH_0 + i, adev->bios_scratch[i]);
  1376. }
  1377. /* Atom needs data in little endian format
  1378. * so swap as appropriate when copying data to
  1379. * or from atom. Note that atom operates on
  1380. * dw units.
  1381. */
  1382. void amdgpu_atombios_copy_swap(u8 *dst, u8 *src, u8 num_bytes, bool to_le)
  1383. {
  1384. #ifdef __BIG_ENDIAN
  1385. u8 src_tmp[20], dst_tmp[20]; /* used for byteswapping */
  1386. u32 *dst32, *src32;
  1387. int i;
  1388. memcpy(src_tmp, src, num_bytes);
  1389. src32 = (u32 *)src_tmp;
  1390. dst32 = (u32 *)dst_tmp;
  1391. if (to_le) {
  1392. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1393. dst32[i] = cpu_to_le32(src32[i]);
  1394. memcpy(dst, dst_tmp, num_bytes);
  1395. } else {
  1396. u8 dws = num_bytes & ~3;
  1397. for (i = 0; i < ((num_bytes + 3) / 4); i++)
  1398. dst32[i] = le32_to_cpu(src32[i]);
  1399. memcpy(dst, dst_tmp, dws);
  1400. if (num_bytes % 4) {
  1401. for (i = 0; i < (num_bytes % 4); i++)
  1402. dst[dws+i] = dst_tmp[dws+i];
  1403. }
  1404. }
  1405. #else
  1406. memcpy(dst, src, num_bytes);
  1407. #endif
  1408. }