atomfirmware.h 103 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846
  1. /****************************************************************************\
  2. *
  3. * File Name atomfirmware.h
  4. * Project This is an interface header file between atombios and OS GPU drivers for SoC15 products
  5. *
  6. * Description header file of general definitions for OS nd pre-OS video drivers
  7. *
  8. * Copyright 2014 Advanced Micro Devices, Inc.
  9. *
  10. * Permission is hereby granted, free of charge, to any person obtaining a copy of this software
  11. * and associated documentation files (the "Software"), to deal in the Software without restriction,
  12. * including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense,
  13. * and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so,
  14. * subject to the following conditions:
  15. *
  16. * The above copyright notice and this permission notice shall be included in all copies or substantial
  17. * portions of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  20. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  21. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  22. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  23. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  24. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  25. * OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. \****************************************************************************/
  28. /*IMPORTANT NOTES
  29. * If a change in VBIOS/Driver/Tool's interface is only needed for SoC15 and forward products, then the change is only needed in this atomfirmware.h header file.
  30. * If a change in VBIOS/Driver/Tool's interface is only needed for pre-SoC15 products, then the change is only needed in atombios.h header file.
  31. * If a change is needed for both pre and post SoC15 products, then the change has to be made separately and might be differently in both atomfirmware.h and atombios.h.
  32. */
  33. #ifndef _ATOMFIRMWARE_H_
  34. #define _ATOMFIRMWARE_H_
  35. enum atom_bios_header_version_def{
  36. ATOM_MAJOR_VERSION =0x0003,
  37. ATOM_MINOR_VERSION =0x0003,
  38. };
  39. #ifdef _H2INC
  40. #ifndef uint32_t
  41. typedef unsigned long uint32_t;
  42. #endif
  43. #ifndef uint16_t
  44. typedef unsigned short uint16_t;
  45. #endif
  46. #ifndef uint8_t
  47. typedef unsigned char uint8_t;
  48. #endif
  49. #endif
  50. enum atom_crtc_def{
  51. ATOM_CRTC1 =0,
  52. ATOM_CRTC2 =1,
  53. ATOM_CRTC3 =2,
  54. ATOM_CRTC4 =3,
  55. ATOM_CRTC5 =4,
  56. ATOM_CRTC6 =5,
  57. ATOM_CRTC_INVALID =0xff,
  58. };
  59. enum atom_ppll_def{
  60. ATOM_PPLL0 =2,
  61. ATOM_GCK_DFS =8,
  62. ATOM_FCH_CLK =9,
  63. ATOM_DP_DTO =11,
  64. ATOM_COMBOPHY_PLL0 =20,
  65. ATOM_COMBOPHY_PLL1 =21,
  66. ATOM_COMBOPHY_PLL2 =22,
  67. ATOM_COMBOPHY_PLL3 =23,
  68. ATOM_COMBOPHY_PLL4 =24,
  69. ATOM_COMBOPHY_PLL5 =25,
  70. ATOM_PPLL_INVALID =0xff,
  71. };
  72. // define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSel
  73. enum atom_dig_def{
  74. ASIC_INT_DIG1_ENCODER_ID =0x03,
  75. ASIC_INT_DIG2_ENCODER_ID =0x09,
  76. ASIC_INT_DIG3_ENCODER_ID =0x0a,
  77. ASIC_INT_DIG4_ENCODER_ID =0x0b,
  78. ASIC_INT_DIG5_ENCODER_ID =0x0c,
  79. ASIC_INT_DIG6_ENCODER_ID =0x0d,
  80. ASIC_INT_DIG7_ENCODER_ID =0x0e,
  81. };
  82. //ucEncoderMode
  83. enum atom_encode_mode_def
  84. {
  85. ATOM_ENCODER_MODE_DP =0,
  86. ATOM_ENCODER_MODE_DP_SST =0,
  87. ATOM_ENCODER_MODE_LVDS =1,
  88. ATOM_ENCODER_MODE_DVI =2,
  89. ATOM_ENCODER_MODE_HDMI =3,
  90. ATOM_ENCODER_MODE_DP_AUDIO =5,
  91. ATOM_ENCODER_MODE_DP_MST =5,
  92. ATOM_ENCODER_MODE_CRT =15,
  93. ATOM_ENCODER_MODE_DVO =16,
  94. };
  95. enum atom_encoder_refclk_src_def{
  96. ENCODER_REFCLK_SRC_P1PLL =0,
  97. ENCODER_REFCLK_SRC_P2PLL =1,
  98. ENCODER_REFCLK_SRC_P3PLL =2,
  99. ENCODER_REFCLK_SRC_EXTCLK =3,
  100. ENCODER_REFCLK_SRC_INVALID =0xff,
  101. };
  102. enum atom_scaler_def{
  103. ATOM_SCALER_DISABLE =0, /*scaler bypass mode, auto-center & no replication*/
  104. ATOM_SCALER_CENTER =1, //For Fudo, it's bypass and auto-center & auto replication
  105. ATOM_SCALER_EXPANSION =2, /*scaler expansion by 2 tap alpha blending mode*/
  106. };
  107. enum atom_operation_def{
  108. ATOM_DISABLE = 0,
  109. ATOM_ENABLE = 1,
  110. ATOM_INIT = 7,
  111. ATOM_GET_STATUS = 8,
  112. };
  113. enum atom_embedded_display_op_def{
  114. ATOM_LCD_BL_OFF = 2,
  115. ATOM_LCD_BL_OM = 3,
  116. ATOM_LCD_BL_BRIGHTNESS_CONTROL = 4,
  117. ATOM_LCD_SELFTEST_START = 5,
  118. ATOM_LCD_SELFTEST_STOP = 6,
  119. };
  120. enum atom_spread_spectrum_mode{
  121. ATOM_SS_CENTER_OR_DOWN_MODE_MASK = 0x01,
  122. ATOM_SS_DOWN_SPREAD_MODE = 0x00,
  123. ATOM_SS_CENTRE_SPREAD_MODE = 0x01,
  124. ATOM_INT_OR_EXT_SS_MASK = 0x02,
  125. ATOM_INTERNAL_SS_MASK = 0x00,
  126. ATOM_EXTERNAL_SS_MASK = 0x02,
  127. };
  128. /* define panel bit per color */
  129. enum atom_panel_bit_per_color{
  130. PANEL_BPC_UNDEFINE =0x00,
  131. PANEL_6BIT_PER_COLOR =0x01,
  132. PANEL_8BIT_PER_COLOR =0x02,
  133. PANEL_10BIT_PER_COLOR =0x03,
  134. PANEL_12BIT_PER_COLOR =0x04,
  135. PANEL_16BIT_PER_COLOR =0x05,
  136. };
  137. //ucVoltageType
  138. enum atom_voltage_type
  139. {
  140. VOLTAGE_TYPE_VDDC = 1,
  141. VOLTAGE_TYPE_MVDDC = 2,
  142. VOLTAGE_TYPE_MVDDQ = 3,
  143. VOLTAGE_TYPE_VDDCI = 4,
  144. VOLTAGE_TYPE_VDDGFX = 5,
  145. VOLTAGE_TYPE_PCC = 6,
  146. VOLTAGE_TYPE_MVPP = 7,
  147. VOLTAGE_TYPE_LEDDPM = 8,
  148. VOLTAGE_TYPE_PCC_MVDD = 9,
  149. VOLTAGE_TYPE_PCIE_VDDC = 10,
  150. VOLTAGE_TYPE_PCIE_VDDR = 11,
  151. VOLTAGE_TYPE_GENERIC_I2C_1 = 0x11,
  152. VOLTAGE_TYPE_GENERIC_I2C_2 = 0x12,
  153. VOLTAGE_TYPE_GENERIC_I2C_3 = 0x13,
  154. VOLTAGE_TYPE_GENERIC_I2C_4 = 0x14,
  155. VOLTAGE_TYPE_GENERIC_I2C_5 = 0x15,
  156. VOLTAGE_TYPE_GENERIC_I2C_6 = 0x16,
  157. VOLTAGE_TYPE_GENERIC_I2C_7 = 0x17,
  158. VOLTAGE_TYPE_GENERIC_I2C_8 = 0x18,
  159. VOLTAGE_TYPE_GENERIC_I2C_9 = 0x19,
  160. VOLTAGE_TYPE_GENERIC_I2C_10 = 0x1A,
  161. };
  162. enum atom_dgpu_vram_type{
  163. ATOM_DGPU_VRAM_TYPE_GDDR5 = 0x50,
  164. ATOM_DGPU_VRAM_TYPE_HBM2 = 0x60,
  165. };
  166. enum atom_dp_vs_preemph_def{
  167. DP_VS_LEVEL0_PREEMPH_LEVEL0 = 0x00,
  168. DP_VS_LEVEL1_PREEMPH_LEVEL0 = 0x01,
  169. DP_VS_LEVEL2_PREEMPH_LEVEL0 = 0x02,
  170. DP_VS_LEVEL3_PREEMPH_LEVEL0 = 0x03,
  171. DP_VS_LEVEL0_PREEMPH_LEVEL1 = 0x08,
  172. DP_VS_LEVEL1_PREEMPH_LEVEL1 = 0x09,
  173. DP_VS_LEVEL2_PREEMPH_LEVEL1 = 0x0a,
  174. DP_VS_LEVEL0_PREEMPH_LEVEL2 = 0x10,
  175. DP_VS_LEVEL1_PREEMPH_LEVEL2 = 0x11,
  176. DP_VS_LEVEL0_PREEMPH_LEVEL3 = 0x18,
  177. };
  178. /*
  179. enum atom_string_def{
  180. asic_bus_type_pcie_string = "PCI_EXPRESS",
  181. atom_fire_gl_string = "FGL",
  182. atom_bios_string = "ATOM"
  183. };
  184. */
  185. #pragma pack(1) /* BIOS data must use byte aligment*/
  186. enum atombios_image_offset{
  187. OFFSET_TO_ATOM_ROM_HEADER_POINTER =0x00000048,
  188. OFFSET_TO_ATOM_ROM_IMAGE_SIZE =0x00000002,
  189. OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE =0x94,
  190. MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE =20, /*including the terminator 0x0!*/
  191. OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS =0x2f,
  192. OFFSET_TO_GET_ATOMBIOS_STRING_START =0x6e,
  193. };
  194. /****************************************************************************
  195. * Common header for all tables (Data table, Command function).
  196. * Every table pointed in _ATOM_MASTER_DATA_TABLE has this common header.
  197. * And the pointer actually points to this header.
  198. ****************************************************************************/
  199. struct atom_common_table_header
  200. {
  201. uint16_t structuresize;
  202. uint8_t format_revision; //mainly used for a hw function, when the parser is not backward compatible
  203. uint8_t content_revision; //change it when a data table has a structure change, or a hw function has a input/output parameter change
  204. };
  205. /****************************************************************************
  206. * Structure stores the ROM header.
  207. ****************************************************************************/
  208. struct atom_rom_header_v2_2
  209. {
  210. struct atom_common_table_header table_header;
  211. uint8_t atom_bios_string[4]; //enum atom_string_def atom_bios_string; //Signature to distinguish between Atombios and non-atombios,
  212. uint16_t bios_segment_address;
  213. uint16_t protectedmodeoffset;
  214. uint16_t configfilenameoffset;
  215. uint16_t crc_block_offset;
  216. uint16_t vbios_bootupmessageoffset;
  217. uint16_t int10_offset;
  218. uint16_t pcibusdevinitcode;
  219. uint16_t iobaseaddress;
  220. uint16_t subsystem_vendor_id;
  221. uint16_t subsystem_id;
  222. uint16_t pci_info_offset;
  223. uint16_t masterhwfunction_offset; //Offest for SW to get all command function offsets, Don't change the position
  224. uint16_t masterdatatable_offset; //Offest for SW to get all data table offsets, Don't change the position
  225. uint16_t reserved;
  226. uint32_t pspdirtableoffset;
  227. };
  228. /*==============================hw function portion======================================================================*/
  229. /****************************************************************************
  230. * Structures used in Command.mtb, each function name is not given here since those function could change from time to time
  231. * The real functionality of each function is associated with the parameter structure version when defined
  232. * For all internal cmd function definitions, please reference to atomstruct.h
  233. ****************************************************************************/
  234. struct atom_master_list_of_command_functions_v2_1{
  235. uint16_t asic_init; //Function
  236. uint16_t cmd_function1; //used as an internal one
  237. uint16_t cmd_function2; //used as an internal one
  238. uint16_t cmd_function3; //used as an internal one
  239. uint16_t digxencodercontrol; //Function
  240. uint16_t cmd_function5; //used as an internal one
  241. uint16_t cmd_function6; //used as an internal one
  242. uint16_t cmd_function7; //used as an internal one
  243. uint16_t cmd_function8; //used as an internal one
  244. uint16_t cmd_function9; //used as an internal one
  245. uint16_t setengineclock; //Function
  246. uint16_t setmemoryclock; //Function
  247. uint16_t setpixelclock; //Function
  248. uint16_t enabledisppowergating; //Function
  249. uint16_t cmd_function14; //used as an internal one
  250. uint16_t cmd_function15; //used as an internal one
  251. uint16_t cmd_function16; //used as an internal one
  252. uint16_t cmd_function17; //used as an internal one
  253. uint16_t cmd_function18; //used as an internal one
  254. uint16_t cmd_function19; //used as an internal one
  255. uint16_t cmd_function20; //used as an internal one
  256. uint16_t cmd_function21; //used as an internal one
  257. uint16_t cmd_function22; //used as an internal one
  258. uint16_t cmd_function23; //used as an internal one
  259. uint16_t cmd_function24; //used as an internal one
  260. uint16_t cmd_function25; //used as an internal one
  261. uint16_t cmd_function26; //used as an internal one
  262. uint16_t cmd_function27; //used as an internal one
  263. uint16_t cmd_function28; //used as an internal one
  264. uint16_t cmd_function29; //used as an internal one
  265. uint16_t cmd_function30; //used as an internal one
  266. uint16_t cmd_function31; //used as an internal one
  267. uint16_t cmd_function32; //used as an internal one
  268. uint16_t cmd_function33; //used as an internal one
  269. uint16_t blankcrtc; //Function
  270. uint16_t enablecrtc; //Function
  271. uint16_t cmd_function36; //used as an internal one
  272. uint16_t cmd_function37; //used as an internal one
  273. uint16_t cmd_function38; //used as an internal one
  274. uint16_t cmd_function39; //used as an internal one
  275. uint16_t cmd_function40; //used as an internal one
  276. uint16_t getsmuclockinfo; //Function
  277. uint16_t selectcrtc_source; //Function
  278. uint16_t cmd_function43; //used as an internal one
  279. uint16_t cmd_function44; //used as an internal one
  280. uint16_t cmd_function45; //used as an internal one
  281. uint16_t setdceclock; //Function
  282. uint16_t getmemoryclock; //Function
  283. uint16_t getengineclock; //Function
  284. uint16_t setcrtc_usingdtdtiming; //Function
  285. uint16_t externalencodercontrol; //Function
  286. uint16_t cmd_function51; //used as an internal one
  287. uint16_t cmd_function52; //used as an internal one
  288. uint16_t cmd_function53; //used as an internal one
  289. uint16_t processi2cchanneltransaction;//Function
  290. uint16_t cmd_function55; //used as an internal one
  291. uint16_t cmd_function56; //used as an internal one
  292. uint16_t cmd_function57; //used as an internal one
  293. uint16_t cmd_function58; //used as an internal one
  294. uint16_t cmd_function59; //used as an internal one
  295. uint16_t computegpuclockparam; //Function
  296. uint16_t cmd_function61; //used as an internal one
  297. uint16_t cmd_function62; //used as an internal one
  298. uint16_t dynamicmemorysettings; //Function function
  299. uint16_t memorytraining; //Function function
  300. uint16_t cmd_function65; //used as an internal one
  301. uint16_t cmd_function66; //used as an internal one
  302. uint16_t setvoltage; //Function
  303. uint16_t cmd_function68; //used as an internal one
  304. uint16_t readefusevalue; //Function
  305. uint16_t cmd_function70; //used as an internal one
  306. uint16_t cmd_function71; //used as an internal one
  307. uint16_t cmd_function72; //used as an internal one
  308. uint16_t cmd_function73; //used as an internal one
  309. uint16_t cmd_function74; //used as an internal one
  310. uint16_t cmd_function75; //used as an internal one
  311. uint16_t dig1transmittercontrol; //Function
  312. uint16_t cmd_function77; //used as an internal one
  313. uint16_t processauxchanneltransaction;//Function
  314. uint16_t cmd_function79; //used as an internal one
  315. uint16_t getvoltageinfo; //Function
  316. };
  317. struct atom_master_command_function_v2_1
  318. {
  319. struct atom_common_table_header table_header;
  320. struct atom_master_list_of_command_functions_v2_1 listofcmdfunctions;
  321. };
  322. /****************************************************************************
  323. * Structures used in every command function
  324. ****************************************************************************/
  325. struct atom_function_attribute
  326. {
  327. uint16_t ws_in_bytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword),
  328. uint16_t ps_in_bytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword),
  329. uint16_t updated_by_util:1; //[15]=flag to indicate the function is updated by util
  330. };
  331. /****************************************************************************
  332. * Common header for all hw functions.
  333. * Every function pointed by _master_list_of_hw_function has this common header.
  334. * And the pointer actually points to this header.
  335. ****************************************************************************/
  336. struct atom_rom_hw_function_header
  337. {
  338. struct atom_common_table_header func_header;
  339. struct atom_function_attribute func_attrib;
  340. };
  341. /*==============================sw data table portion======================================================================*/
  342. /****************************************************************************
  343. * Structures used in data.mtb, each data table name is not given here since those data table could change from time to time
  344. * The real name of each table is given when its data structure version is defined
  345. ****************************************************************************/
  346. struct atom_master_list_of_data_tables_v2_1{
  347. uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/
  348. uint16_t multimedia_info;
  349. uint16_t smc_dpm_info;
  350. uint16_t sw_datatable3;
  351. uint16_t firmwareinfo; /* Shared by various SW components */
  352. uint16_t sw_datatable5;
  353. uint16_t lcd_info; /* Shared by various SW components */
  354. uint16_t sw_datatable7;
  355. uint16_t smu_info;
  356. uint16_t sw_datatable9;
  357. uint16_t sw_datatable10;
  358. uint16_t vram_usagebyfirmware; /* Shared by various SW components */
  359. uint16_t gpio_pin_lut; /* Shared by various SW components */
  360. uint16_t sw_datatable13;
  361. uint16_t gfx_info;
  362. uint16_t powerplayinfo; /* Shared by various SW components */
  363. uint16_t sw_datatable16;
  364. uint16_t sw_datatable17;
  365. uint16_t sw_datatable18;
  366. uint16_t sw_datatable19;
  367. uint16_t sw_datatable20;
  368. uint16_t sw_datatable21;
  369. uint16_t displayobjectinfo; /* Shared by various SW components */
  370. uint16_t indirectioaccess; /* used as an internal one */
  371. uint16_t umc_info; /* Shared by various SW components */
  372. uint16_t sw_datatable25;
  373. uint16_t sw_datatable26;
  374. uint16_t dce_info; /* Shared by various SW components */
  375. uint16_t vram_info; /* Shared by various SW components */
  376. uint16_t sw_datatable29;
  377. uint16_t integratedsysteminfo; /* Shared by various SW components */
  378. uint16_t asic_profiling_info; /* Shared by various SW components */
  379. uint16_t voltageobject_info; /* shared by various SW components */
  380. uint16_t sw_datatable33;
  381. uint16_t sw_datatable34;
  382. };
  383. struct atom_master_data_table_v2_1
  384. {
  385. struct atom_common_table_header table_header;
  386. struct atom_master_list_of_data_tables_v2_1 listOfdatatables;
  387. };
  388. struct atom_dtd_format
  389. {
  390. uint16_t pixclk;
  391. uint16_t h_active;
  392. uint16_t h_blanking_time;
  393. uint16_t v_active;
  394. uint16_t v_blanking_time;
  395. uint16_t h_sync_offset;
  396. uint16_t h_sync_width;
  397. uint16_t v_sync_offset;
  398. uint16_t v_syncwidth;
  399. uint16_t reserved;
  400. uint16_t reserved0;
  401. uint8_t h_border;
  402. uint8_t v_border;
  403. uint16_t miscinfo;
  404. uint8_t atom_mode_id;
  405. uint8_t refreshrate;
  406. };
  407. /* atom_dtd_format.modemiscinfo defintion */
  408. enum atom_dtd_format_modemiscinfo{
  409. ATOM_HSYNC_POLARITY = 0x0002,
  410. ATOM_VSYNC_POLARITY = 0x0004,
  411. ATOM_H_REPLICATIONBY2 = 0x0010,
  412. ATOM_V_REPLICATIONBY2 = 0x0020,
  413. ATOM_INTERLACE = 0x0080,
  414. ATOM_COMPOSITESYNC = 0x0040,
  415. };
  416. /* utilitypipeline
  417. * when format_revision==1 && content_revision==1, then this an info table for atomworks to use during debug session, no structure is associated with it.
  418. * the location of it can't change
  419. */
  420. /*
  421. ***************************************************************************
  422. Data Table firmwareinfo structure
  423. ***************************************************************************
  424. */
  425. struct atom_firmware_info_v3_1
  426. {
  427. struct atom_common_table_header table_header;
  428. uint32_t firmware_revision;
  429. uint32_t bootup_sclk_in10khz;
  430. uint32_t bootup_mclk_in10khz;
  431. uint32_t firmware_capability; // enum atombios_firmware_capability
  432. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  433. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  434. uint16_t bootup_vddc_mv;
  435. uint16_t bootup_vddci_mv;
  436. uint16_t bootup_mvddc_mv;
  437. uint16_t bootup_vddgfx_mv;
  438. uint8_t mem_module_id;
  439. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  440. uint8_t reserved1[2];
  441. uint32_t mc_baseaddr_high;
  442. uint32_t mc_baseaddr_low;
  443. uint32_t reserved2[6];
  444. };
  445. /* Total 32bit cap indication */
  446. enum atombios_firmware_capability
  447. {
  448. ATOM_FIRMWARE_CAP_FIRMWARE_POSTED = 0x00000001,
  449. ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION = 0x00000002,
  450. ATOM_FIRMWARE_CAP_WMI_SUPPORT = 0x00000040,
  451. };
  452. enum atom_cooling_solution_id{
  453. AIR_COOLING = 0x00,
  454. LIQUID_COOLING = 0x01
  455. };
  456. struct atom_firmware_info_v3_2 {
  457. struct atom_common_table_header table_header;
  458. uint32_t firmware_revision;
  459. uint32_t bootup_sclk_in10khz;
  460. uint32_t bootup_mclk_in10khz;
  461. uint32_t firmware_capability; // enum atombios_firmware_capability
  462. uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */
  463. uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address
  464. uint16_t bootup_vddc_mv;
  465. uint16_t bootup_vddci_mv;
  466. uint16_t bootup_mvddc_mv;
  467. uint16_t bootup_vddgfx_mv;
  468. uint8_t mem_module_id;
  469. uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */
  470. uint8_t reserved1[2];
  471. uint32_t mc_baseaddr_high;
  472. uint32_t mc_baseaddr_low;
  473. uint8_t board_i2c_feature_id; // enum of atom_board_i2c_feature_id_def
  474. uint8_t board_i2c_feature_gpio_id; // i2c id find in gpio_lut data table gpio_id
  475. uint8_t board_i2c_feature_slave_addr;
  476. uint8_t reserved3;
  477. uint16_t bootup_mvddq_mv;
  478. uint16_t bootup_mvpp_mv;
  479. uint32_t zfbstartaddrin16mb;
  480. uint32_t reserved2[3];
  481. };
  482. /*
  483. ***************************************************************************
  484. Data Table lcd_info structure
  485. ***************************************************************************
  486. */
  487. struct lcd_info_v2_1
  488. {
  489. struct atom_common_table_header table_header;
  490. struct atom_dtd_format lcd_timing;
  491. uint16_t backlight_pwm;
  492. uint16_t special_handle_cap;
  493. uint16_t panel_misc;
  494. uint16_t lvds_max_slink_pclk;
  495. uint16_t lvds_ss_percentage;
  496. uint16_t lvds_ss_rate_10hz;
  497. uint8_t pwr_on_digon_to_de; /*all pwr sequence numbers below are in uint of 4ms*/
  498. uint8_t pwr_on_de_to_vary_bl;
  499. uint8_t pwr_down_vary_bloff_to_de;
  500. uint8_t pwr_down_de_to_digoff;
  501. uint8_t pwr_off_delay;
  502. uint8_t pwr_on_vary_bl_to_blon;
  503. uint8_t pwr_down_bloff_to_vary_bloff;
  504. uint8_t panel_bpc;
  505. uint8_t dpcd_edp_config_cap;
  506. uint8_t dpcd_max_link_rate;
  507. uint8_t dpcd_max_lane_count;
  508. uint8_t dpcd_max_downspread;
  509. uint8_t min_allowed_bl_level;
  510. uint8_t max_allowed_bl_level;
  511. uint8_t bootup_bl_level;
  512. uint8_t dplvdsrxid;
  513. uint32_t reserved1[8];
  514. };
  515. /* lcd_info_v2_1.panel_misc defintion */
  516. enum atom_lcd_info_panel_misc{
  517. ATOM_PANEL_MISC_FPDI =0x0002,
  518. };
  519. //uceDPToLVDSRxId
  520. enum atom_lcd_info_dptolvds_rx_id
  521. {
  522. eDP_TO_LVDS_RX_DISABLE = 0x00, // no eDP->LVDS translator chip
  523. eDP_TO_LVDS_COMMON_ID = 0x01, // common eDP->LVDS translator chip without AMD SW init
  524. eDP_TO_LVDS_REALTEK_ID = 0x02, // Realtek tansaltor which require AMD SW init
  525. };
  526. /*
  527. ***************************************************************************
  528. Data Table gpio_pin_lut structure
  529. ***************************************************************************
  530. */
  531. struct atom_gpio_pin_assignment
  532. {
  533. uint32_t data_a_reg_index;
  534. uint8_t gpio_bitshift;
  535. uint8_t gpio_mask_bitshift;
  536. uint8_t gpio_id;
  537. uint8_t reserved;
  538. };
  539. /* atom_gpio_pin_assignment.gpio_id definition */
  540. enum atom_gpio_pin_assignment_gpio_id {
  541. I2C_HW_LANE_MUX =0x0f, /* only valid when bit7=1 */
  542. I2C_HW_ENGINE_ID_MASK =0x70, /* only valid when bit7=1 */
  543. I2C_HW_CAP =0x80, /*only when the I2C_HW_CAP is set, the pin ID is assigned to an I2C pin pair, otherwise, it's an generic GPIO pin */
  544. /* gpio_id pre-define id for multiple usage */
  545. /* GPIO use to control PCIE_VDDC in certain SLT board */
  546. PCIE_VDDC_CONTROL_GPIO_PINID = 56,
  547. /* if PP_AC_DC_SWITCH_GPIO_PINID in Gpio_Pin_LutTable, AC/DC swithing feature is enable */
  548. PP_AC_DC_SWITCH_GPIO_PINID = 60,
  549. /* VDDC_REGULATOR_VRHOT_GPIO_PINID in Gpio_Pin_LutTable, VRHot feature is enable */
  550. VDDC_VRHOT_GPIO_PINID = 61,
  551. /*if VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled */
  552. VDDC_PCC_GPIO_PINID = 62,
  553. /* Only used on certain SLT/PA board to allow utility to cut Efuse. */
  554. EFUSE_CUT_ENABLE_GPIO_PINID = 63,
  555. /* ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= */
  556. DRAM_SELF_REFRESH_GPIO_PINID = 64,
  557. /* Thermal interrupt output->system thermal chip GPIO pin */
  558. THERMAL_INT_OUTPUT_GPIO_PINID =65,
  559. };
  560. struct atom_gpio_pin_lut_v2_1
  561. {
  562. struct atom_common_table_header table_header;
  563. /*the real number of this included in the structure is calcualted by using the (whole structure size - the header size)/size of atom_gpio_pin_lut */
  564. struct atom_gpio_pin_assignment gpio_pin[8];
  565. };
  566. /*
  567. ***************************************************************************
  568. Data Table vram_usagebyfirmware structure
  569. ***************************************************************************
  570. */
  571. struct vram_usagebyfirmware_v2_1
  572. {
  573. struct atom_common_table_header table_header;
  574. uint32_t start_address_in_kb;
  575. uint16_t used_by_firmware_in_kb;
  576. uint16_t used_by_driver_in_kb;
  577. };
  578. /*
  579. ***************************************************************************
  580. Data Table displayobjectinfo structure
  581. ***************************************************************************
  582. */
  583. enum atom_object_record_type_id
  584. {
  585. ATOM_I2C_RECORD_TYPE =1,
  586. ATOM_HPD_INT_RECORD_TYPE =2,
  587. ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE =9,
  588. ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE =16,
  589. ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE =17,
  590. ATOM_ENCODER_CAP_RECORD_TYPE=20,
  591. ATOM_BRACKET_LAYOUT_RECORD_TYPE=21,
  592. ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE=22,
  593. ATOM_RECORD_END_TYPE =0xFF,
  594. };
  595. struct atom_common_record_header
  596. {
  597. uint8_t record_type; //An emun to indicate the record type
  598. uint8_t record_size; //The size of the whole record in byte
  599. };
  600. struct atom_i2c_record
  601. {
  602. struct atom_common_record_header record_header; //record_type = ATOM_I2C_RECORD_TYPE
  603. uint8_t i2c_id;
  604. uint8_t i2c_slave_addr; //The slave address, it's 0 when the record is attached to connector for DDC
  605. };
  606. struct atom_hpd_int_record
  607. {
  608. struct atom_common_record_header record_header; //record_type = ATOM_HPD_INT_RECORD_TYPE
  609. uint8_t pin_id; //Corresponding block in GPIO_PIN_INFO table gives the pin info
  610. uint8_t plugin_pin_state;
  611. };
  612. // Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap
  613. enum atom_encoder_caps_def
  614. {
  615. ATOM_ENCODER_CAP_RECORD_HBR2 =0x01, // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN
  616. ATOM_ENCODER_CAP_RECORD_MST_EN =0x01, // from SI, this bit means DP MST is enable or not.
  617. ATOM_ENCODER_CAP_RECORD_HBR2_EN =0x02, // DP1.2 HBR2 setting is qualified and HBR2 can be enabled
  618. ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN =0x04, // HDMI2.0 6Gbps enable or not.
  619. ATOM_ENCODER_CAP_RECORD_HBR3_EN =0x08, // DP1.3 HBR3 is supported by board.
  620. };
  621. struct atom_encoder_caps_record
  622. {
  623. struct atom_common_record_header record_header; //record_type = ATOM_ENCODER_CAP_RECORD_TYPE
  624. uint32_t encodercaps;
  625. };
  626. enum atom_connector_caps_def
  627. {
  628. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY = 0x01, //a cap bit to indicate that this non-embedded display connector is an internal display
  629. ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY_BL = 0x02, //a cap bit to indicate that this internal display requires BL control from GPU, refers to lcd_info for BL PWM freq
  630. };
  631. struct atom_disp_connector_caps_record
  632. {
  633. struct atom_common_record_header record_header;
  634. uint32_t connectcaps;
  635. };
  636. //The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually
  637. struct atom_gpio_pin_control_pair
  638. {
  639. uint8_t gpio_id; // GPIO_ID, find the corresponding ID in GPIO_LUT table
  640. uint8_t gpio_pinstate; // Pin state showing how to set-up the pin
  641. };
  642. struct atom_object_gpio_cntl_record
  643. {
  644. struct atom_common_record_header record_header;
  645. uint8_t flag; // Future expnadibility
  646. uint8_t number_of_pins; // Number of GPIO pins used to control the object
  647. struct atom_gpio_pin_control_pair gpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins
  648. };
  649. //Definitions for GPIO pin state
  650. enum atom_gpio_pin_control_pinstate_def
  651. {
  652. GPIO_PIN_TYPE_INPUT = 0x00,
  653. GPIO_PIN_TYPE_OUTPUT = 0x10,
  654. GPIO_PIN_TYPE_HW_CONTROL = 0x20,
  655. //For GPIO_PIN_TYPE_OUTPUT the following is defined
  656. GPIO_PIN_OUTPUT_STATE_MASK = 0x01,
  657. GPIO_PIN_OUTPUT_STATE_SHIFT = 0,
  658. GPIO_PIN_STATE_ACTIVE_LOW = 0x0,
  659. GPIO_PIN_STATE_ACTIVE_HIGH = 0x1,
  660. };
  661. // Indexes to GPIO array in GLSync record
  662. // GLSync record is for Frame Lock/Gen Lock feature.
  663. enum atom_glsync_record_gpio_index_def
  664. {
  665. ATOM_GPIO_INDEX_GLSYNC_REFCLK = 0,
  666. ATOM_GPIO_INDEX_GLSYNC_HSYNC = 1,
  667. ATOM_GPIO_INDEX_GLSYNC_VSYNC = 2,
  668. ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ = 3,
  669. ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT = 4,
  670. ATOM_GPIO_INDEX_GLSYNC_INTERRUPT = 5,
  671. ATOM_GPIO_INDEX_GLSYNC_V_RESET = 6,
  672. ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL = 7,
  673. ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL = 8,
  674. ATOM_GPIO_INDEX_GLSYNC_MAX = 9,
  675. };
  676. struct atom_connector_hpdpin_lut_record //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE
  677. {
  678. struct atom_common_record_header record_header;
  679. uint8_t hpd_pin_map[8];
  680. };
  681. struct atom_connector_auxddc_lut_record //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE
  682. {
  683. struct atom_common_record_header record_header;
  684. uint8_t aux_ddc_map[8];
  685. };
  686. struct atom_connector_forced_tmds_cap_record
  687. {
  688. struct atom_common_record_header record_header;
  689. // override TMDS capability on this connector when it operate in TMDS mode. usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5
  690. uint8_t maxtmdsclkrate_in2_5mhz;
  691. uint8_t reserved;
  692. };
  693. struct atom_connector_layout_info
  694. {
  695. uint16_t connectorobjid;
  696. uint8_t connector_type;
  697. uint8_t position;
  698. };
  699. // define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size
  700. enum atom_connector_layout_info_connector_type_def
  701. {
  702. CONNECTOR_TYPE_DVI_D = 1,
  703. CONNECTOR_TYPE_HDMI = 4,
  704. CONNECTOR_TYPE_DISPLAY_PORT = 5,
  705. CONNECTOR_TYPE_MINI_DISPLAY_PORT = 6,
  706. };
  707. struct atom_bracket_layout_record
  708. {
  709. struct atom_common_record_header record_header;
  710. uint8_t bracketlen;
  711. uint8_t bracketwidth;
  712. uint8_t conn_num;
  713. uint8_t reserved;
  714. struct atom_connector_layout_info conn_info[1];
  715. };
  716. enum atom_display_device_tag_def{
  717. ATOM_DISPLAY_LCD1_SUPPORT = 0x0002, //an embedded display is either an LVDS or eDP signal type of display
  718. ATOM_DISPLAY_DFP1_SUPPORT = 0x0008,
  719. ATOM_DISPLAY_DFP2_SUPPORT = 0x0080,
  720. ATOM_DISPLAY_DFP3_SUPPORT = 0x0200,
  721. ATOM_DISPLAY_DFP4_SUPPORT = 0x0400,
  722. ATOM_DISPLAY_DFP5_SUPPORT = 0x0800,
  723. ATOM_DISPLAY_DFP6_SUPPORT = 0x0040,
  724. ATOM_DISPLAY_DFPx_SUPPORT = 0x0ec8,
  725. };
  726. struct atom_display_object_path_v2
  727. {
  728. uint16_t display_objid; //Connector Object ID or Misc Object ID
  729. uint16_t disp_recordoffset;
  730. uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or intenal encoder
  731. uint16_t extencoderobjid; //2nd encoder after the first encoder, from the connector point of view;
  732. uint16_t encoder_recordoffset;
  733. uint16_t extencoder_recordoffset;
  734. uint16_t device_tag; //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority, a path appears first
  735. uint8_t priority_id;
  736. uint8_t reserved;
  737. };
  738. struct display_object_info_table_v1_4
  739. {
  740. struct atom_common_table_header table_header;
  741. uint16_t supporteddevices;
  742. uint8_t number_of_path;
  743. uint8_t reserved;
  744. struct atom_display_object_path_v2 display_path[8]; //the real number of this included in the structure is calculated by using the (whole structure size - the header size- number_of_path)/size of atom_display_object_path
  745. };
  746. /*
  747. ***************************************************************************
  748. Data Table dce_info structure
  749. ***************************************************************************
  750. */
  751. struct atom_display_controller_info_v4_1
  752. {
  753. struct atom_common_table_header table_header;
  754. uint32_t display_caps;
  755. uint32_t bootup_dispclk_10khz;
  756. uint16_t dce_refclk_10khz;
  757. uint16_t i2c_engine_refclk_10khz;
  758. uint16_t dvi_ss_percentage; // in unit of 0.001%
  759. uint16_t dvi_ss_rate_10hz;
  760. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  761. uint16_t hdmi_ss_rate_10hz;
  762. uint16_t dp_ss_percentage; // in unit of 0.001%
  763. uint16_t dp_ss_rate_10hz;
  764. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  765. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  766. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  767. uint8_t ss_reserved;
  768. uint8_t hardcode_mode_num; // a hardcode mode number defined in StandardVESA_TimingTable when a CRT or DFP EDID is not available
  769. uint8_t reserved1[3];
  770. uint16_t dpphy_refclk_10khz;
  771. uint16_t reserved2;
  772. uint8_t dceip_min_ver;
  773. uint8_t dceip_max_ver;
  774. uint8_t max_disp_pipe_num;
  775. uint8_t max_vbios_active_disp_pipe_num;
  776. uint8_t max_ppll_num;
  777. uint8_t max_disp_phy_num;
  778. uint8_t max_aux_pairs;
  779. uint8_t remotedisplayconfig;
  780. uint8_t reserved3[8];
  781. };
  782. struct atom_display_controller_info_v4_2
  783. {
  784. struct atom_common_table_header table_header;
  785. uint32_t display_caps;
  786. uint32_t bootup_dispclk_10khz;
  787. uint16_t dce_refclk_10khz;
  788. uint16_t i2c_engine_refclk_10khz;
  789. uint16_t dvi_ss_percentage; // in unit of 0.001%
  790. uint16_t dvi_ss_rate_10hz;
  791. uint16_t hdmi_ss_percentage; // in unit of 0.001%
  792. uint16_t hdmi_ss_rate_10hz;
  793. uint16_t dp_ss_percentage; // in unit of 0.001%
  794. uint16_t dp_ss_rate_10hz;
  795. uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode
  796. uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode
  797. uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode
  798. uint8_t ss_reserved;
  799. uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available
  800. uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available
  801. uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  802. uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable
  803. uint16_t dpphy_refclk_10khz;
  804. uint16_t reserved2;
  805. uint8_t dcnip_min_ver;
  806. uint8_t dcnip_max_ver;
  807. uint8_t max_disp_pipe_num;
  808. uint8_t max_vbios_active_disp_pipe_num;
  809. uint8_t max_ppll_num;
  810. uint8_t max_disp_phy_num;
  811. uint8_t max_aux_pairs;
  812. uint8_t remotedisplayconfig;
  813. uint8_t reserved3[8];
  814. };
  815. enum dce_info_caps_def
  816. {
  817. // only for VBIOS
  818. DCE_INFO_CAPS_FORCE_DISPDEV_CONNECTED =0x02,
  819. // only for VBIOS
  820. DCE_INFO_CAPS_DISABLE_DFP_DP_HBR2 =0x04,
  821. // only for VBIOS
  822. DCE_INFO_CAPS_ENABLE_INTERLAC_TIMING =0x08,
  823. };
  824. /*
  825. ***************************************************************************
  826. Data Table ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO structure
  827. ***************************************************************************
  828. */
  829. struct atom_ext_display_path
  830. {
  831. uint16_t device_tag; //A bit vector to show what devices are supported
  832. uint16_t device_acpi_enum; //16bit device ACPI id.
  833. uint16_t connectorobjid; //A physical connector for displays to plug in, using object connector definitions
  834. uint8_t auxddclut_index; //An index into external AUX/DDC channel LUT
  835. uint8_t hpdlut_index; //An index into external HPD pin LUT
  836. uint16_t ext_encoder_objid; //external encoder object id
  837. uint8_t channelmapping; // if ucChannelMapping=0, using default one to one mapping
  838. uint8_t chpninvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted
  839. uint16_t caps;
  840. uint16_t reserved;
  841. };
  842. //usCaps
  843. enum ext_display_path_cap_def
  844. {
  845. EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE =0x0001,
  846. EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =0x0002,
  847. EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =0x007C,
  848. };
  849. struct atom_external_display_connection_info
  850. {
  851. struct atom_common_table_header table_header;
  852. uint8_t guid[16]; // a GUID is a 16 byte long string
  853. struct atom_ext_display_path path[7]; // total of fixed 7 entries.
  854. uint8_t checksum; // a simple Checksum of the sum of whole structure equal to 0x0.
  855. uint8_t stereopinid; // use for eDP panel
  856. uint8_t remotedisplayconfig;
  857. uint8_t edptolvdsrxid;
  858. uint8_t fixdpvoltageswing; // usCaps[1]=1, this indicate DP_LANE_SET value
  859. uint8_t reserved[3]; // for potential expansion
  860. };
  861. /*
  862. ***************************************************************************
  863. Data Table integratedsysteminfo structure
  864. ***************************************************************************
  865. */
  866. struct atom_camera_dphy_timing_param
  867. {
  868. uint8_t profile_id; // SENSOR_PROFILES
  869. uint32_t param;
  870. };
  871. struct atom_camera_dphy_elec_param
  872. {
  873. uint16_t param[3];
  874. };
  875. struct atom_camera_module_info
  876. {
  877. uint8_t module_id; // 0: Rear, 1: Front right of user, 2: Front left of user
  878. uint8_t module_name[8];
  879. struct atom_camera_dphy_timing_param timingparam[6]; // Exact number is under estimation and confirmation from sensor vendor
  880. };
  881. struct atom_camera_flashlight_info
  882. {
  883. uint8_t flashlight_id; // 0: Rear, 1: Front
  884. uint8_t name[8];
  885. };
  886. struct atom_camera_data
  887. {
  888. uint32_t versionCode;
  889. struct atom_camera_module_info cameraInfo[3]; // Assuming 3 camera sensors max
  890. struct atom_camera_flashlight_info flashInfo; // Assuming 1 flashlight max
  891. struct atom_camera_dphy_elec_param dphy_param;
  892. uint32_t crc_val; // CRC
  893. };
  894. struct atom_14nm_dpphy_dvihdmi_tuningset
  895. {
  896. uint32_t max_symclk_in10khz;
  897. uint8_t encoder_mode; //atom_encode_mode_def, =2: DVI, =3: HDMI mode
  898. uint8_t phy_sel; //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  899. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  900. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  901. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  902. uint8_t tx_driver_fifty_ohms; //COMMON_ZCALCODE_CTRL[21].tx_driver_fifty_ohms
  903. uint8_t deemph_sel; //MARGIN_DEEMPH_LANE0.DEEMPH_SEL
  904. };
  905. struct atom_14nm_dpphy_dp_setting{
  906. uint8_t dp_vs_pemph_level; //enum of atom_dp_vs_preemph_def
  907. uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom
  908. uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4
  909. uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset
  910. };
  911. struct atom_14nm_dpphy_dp_tuningset{
  912. uint8_t phy_sel; // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf
  913. uint8_t version;
  914. uint16_t table_size; // size of atom_14nm_dpphy_dp_tuningset
  915. uint16_t reserved;
  916. struct atom_14nm_dpphy_dp_setting dptuning[10];
  917. };
  918. struct atom_14nm_dig_transmitter_info_header_v4_0{
  919. struct atom_common_table_header table_header;
  920. uint16_t pcie_phy_tmds_hdmi_macro_settings_offset; // offset of PCIEPhyTMDSHDMIMacroSettingsTbl
  921. uint16_t uniphy_vs_emph_lookup_table_offset; // offset of UniphyVSEmphLookUpTbl
  922. uint16_t uniphy_xbar_settings_table_offset; // offset of UniphyXbarSettingsTbl
  923. };
  924. struct atom_14nm_combphy_tmds_vs_set
  925. {
  926. uint8_t sym_clk;
  927. uint8_t dig_mode;
  928. uint8_t phy_sel;
  929. uint16_t common_mar_deemph_nom__margin_deemph_val;
  930. uint8_t common_seldeemph60__deemph_6db_4_val;
  931. uint8_t cmd_bus_global_for_tx_lane0__boostadj_val ;
  932. uint8_t common_zcalcode_ctrl__tx_driver_fifty_ohms_val;
  933. uint8_t margin_deemph_lane0__deemph_sel_val;
  934. };
  935. struct atom_i2c_reg_info {
  936. uint8_t ucI2cRegIndex;
  937. uint8_t ucI2cRegVal;
  938. };
  939. struct atom_hdmi_retimer_redriver_set {
  940. uint8_t HdmiSlvAddr;
  941. uint8_t HdmiRegNum;
  942. uint8_t Hdmi6GRegNum;
  943. struct atom_i2c_reg_info HdmiRegSetting[9]; //For non 6G Hz use
  944. struct atom_i2c_reg_info Hdmi6GhzRegSetting[3]; //For 6G Hz use.
  945. };
  946. struct atom_integrated_system_info_v1_11
  947. {
  948. struct atom_common_table_header table_header;
  949. uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def
  950. uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def
  951. uint32_t system_config;
  952. uint32_t cpucapinfo;
  953. uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1%
  954. uint16_t gpuclk_ss_type;
  955. uint16_t lvds_ss_percentage; //unit of 0.001%, 1000 mean 1%
  956. uint16_t lvds_ss_rate_10hz;
  957. uint16_t hdmi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  958. uint16_t hdmi_ss_rate_10hz;
  959. uint16_t dvi_ss_percentage; //unit of 0.001%, 1000 mean 1%
  960. uint16_t dvi_ss_rate_10hz;
  961. uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def
  962. uint16_t lvds_misc; // enum of atom_sys_info_lvds_misc_def
  963. uint16_t backlight_pwm_hz; // pwm frequency in hz
  964. uint8_t memorytype; // enum of atom_dmi_t17_mem_type_def, APU memory type indication.
  965. uint8_t umachannelnumber; // number of memory channels
  966. uint8_t pwr_on_digon_to_de; /* all pwr sequence numbers below are in uint of 4ms */
  967. uint8_t pwr_on_de_to_vary_bl;
  968. uint8_t pwr_down_vary_bloff_to_de;
  969. uint8_t pwr_down_de_to_digoff;
  970. uint8_t pwr_off_delay;
  971. uint8_t pwr_on_vary_bl_to_blon;
  972. uint8_t pwr_down_bloff_to_vary_bloff;
  973. uint8_t min_allowed_bl_level;
  974. uint8_t htc_hyst_limit;
  975. uint8_t htc_tmp_limit;
  976. uint8_t reserved1;
  977. uint8_t reserved2;
  978. struct atom_external_display_connection_info extdispconninfo;
  979. struct atom_14nm_dpphy_dvihdmi_tuningset dvi_tuningset;
  980. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi_tuningset;
  981. struct atom_14nm_dpphy_dvihdmi_tuningset hdmi6g_tuningset;
  982. struct atom_14nm_dpphy_dp_tuningset dp_tuningset; // rbr 1.62G dp tuning set
  983. struct atom_14nm_dpphy_dp_tuningset dp_hbr3_tuningset; // HBR3 dp tuning set
  984. struct atom_camera_data camera_info;
  985. struct atom_hdmi_retimer_redriver_set dp0_retimer_set; //for DP0
  986. struct atom_hdmi_retimer_redriver_set dp1_retimer_set; //for DP1
  987. struct atom_hdmi_retimer_redriver_set dp2_retimer_set; //for DP2
  988. struct atom_hdmi_retimer_redriver_set dp3_retimer_set; //for DP3
  989. struct atom_14nm_dpphy_dp_tuningset dp_hbr_tuningset; //hbr 2.7G dp tuning set
  990. struct atom_14nm_dpphy_dp_tuningset dp_hbr2_tuningset; //hbr2 5.4G dp turnig set
  991. struct atom_14nm_dpphy_dp_tuningset edp_tuningset; //edp tuning set
  992. uint32_t reserved[66];
  993. };
  994. // system_config
  995. enum atom_system_vbiosmisc_def{
  996. INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT = 0x01,
  997. };
  998. // gpucapinfo
  999. enum atom_system_gpucapinf_def{
  1000. SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS = 0x10,
  1001. };
  1002. //dpphy_override
  1003. enum atom_sysinfo_dpphy_override_def{
  1004. ATOM_ENABLE_DVI_TUNINGSET = 0x01,
  1005. ATOM_ENABLE_HDMI_TUNINGSET = 0x02,
  1006. ATOM_ENABLE_HDMI6G_TUNINGSET = 0x04,
  1007. ATOM_ENABLE_DP_TUNINGSET = 0x08,
  1008. ATOM_ENABLE_DP_HBR3_TUNINGSET = 0x10,
  1009. };
  1010. //lvds_misc
  1011. enum atom_sys_info_lvds_misc_def
  1012. {
  1013. SYS_INFO_LVDS_MISC_888_FPDI_MODE =0x01,
  1014. SYS_INFO_LVDS_MISC_888_BPC_MODE =0x04,
  1015. SYS_INFO_LVDS_MISC_OVERRIDE_EN =0x08,
  1016. };
  1017. //memorytype DMI Type 17 offset 12h - Memory Type
  1018. enum atom_dmi_t17_mem_type_def{
  1019. OtherMemType = 0x01, ///< Assign 01 to Other
  1020. UnknownMemType, ///< Assign 02 to Unknown
  1021. DramMemType, ///< Assign 03 to DRAM
  1022. EdramMemType, ///< Assign 04 to EDRAM
  1023. VramMemType, ///< Assign 05 to VRAM
  1024. SramMemType, ///< Assign 06 to SRAM
  1025. RamMemType, ///< Assign 07 to RAM
  1026. RomMemType, ///< Assign 08 to ROM
  1027. FlashMemType, ///< Assign 09 to Flash
  1028. EepromMemType, ///< Assign 10 to EEPROM
  1029. FepromMemType, ///< Assign 11 to FEPROM
  1030. EpromMemType, ///< Assign 12 to EPROM
  1031. CdramMemType, ///< Assign 13 to CDRAM
  1032. ThreeDramMemType, ///< Assign 14 to 3DRAM
  1033. SdramMemType, ///< Assign 15 to SDRAM
  1034. SgramMemType, ///< Assign 16 to SGRAM
  1035. RdramMemType, ///< Assign 17 to RDRAM
  1036. DdrMemType, ///< Assign 18 to DDR
  1037. Ddr2MemType, ///< Assign 19 to DDR2
  1038. Ddr2FbdimmMemType, ///< Assign 20 to DDR2 FB-DIMM
  1039. Ddr3MemType = 0x18, ///< Assign 24 to DDR3
  1040. Fbd2MemType, ///< Assign 25 to FBD2
  1041. Ddr4MemType, ///< Assign 26 to DDR4
  1042. LpDdrMemType, ///< Assign 27 to LPDDR
  1043. LpDdr2MemType, ///< Assign 28 to LPDDR2
  1044. LpDdr3MemType, ///< Assign 29 to LPDDR3
  1045. LpDdr4MemType, ///< Assign 30 to LPDDR4
  1046. };
  1047. // this Table is used starting from NL/AM, used by SBIOS and pass the IntegratedSystemInfoTable/PowerPlayInfoTable/SystemCameraInfoTable
  1048. struct atom_fusion_system_info_v4
  1049. {
  1050. struct atom_integrated_system_info_v1_11 sysinfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition
  1051. uint32_t powerplayinfo[256]; // Reserve 1024 bytes space for PowerPlayInfoTable
  1052. };
  1053. /*
  1054. ***************************************************************************
  1055. Data Table gfx_info structure
  1056. ***************************************************************************
  1057. */
  1058. struct atom_gfx_info_v2_2
  1059. {
  1060. struct atom_common_table_header table_header;
  1061. uint8_t gfxip_min_ver;
  1062. uint8_t gfxip_max_ver;
  1063. uint8_t max_shader_engines;
  1064. uint8_t max_tile_pipes;
  1065. uint8_t max_cu_per_sh;
  1066. uint8_t max_sh_per_se;
  1067. uint8_t max_backends_per_se;
  1068. uint8_t max_texture_channel_caches;
  1069. uint32_t regaddr_cp_dma_src_addr;
  1070. uint32_t regaddr_cp_dma_src_addr_hi;
  1071. uint32_t regaddr_cp_dma_dst_addr;
  1072. uint32_t regaddr_cp_dma_dst_addr_hi;
  1073. uint32_t regaddr_cp_dma_command;
  1074. uint32_t regaddr_cp_status;
  1075. uint32_t regaddr_rlc_gpu_clock_32;
  1076. uint32_t rlc_gpu_timer_refclk;
  1077. };
  1078. struct atom_gfx_info_v2_3 {
  1079. struct atom_common_table_header table_header;
  1080. uint8_t gfxip_min_ver;
  1081. uint8_t gfxip_max_ver;
  1082. uint8_t max_shader_engines;
  1083. uint8_t max_tile_pipes;
  1084. uint8_t max_cu_per_sh;
  1085. uint8_t max_sh_per_se;
  1086. uint8_t max_backends_per_se;
  1087. uint8_t max_texture_channel_caches;
  1088. uint32_t regaddr_cp_dma_src_addr;
  1089. uint32_t regaddr_cp_dma_src_addr_hi;
  1090. uint32_t regaddr_cp_dma_dst_addr;
  1091. uint32_t regaddr_cp_dma_dst_addr_hi;
  1092. uint32_t regaddr_cp_dma_command;
  1093. uint32_t regaddr_cp_status;
  1094. uint32_t regaddr_rlc_gpu_clock_32;
  1095. uint32_t rlc_gpu_timer_refclk;
  1096. uint8_t active_cu_per_sh;
  1097. uint8_t active_rb_per_se;
  1098. uint16_t gcgoldenoffset;
  1099. uint32_t rm21_sram_vmin_value;
  1100. };
  1101. struct atom_gfx_info_v2_4 {
  1102. struct atom_common_table_header table_header;
  1103. uint8_t gfxip_min_ver;
  1104. uint8_t gfxip_max_ver;
  1105. uint8_t gc_num_se;
  1106. uint8_t max_tile_pipes;
  1107. uint8_t gc_num_cu_per_sh;
  1108. uint8_t gc_num_sh_per_se;
  1109. uint8_t gc_num_rb_per_se;
  1110. uint8_t gc_num_tccs;
  1111. uint32_t regaddr_cp_dma_src_addr;
  1112. uint32_t regaddr_cp_dma_src_addr_hi;
  1113. uint32_t regaddr_cp_dma_dst_addr;
  1114. uint32_t regaddr_cp_dma_dst_addr_hi;
  1115. uint32_t regaddr_cp_dma_command;
  1116. uint32_t regaddr_cp_status;
  1117. uint32_t regaddr_rlc_gpu_clock_32;
  1118. uint32_t rlc_gpu_timer_refclk;
  1119. uint8_t active_cu_per_sh;
  1120. uint8_t active_rb_per_se;
  1121. uint16_t gcgoldenoffset;
  1122. uint16_t gc_num_gprs;
  1123. uint16_t gc_gsprim_buff_depth;
  1124. uint16_t gc_parameter_cache_depth;
  1125. uint16_t gc_wave_size;
  1126. uint16_t gc_max_waves_per_simd;
  1127. uint16_t gc_lds_size;
  1128. uint8_t gc_num_max_gs_thds;
  1129. uint8_t gc_gs_table_depth;
  1130. uint8_t gc_double_offchip_lds_buffer;
  1131. uint8_t gc_max_scratch_slots_per_cu;
  1132. uint32_t sram_rm_fuses_val;
  1133. uint32_t sram_custom_rm_fuses_val;
  1134. };
  1135. /*
  1136. ***************************************************************************
  1137. Data Table smu_info structure
  1138. ***************************************************************************
  1139. */
  1140. struct atom_smu_info_v3_1
  1141. {
  1142. struct atom_common_table_header table_header;
  1143. uint8_t smuip_min_ver;
  1144. uint8_t smuip_max_ver;
  1145. uint8_t smu_rsd1;
  1146. uint8_t gpuclk_ss_mode; // enum of atom_spread_spectrum_mode
  1147. uint16_t sclk_ss_percentage;
  1148. uint16_t sclk_ss_rate_10hz;
  1149. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1150. uint16_t gpuclk_ss_rate_10hz;
  1151. uint32_t core_refclk_10khz;
  1152. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1153. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1154. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1155. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1156. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1157. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1158. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1159. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1160. };
  1161. struct atom_smu_info_v3_2 {
  1162. struct atom_common_table_header table_header;
  1163. uint8_t smuip_min_ver;
  1164. uint8_t smuip_max_ver;
  1165. uint8_t smu_rsd1;
  1166. uint8_t gpuclk_ss_mode;
  1167. uint16_t sclk_ss_percentage;
  1168. uint16_t sclk_ss_rate_10hz;
  1169. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1170. uint16_t gpuclk_ss_rate_10hz;
  1171. uint32_t core_refclk_10khz;
  1172. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1173. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1174. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1175. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1176. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1177. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1178. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1179. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1180. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1181. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1182. uint16_t smugoldenoffset;
  1183. uint32_t gpupll_vco_freq_10khz;
  1184. uint32_t bootup_smnclk_10khz;
  1185. uint32_t bootup_socclk_10khz;
  1186. uint32_t bootup_mp0clk_10khz;
  1187. uint32_t bootup_mp1clk_10khz;
  1188. uint32_t bootup_lclk_10khz;
  1189. uint32_t bootup_dcefclk_10khz;
  1190. uint32_t ctf_threshold_override_value;
  1191. uint32_t reserved[5];
  1192. };
  1193. struct atom_smu_info_v3_3 {
  1194. struct atom_common_table_header table_header;
  1195. uint8_t smuip_min_ver;
  1196. uint8_t smuip_max_ver;
  1197. uint8_t smu_rsd1;
  1198. uint8_t gpuclk_ss_mode;
  1199. uint16_t sclk_ss_percentage;
  1200. uint16_t sclk_ss_rate_10hz;
  1201. uint16_t gpuclk_ss_percentage; // in unit of 0.001%
  1202. uint16_t gpuclk_ss_rate_10hz;
  1203. uint32_t core_refclk_10khz;
  1204. uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid
  1205. uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching
  1206. uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid
  1207. uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event
  1208. uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid
  1209. uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event
  1210. uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid
  1211. uint8_t fw_ctf_polarity; // GPIO polarity for CTF
  1212. uint8_t pcc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for PCC, =0xff means invalid
  1213. uint8_t pcc_gpio_polarity; // GPIO polarity for CTF
  1214. uint16_t smugoldenoffset;
  1215. uint32_t gpupll_vco_freq_10khz;
  1216. uint32_t bootup_smnclk_10khz;
  1217. uint32_t bootup_socclk_10khz;
  1218. uint32_t bootup_mp0clk_10khz;
  1219. uint32_t bootup_mp1clk_10khz;
  1220. uint32_t bootup_lclk_10khz;
  1221. uint32_t bootup_dcefclk_10khz;
  1222. uint32_t ctf_threshold_override_value;
  1223. uint32_t syspll3_0_vco_freq_10khz;
  1224. uint32_t syspll3_1_vco_freq_10khz;
  1225. uint32_t bootup_fclk_10khz;
  1226. uint32_t bootup_waflclk_10khz;
  1227. uint32_t reserved[3];
  1228. };
  1229. /*
  1230. ***************************************************************************
  1231. Data Table smc_dpm_info structure
  1232. ***************************************************************************
  1233. */
  1234. struct atom_smc_dpm_info_v4_1
  1235. {
  1236. struct atom_common_table_header table_header;
  1237. uint8_t liquid1_i2c_address;
  1238. uint8_t liquid2_i2c_address;
  1239. uint8_t vr_i2c_address;
  1240. uint8_t plx_i2c_address;
  1241. uint8_t liquid_i2c_linescl;
  1242. uint8_t liquid_i2c_linesda;
  1243. uint8_t vr_i2c_linescl;
  1244. uint8_t vr_i2c_linesda;
  1245. uint8_t plx_i2c_linescl;
  1246. uint8_t plx_i2c_linesda;
  1247. uint8_t vrsensorpresent;
  1248. uint8_t liquidsensorpresent;
  1249. uint16_t maxvoltagestepgfx;
  1250. uint16_t maxvoltagestepsoc;
  1251. uint8_t vddgfxvrmapping;
  1252. uint8_t vddsocvrmapping;
  1253. uint8_t vddmem0vrmapping;
  1254. uint8_t vddmem1vrmapping;
  1255. uint8_t gfxulvphasesheddingmask;
  1256. uint8_t soculvphasesheddingmask;
  1257. uint8_t padding8_v[2];
  1258. uint16_t gfxmaxcurrent;
  1259. uint8_t gfxoffset;
  1260. uint8_t padding_telemetrygfx;
  1261. uint16_t socmaxcurrent;
  1262. uint8_t socoffset;
  1263. uint8_t padding_telemetrysoc;
  1264. uint16_t mem0maxcurrent;
  1265. uint8_t mem0offset;
  1266. uint8_t padding_telemetrymem0;
  1267. uint16_t mem1maxcurrent;
  1268. uint8_t mem1offset;
  1269. uint8_t padding_telemetrymem1;
  1270. uint8_t acdcgpio;
  1271. uint8_t acdcpolarity;
  1272. uint8_t vr0hotgpio;
  1273. uint8_t vr0hotpolarity;
  1274. uint8_t vr1hotgpio;
  1275. uint8_t vr1hotpolarity;
  1276. uint8_t padding1;
  1277. uint8_t padding2;
  1278. uint8_t ledpin0;
  1279. uint8_t ledpin1;
  1280. uint8_t ledpin2;
  1281. uint8_t padding8_4;
  1282. uint8_t pllgfxclkspreadenabled;
  1283. uint8_t pllgfxclkspreadpercent;
  1284. uint16_t pllgfxclkspreadfreq;
  1285. uint8_t uclkspreadenabled;
  1286. uint8_t uclkspreadpercent;
  1287. uint16_t uclkspreadfreq;
  1288. uint8_t socclkspreadenabled;
  1289. uint8_t socclkspreadpercent;
  1290. uint16_t socclkspreadfreq;
  1291. uint8_t acggfxclkspreadenabled;
  1292. uint8_t acggfxclkspreadpercent;
  1293. uint16_t acggfxclkspreadfreq;
  1294. uint8_t Vr2_I2C_address;
  1295. uint8_t padding_vr2[3];
  1296. uint32_t boardreserved[9];
  1297. };
  1298. /*
  1299. ***************************************************************************
  1300. Data Table smc_dpm_info structure
  1301. ***************************************************************************
  1302. */
  1303. struct atom_smc_dpm_info_v4_3
  1304. {
  1305. struct atom_common_table_header table_header;
  1306. uint8_t liquid1_i2c_address;
  1307. uint8_t liquid2_i2c_address;
  1308. uint8_t vr_i2c_address;
  1309. uint8_t plx_i2c_address;
  1310. uint8_t liquid_i2c_linescl;
  1311. uint8_t liquid_i2c_linesda;
  1312. uint8_t vr_i2c_linescl;
  1313. uint8_t vr_i2c_linesda;
  1314. uint8_t plx_i2c_linescl;
  1315. uint8_t plx_i2c_linesda;
  1316. uint8_t vrsensorpresent;
  1317. uint8_t liquidsensorpresent;
  1318. uint16_t maxvoltagestepgfx;
  1319. uint16_t maxvoltagestepsoc;
  1320. uint8_t vddgfxvrmapping;
  1321. uint8_t vddsocvrmapping;
  1322. uint8_t vddmem0vrmapping;
  1323. uint8_t vddmem1vrmapping;
  1324. uint8_t gfxulvphasesheddingmask;
  1325. uint8_t soculvphasesheddingmask;
  1326. uint8_t externalsensorpresent;
  1327. uint8_t padding8_v;
  1328. uint16_t gfxmaxcurrent;
  1329. uint8_t gfxoffset;
  1330. uint8_t padding_telemetrygfx;
  1331. uint16_t socmaxcurrent;
  1332. uint8_t socoffset;
  1333. uint8_t padding_telemetrysoc;
  1334. uint16_t mem0maxcurrent;
  1335. uint8_t mem0offset;
  1336. uint8_t padding_telemetrymem0;
  1337. uint16_t mem1maxcurrent;
  1338. uint8_t mem1offset;
  1339. uint8_t padding_telemetrymem1;
  1340. uint8_t acdcgpio;
  1341. uint8_t acdcpolarity;
  1342. uint8_t vr0hotgpio;
  1343. uint8_t vr0hotpolarity;
  1344. uint8_t vr1hotgpio;
  1345. uint8_t vr1hotpolarity;
  1346. uint8_t padding1;
  1347. uint8_t padding2;
  1348. uint8_t ledpin0;
  1349. uint8_t ledpin1;
  1350. uint8_t ledpin2;
  1351. uint8_t padding8_4;
  1352. uint8_t pllgfxclkspreadenabled;
  1353. uint8_t pllgfxclkspreadpercent;
  1354. uint16_t pllgfxclkspreadfreq;
  1355. uint8_t uclkspreadenabled;
  1356. uint8_t uclkspreadpercent;
  1357. uint16_t uclkspreadfreq;
  1358. uint8_t fclkspreadenabled;
  1359. uint8_t fclkspreadpercent;
  1360. uint16_t fclkspreadfreq;
  1361. uint8_t fllgfxclkspreadenabled;
  1362. uint8_t fllgfxclkspreadpercent;
  1363. uint16_t fllgfxclkspreadfreq;
  1364. uint32_t boardreserved[10];
  1365. };
  1366. /*
  1367. ***************************************************************************
  1368. Data Table asic_profiling_info structure
  1369. ***************************************************************************
  1370. */
  1371. struct atom_asic_profiling_info_v4_1
  1372. {
  1373. struct atom_common_table_header table_header;
  1374. uint32_t maxvddc;
  1375. uint32_t minvddc;
  1376. uint32_t avfs_meannsigma_acontant0;
  1377. uint32_t avfs_meannsigma_acontant1;
  1378. uint32_t avfs_meannsigma_acontant2;
  1379. uint16_t avfs_meannsigma_dc_tol_sigma;
  1380. uint16_t avfs_meannsigma_platform_mean;
  1381. uint16_t avfs_meannsigma_platform_sigma;
  1382. uint32_t gb_vdroop_table_cksoff_a0;
  1383. uint32_t gb_vdroop_table_cksoff_a1;
  1384. uint32_t gb_vdroop_table_cksoff_a2;
  1385. uint32_t gb_vdroop_table_ckson_a0;
  1386. uint32_t gb_vdroop_table_ckson_a1;
  1387. uint32_t gb_vdroop_table_ckson_a2;
  1388. uint32_t avfsgb_fuse_table_cksoff_m1;
  1389. uint32_t avfsgb_fuse_table_cksoff_m2;
  1390. uint32_t avfsgb_fuse_table_cksoff_b;
  1391. uint32_t avfsgb_fuse_table_ckson_m1;
  1392. uint32_t avfsgb_fuse_table_ckson_m2;
  1393. uint32_t avfsgb_fuse_table_ckson_b;
  1394. uint16_t max_voltage_0_25mv;
  1395. uint8_t enable_gb_vdroop_table_cksoff;
  1396. uint8_t enable_gb_vdroop_table_ckson;
  1397. uint8_t enable_gb_fuse_table_cksoff;
  1398. uint8_t enable_gb_fuse_table_ckson;
  1399. uint16_t psm_age_comfactor;
  1400. uint8_t enable_apply_avfs_cksoff_voltage;
  1401. uint8_t reserved;
  1402. uint32_t dispclk2gfxclk_a;
  1403. uint32_t dispclk2gfxclk_b;
  1404. uint32_t dispclk2gfxclk_c;
  1405. uint32_t pixclk2gfxclk_a;
  1406. uint32_t pixclk2gfxclk_b;
  1407. uint32_t pixclk2gfxclk_c;
  1408. uint32_t dcefclk2gfxclk_a;
  1409. uint32_t dcefclk2gfxclk_b;
  1410. uint32_t dcefclk2gfxclk_c;
  1411. uint32_t phyclk2gfxclk_a;
  1412. uint32_t phyclk2gfxclk_b;
  1413. uint32_t phyclk2gfxclk_c;
  1414. };
  1415. struct atom_asic_profiling_info_v4_2 {
  1416. struct atom_common_table_header table_header;
  1417. uint32_t maxvddc;
  1418. uint32_t minvddc;
  1419. uint32_t avfs_meannsigma_acontant0;
  1420. uint32_t avfs_meannsigma_acontant1;
  1421. uint32_t avfs_meannsigma_acontant2;
  1422. uint16_t avfs_meannsigma_dc_tol_sigma;
  1423. uint16_t avfs_meannsigma_platform_mean;
  1424. uint16_t avfs_meannsigma_platform_sigma;
  1425. uint32_t gb_vdroop_table_cksoff_a0;
  1426. uint32_t gb_vdroop_table_cksoff_a1;
  1427. uint32_t gb_vdroop_table_cksoff_a2;
  1428. uint32_t gb_vdroop_table_ckson_a0;
  1429. uint32_t gb_vdroop_table_ckson_a1;
  1430. uint32_t gb_vdroop_table_ckson_a2;
  1431. uint32_t avfsgb_fuse_table_cksoff_m1;
  1432. uint32_t avfsgb_fuse_table_cksoff_m2;
  1433. uint32_t avfsgb_fuse_table_cksoff_b;
  1434. uint32_t avfsgb_fuse_table_ckson_m1;
  1435. uint32_t avfsgb_fuse_table_ckson_m2;
  1436. uint32_t avfsgb_fuse_table_ckson_b;
  1437. uint16_t max_voltage_0_25mv;
  1438. uint8_t enable_gb_vdroop_table_cksoff;
  1439. uint8_t enable_gb_vdroop_table_ckson;
  1440. uint8_t enable_gb_fuse_table_cksoff;
  1441. uint8_t enable_gb_fuse_table_ckson;
  1442. uint16_t psm_age_comfactor;
  1443. uint8_t enable_apply_avfs_cksoff_voltage;
  1444. uint8_t reserved;
  1445. uint32_t dispclk2gfxclk_a;
  1446. uint32_t dispclk2gfxclk_b;
  1447. uint32_t dispclk2gfxclk_c;
  1448. uint32_t pixclk2gfxclk_a;
  1449. uint32_t pixclk2gfxclk_b;
  1450. uint32_t pixclk2gfxclk_c;
  1451. uint32_t dcefclk2gfxclk_a;
  1452. uint32_t dcefclk2gfxclk_b;
  1453. uint32_t dcefclk2gfxclk_c;
  1454. uint32_t phyclk2gfxclk_a;
  1455. uint32_t phyclk2gfxclk_b;
  1456. uint32_t phyclk2gfxclk_c;
  1457. uint32_t acg_gb_vdroop_table_a0;
  1458. uint32_t acg_gb_vdroop_table_a1;
  1459. uint32_t acg_gb_vdroop_table_a2;
  1460. uint32_t acg_avfsgb_fuse_table_m1;
  1461. uint32_t acg_avfsgb_fuse_table_m2;
  1462. uint32_t acg_avfsgb_fuse_table_b;
  1463. uint8_t enable_acg_gb_vdroop_table;
  1464. uint8_t enable_acg_gb_fuse_table;
  1465. uint32_t acg_dispclk2gfxclk_a;
  1466. uint32_t acg_dispclk2gfxclk_b;
  1467. uint32_t acg_dispclk2gfxclk_c;
  1468. uint32_t acg_pixclk2gfxclk_a;
  1469. uint32_t acg_pixclk2gfxclk_b;
  1470. uint32_t acg_pixclk2gfxclk_c;
  1471. uint32_t acg_dcefclk2gfxclk_a;
  1472. uint32_t acg_dcefclk2gfxclk_b;
  1473. uint32_t acg_dcefclk2gfxclk_c;
  1474. uint32_t acg_phyclk2gfxclk_a;
  1475. uint32_t acg_phyclk2gfxclk_b;
  1476. uint32_t acg_phyclk2gfxclk_c;
  1477. };
  1478. /*
  1479. ***************************************************************************
  1480. Data Table multimedia_info structure
  1481. ***************************************************************************
  1482. */
  1483. struct atom_multimedia_info_v2_1
  1484. {
  1485. struct atom_common_table_header table_header;
  1486. uint8_t uvdip_min_ver;
  1487. uint8_t uvdip_max_ver;
  1488. uint8_t vceip_min_ver;
  1489. uint8_t vceip_max_ver;
  1490. uint16_t uvd_enc_max_input_width_pixels;
  1491. uint16_t uvd_enc_max_input_height_pixels;
  1492. uint16_t vce_enc_max_input_width_pixels;
  1493. uint16_t vce_enc_max_input_height_pixels;
  1494. uint32_t uvd_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  1495. uint32_t vce_enc_max_bandwidth; // 16x16 pixels/sec, codec independent
  1496. };
  1497. /*
  1498. ***************************************************************************
  1499. Data Table umc_info structure
  1500. ***************************************************************************
  1501. */
  1502. struct atom_umc_info_v3_1
  1503. {
  1504. struct atom_common_table_header table_header;
  1505. uint32_t ucode_version;
  1506. uint32_t ucode_rom_startaddr;
  1507. uint32_t ucode_length;
  1508. uint16_t umc_reg_init_offset;
  1509. uint16_t customer_ucode_name_offset;
  1510. uint16_t mclk_ss_percentage;
  1511. uint16_t mclk_ss_rate_10hz;
  1512. uint8_t umcip_min_ver;
  1513. uint8_t umcip_max_ver;
  1514. uint8_t vram_type; //enum of atom_dgpu_vram_type
  1515. uint8_t umc_config;
  1516. uint32_t mem_refclk_10khz;
  1517. };
  1518. /*
  1519. ***************************************************************************
  1520. Data Table vram_info structure
  1521. ***************************************************************************
  1522. */
  1523. struct atom_vram_module_v9
  1524. {
  1525. // Design Specific Values
  1526. uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros
  1527. uint32_t channel_enable; // bit vector, each bit indicate specific channel enable or not
  1528. uint32_t max_mem_clk; // max memory clock of this memory in unit of 10kHz, =0 means it is not defined
  1529. uint16_t reserved[3];
  1530. uint16_t mem_voltage; // mem_voltage
  1531. uint16_t vram_module_size; // Size of atom_vram_module_v9
  1532. uint8_t ext_memory_id; // Current memory module ID
  1533. uint8_t memory_type; // enum of atom_dgpu_vram_type
  1534. uint8_t channel_num; // Number of mem. channels supported in this module
  1535. uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT
  1536. uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16
  1537. uint8_t tunningset_id; // MC phy registers set per.
  1538. uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code
  1539. uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms)
  1540. uint8_t hbm_ven_rev_id; // hbm_ven_rev_id
  1541. uint8_t vram_rsd2; // reserved
  1542. char dram_pnstring[20]; // part number end with '0'.
  1543. };
  1544. struct atom_vram_info_header_v2_3
  1545. {
  1546. struct atom_common_table_header table_header;
  1547. uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting
  1548. uint16_t mem_clk_patch_tbloffset; // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting
  1549. uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings
  1550. uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set
  1551. uint16_t dram_data_remap_tbloffset; // reserved for now
  1552. uint16_t tmrs_seq_offset; // offset of HBM tmrs
  1553. uint16_t post_ucode_init_offset; // offset of atom_umc_init_reg_block structure for MC phy init after MC uCode complete umc init
  1554. uint16_t vram_rsd2;
  1555. uint8_t vram_module_num; // indicate number of VRAM module
  1556. uint8_t vram_rsd1[2];
  1557. uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset
  1558. struct atom_vram_module_v9 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule;
  1559. };
  1560. struct atom_umc_register_addr_info{
  1561. uint32_t umc_register_addr:24;
  1562. uint32_t umc_reg_type_ind:1;
  1563. uint32_t umc_reg_rsvd:7;
  1564. };
  1565. //atom_umc_register_addr_info.
  1566. enum atom_umc_register_addr_info_flag{
  1567. b3ATOM_UMC_REG_ADD_INFO_INDIRECT_ACCESS =0x01,
  1568. };
  1569. union atom_umc_register_addr_info_access
  1570. {
  1571. struct atom_umc_register_addr_info umc_reg_addr;
  1572. uint32_t u32umc_reg_addr;
  1573. };
  1574. struct atom_umc_reg_setting_id_config{
  1575. uint32_t memclockrange:24;
  1576. uint32_t mem_blk_id:8;
  1577. };
  1578. union atom_umc_reg_setting_id_config_access
  1579. {
  1580. struct atom_umc_reg_setting_id_config umc_id_access;
  1581. uint32_t u32umc_id_access;
  1582. };
  1583. struct atom_umc_reg_setting_data_block{
  1584. union atom_umc_reg_setting_id_config_access block_id;
  1585. uint32_t u32umc_reg_data[1];
  1586. };
  1587. struct atom_umc_init_reg_block{
  1588. uint16_t umc_reg_num;
  1589. uint16_t reserved;
  1590. union atom_umc_register_addr_info_access umc_reg_list[1]; //for allocation purpose, the real number come from umc_reg_num;
  1591. struct atom_umc_reg_setting_data_block umc_reg_setting_list[1];
  1592. };
  1593. /*
  1594. ***************************************************************************
  1595. Data Table voltageobject_info structure
  1596. ***************************************************************************
  1597. */
  1598. struct atom_i2c_data_entry
  1599. {
  1600. uint16_t i2c_reg_index; // i2c register address, can be up to 16bit
  1601. uint16_t i2c_reg_data; // i2c register data, can be up to 16bit
  1602. };
  1603. struct atom_voltage_object_header_v4{
  1604. uint8_t voltage_type; //enum atom_voltage_type
  1605. uint8_t voltage_mode; //enum atom_voltage_object_mode
  1606. uint16_t object_size; //Size of Object
  1607. };
  1608. // atom_voltage_object_header_v4.voltage_mode
  1609. enum atom_voltage_object_mode
  1610. {
  1611. VOLTAGE_OBJ_GPIO_LUT = 0, //VOLTAGE and GPIO Lookup table ->atom_gpio_voltage_object_v4
  1612. VOLTAGE_OBJ_VR_I2C_INIT_SEQ = 3, //VOLTAGE REGULATOR INIT sequece through I2C -> atom_i2c_voltage_object_v4
  1613. VOLTAGE_OBJ_PHASE_LUT = 4, //Set Vregulator Phase lookup table ->atom_gpio_voltage_object_v4
  1614. VOLTAGE_OBJ_SVID2 = 7, //Indicate voltage control by SVID2 ->atom_svid2_voltage_object_v4
  1615. VOLTAGE_OBJ_EVV = 8,
  1616. VOLTAGE_OBJ_MERGED_POWER = 9,
  1617. };
  1618. struct atom_i2c_voltage_object_v4
  1619. {
  1620. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ
  1621. uint8_t regulator_id; //Indicate Voltage Regulator Id
  1622. uint8_t i2c_id;
  1623. uint8_t i2c_slave_addr;
  1624. uint8_t i2c_control_offset;
  1625. uint8_t i2c_flag; // Bit0: 0 - One byte data; 1 - Two byte data
  1626. uint8_t i2c_speed; // =0, use default i2c speed, otherwise use it in unit of kHz.
  1627. uint8_t reserved[2];
  1628. struct atom_i2c_data_entry i2cdatalut[1]; // end with 0xff
  1629. };
  1630. // ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag
  1631. enum atom_i2c_voltage_control_flag
  1632. {
  1633. VOLTAGE_DATA_ONE_BYTE = 0,
  1634. VOLTAGE_DATA_TWO_BYTE = 1,
  1635. };
  1636. struct atom_voltage_gpio_map_lut
  1637. {
  1638. uint32_t voltage_gpio_reg_val; // The Voltage ID which is used to program GPIO register
  1639. uint16_t voltage_level_mv; // The corresponding Voltage Value, in mV
  1640. };
  1641. struct atom_gpio_voltage_object_v4
  1642. {
  1643. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT
  1644. uint8_t gpio_control_id; // default is 0 which indicate control through CG VID mode
  1645. uint8_t gpio_entry_num; // indiate the entry numbers of Votlage/Gpio value Look up table
  1646. uint8_t phase_delay_us; // phase delay in unit of micro second
  1647. uint8_t reserved;
  1648. uint32_t gpio_mask_val; // GPIO Mask value
  1649. struct atom_voltage_gpio_map_lut voltage_gpio_lut[1];
  1650. };
  1651. struct atom_svid2_voltage_object_v4
  1652. {
  1653. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_SVID2
  1654. uint8_t loadline_psi1; // bit4:0= loadline setting ( Core Loadline trim and offset trim ), bit5=0:PSI1_L disable =1: PSI1_L enable
  1655. uint8_t psi0_l_vid_thresd; // VR PSI0_L VID threshold
  1656. uint8_t psi0_enable; //
  1657. uint8_t maxvstep;
  1658. uint8_t telemetry_offset;
  1659. uint8_t telemetry_gain;
  1660. uint16_t reserved1;
  1661. };
  1662. struct atom_merged_voltage_object_v4
  1663. {
  1664. struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_MERGED_POWER
  1665. uint8_t merged_powerrail_type; //enum atom_voltage_type
  1666. uint8_t reserved[3];
  1667. };
  1668. union atom_voltage_object_v4{
  1669. struct atom_gpio_voltage_object_v4 gpio_voltage_obj;
  1670. struct atom_i2c_voltage_object_v4 i2c_voltage_obj;
  1671. struct atom_svid2_voltage_object_v4 svid2_voltage_obj;
  1672. struct atom_merged_voltage_object_v4 merged_voltage_obj;
  1673. };
  1674. struct atom_voltage_objects_info_v4_1
  1675. {
  1676. struct atom_common_table_header table_header;
  1677. union atom_voltage_object_v4 voltage_object[1]; //Info for Voltage control
  1678. };
  1679. /*
  1680. ***************************************************************************
  1681. All Command Function structure definition
  1682. ***************************************************************************
  1683. */
  1684. /*
  1685. ***************************************************************************
  1686. Structures used by asic_init
  1687. ***************************************************************************
  1688. */
  1689. struct asic_init_engine_parameters
  1690. {
  1691. uint32_t sclkfreqin10khz:24;
  1692. uint32_t engineflag:8; /* enum atom_asic_init_engine_flag */
  1693. };
  1694. struct asic_init_mem_parameters
  1695. {
  1696. uint32_t mclkfreqin10khz:24;
  1697. uint32_t memflag:8; /* enum atom_asic_init_mem_flag */
  1698. };
  1699. struct asic_init_parameters_v2_1
  1700. {
  1701. struct asic_init_engine_parameters engineparam;
  1702. struct asic_init_mem_parameters memparam;
  1703. };
  1704. struct asic_init_ps_allocation_v2_1
  1705. {
  1706. struct asic_init_parameters_v2_1 param;
  1707. uint32_t reserved[16];
  1708. };
  1709. enum atom_asic_init_engine_flag
  1710. {
  1711. b3NORMAL_ENGINE_INIT = 0,
  1712. b3SRIOV_SKIP_ASIC_INIT = 0x02,
  1713. b3SRIOV_LOAD_UCODE = 0x40,
  1714. };
  1715. enum atom_asic_init_mem_flag
  1716. {
  1717. b3NORMAL_MEM_INIT = 0,
  1718. b3DRAM_SELF_REFRESH_EXIT =0x20,
  1719. };
  1720. /*
  1721. ***************************************************************************
  1722. Structures used by setengineclock
  1723. ***************************************************************************
  1724. */
  1725. struct set_engine_clock_parameters_v2_1
  1726. {
  1727. uint32_t sclkfreqin10khz:24;
  1728. uint32_t sclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  1729. uint32_t reserved[10];
  1730. };
  1731. struct set_engine_clock_ps_allocation_v2_1
  1732. {
  1733. struct set_engine_clock_parameters_v2_1 clockinfo;
  1734. uint32_t reserved[10];
  1735. };
  1736. enum atom_set_engine_mem_clock_flag
  1737. {
  1738. b3NORMAL_CHANGE_CLOCK = 0,
  1739. b3FIRST_TIME_CHANGE_CLOCK = 0x08,
  1740. b3STORE_DPM_TRAINGING = 0x40, //Applicable to memory clock change,when set, it store specific DPM mode training result
  1741. };
  1742. /*
  1743. ***************************************************************************
  1744. Structures used by getengineclock
  1745. ***************************************************************************
  1746. */
  1747. struct get_engine_clock_parameter
  1748. {
  1749. uint32_t sclk_10khz; // current engine speed in 10KHz unit
  1750. uint32_t reserved;
  1751. };
  1752. /*
  1753. ***************************************************************************
  1754. Structures used by setmemoryclock
  1755. ***************************************************************************
  1756. */
  1757. struct set_memory_clock_parameters_v2_1
  1758. {
  1759. uint32_t mclkfreqin10khz:24;
  1760. uint32_t mclkflag:8; /* enum atom_set_engine_mem_clock_flag, */
  1761. uint32_t reserved[10];
  1762. };
  1763. struct set_memory_clock_ps_allocation_v2_1
  1764. {
  1765. struct set_memory_clock_parameters_v2_1 clockinfo;
  1766. uint32_t reserved[10];
  1767. };
  1768. /*
  1769. ***************************************************************************
  1770. Structures used by getmemoryclock
  1771. ***************************************************************************
  1772. */
  1773. struct get_memory_clock_parameter
  1774. {
  1775. uint32_t mclk_10khz; // current engine speed in 10KHz unit
  1776. uint32_t reserved;
  1777. };
  1778. /*
  1779. ***************************************************************************
  1780. Structures used by setvoltage
  1781. ***************************************************************************
  1782. */
  1783. struct set_voltage_parameters_v1_4
  1784. {
  1785. uint8_t voltagetype; /* enum atom_voltage_type */
  1786. uint8_t command; /* Indicate action: Set voltage level, enum atom_set_voltage_command */
  1787. uint16_t vlevel_mv; /* real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) */
  1788. };
  1789. //set_voltage_parameters_v2_1.voltagemode
  1790. enum atom_set_voltage_command{
  1791. ATOM_SET_VOLTAGE = 0,
  1792. ATOM_INIT_VOLTAGE_REGULATOR = 3,
  1793. ATOM_SET_VOLTAGE_PHASE = 4,
  1794. ATOM_GET_LEAKAGE_ID = 8,
  1795. };
  1796. struct set_voltage_ps_allocation_v1_4
  1797. {
  1798. struct set_voltage_parameters_v1_4 setvoltageparam;
  1799. uint32_t reserved[10];
  1800. };
  1801. /*
  1802. ***************************************************************************
  1803. Structures used by computegpuclockparam
  1804. ***************************************************************************
  1805. */
  1806. //ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag
  1807. enum atom_gpu_clock_type
  1808. {
  1809. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK =0x00,
  1810. COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK =0x01,
  1811. COMPUTE_GPUCLK_INPUT_FLAG_UCLK =0x02,
  1812. };
  1813. struct compute_gpu_clock_input_parameter_v1_8
  1814. {
  1815. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  1816. uint32_t gpu_clock_type:8; //Input indicate clock type: enum atom_gpu_clock_type
  1817. uint32_t reserved[5];
  1818. };
  1819. struct compute_gpu_clock_output_parameter_v1_8
  1820. {
  1821. uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock
  1822. uint32_t dfs_did:8; //return parameter: DFS divider which is used to program to register directly
  1823. uint32_t pll_fb_mult; //Feedback Multiplier, bit 8:0 int, bit 15:12 post_div, bit 31:16 frac
  1824. uint32_t pll_ss_fbsmult; // Spread FB Mult: bit 8:0 int, bit 31:16 frac
  1825. uint16_t pll_ss_slew_frac;
  1826. uint8_t pll_ss_enable;
  1827. uint8_t reserved;
  1828. uint32_t reserved1[2];
  1829. };
  1830. /*
  1831. ***************************************************************************
  1832. Structures used by ReadEfuseValue
  1833. ***************************************************************************
  1834. */
  1835. struct read_efuse_input_parameters_v3_1
  1836. {
  1837. uint16_t efuse_start_index;
  1838. uint8_t reserved;
  1839. uint8_t bitslen;
  1840. };
  1841. // ReadEfuseValue input/output parameter
  1842. union read_efuse_value_parameters_v3_1
  1843. {
  1844. struct read_efuse_input_parameters_v3_1 efuse_info;
  1845. uint32_t efusevalue;
  1846. };
  1847. /*
  1848. ***************************************************************************
  1849. Structures used by getsmuclockinfo
  1850. ***************************************************************************
  1851. */
  1852. struct atom_get_smu_clock_info_parameters_v3_1
  1853. {
  1854. uint8_t syspll_id; // 0= syspll0, 1=syspll1, 2=syspll2
  1855. uint8_t clk_id; // atom_smu9_syspll0_clock_id (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  1856. uint8_t command; // enum of atom_get_smu_clock_info_command
  1857. uint8_t dfsdid; // =0: get DFS DID from register, >0, give DFS divider, (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ )
  1858. };
  1859. enum atom_get_smu_clock_info_command
  1860. {
  1861. GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ = 0,
  1862. GET_SMU_CLOCK_INFO_V3_1_GET_PLLVCO_FREQ = 1,
  1863. GET_SMU_CLOCK_INFO_V3_1_GET_PLLREFCLK_FREQ = 2,
  1864. };
  1865. enum atom_smu9_syspll0_clock_id
  1866. {
  1867. SMU9_SYSPLL0_SMNCLK_ID = 0, // SMNCLK
  1868. SMU9_SYSPLL0_SOCCLK_ID = 1, // SOCCLK (FCLK)
  1869. SMU9_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  1870. SMU9_SYSPLL0_MP1CLK_ID = 3, // MP1CLK
  1871. SMU9_SYSPLL0_LCLK_ID = 4, // LCLK
  1872. SMU9_SYSPLL0_DCLK_ID = 5, // DCLK
  1873. SMU9_SYSPLL0_VCLK_ID = 6, // VCLK
  1874. SMU9_SYSPLL0_ECLK_ID = 7, // ECLK
  1875. SMU9_SYSPLL0_DCEFCLK_ID = 8, // DCEFCLK
  1876. SMU9_SYSPLL0_DPREFCLK_ID = 10, // DPREFCLK
  1877. SMU9_SYSPLL0_DISPCLK_ID = 11, // DISPCLK
  1878. };
  1879. enum atom_smu11_syspll_id {
  1880. SMU11_SYSPLL0_ID = 0,
  1881. SMU11_SYSPLL1_0_ID = 1,
  1882. SMU11_SYSPLL1_1_ID = 2,
  1883. SMU11_SYSPLL1_2_ID = 3,
  1884. SMU11_SYSPLL2_ID = 4,
  1885. SMU11_SYSPLL3_0_ID = 5,
  1886. SMU11_SYSPLL3_1_ID = 6,
  1887. };
  1888. enum atom_smu11_syspll0_clock_id {
  1889. SMU11_SYSPLL0_ECLK_ID = 0, // ECLK
  1890. SMU11_SYSPLL0_SOCCLK_ID = 1, // SOCCLK
  1891. SMU11_SYSPLL0_MP0CLK_ID = 2, // MP0CLK
  1892. SMU11_SYSPLL0_DCLK_ID = 3, // DCLK
  1893. SMU11_SYSPLL0_VCLK_ID = 4, // VCLK
  1894. SMU11_SYSPLL0_DCEFCLK_ID = 5, // DCEFCLK
  1895. };
  1896. enum atom_smu11_syspll1_0_clock_id {
  1897. SMU11_SYSPLL1_0_UCLKA_ID = 0, // UCLK_a
  1898. };
  1899. enum atom_smu11_syspll1_1_clock_id {
  1900. SMU11_SYSPLL1_0_UCLKB_ID = 0, // UCLK_b
  1901. };
  1902. enum atom_smu11_syspll1_2_clock_id {
  1903. SMU11_SYSPLL1_0_FCLK_ID = 0, // FCLK
  1904. };
  1905. enum atom_smu11_syspll2_clock_id {
  1906. SMU11_SYSPLL2_GFXCLK_ID = 0, // GFXCLK
  1907. };
  1908. enum atom_smu11_syspll3_0_clock_id {
  1909. SMU11_SYSPLL3_0_WAFCLK_ID = 0, // WAFCLK
  1910. SMU11_SYSPLL3_0_DISPCLK_ID = 1, // DISPCLK
  1911. SMU11_SYSPLL3_0_DPREFCLK_ID = 2, // DPREFCLK
  1912. };
  1913. enum atom_smu11_syspll3_1_clock_id {
  1914. SMU11_SYSPLL3_1_MP1CLK_ID = 0, // MP1CLK
  1915. SMU11_SYSPLL3_1_SMNCLK_ID = 1, // SMNCLK
  1916. SMU11_SYSPLL3_1_LCLK_ID = 2, // LCLK
  1917. };
  1918. struct atom_get_smu_clock_info_output_parameters_v3_1
  1919. {
  1920. union {
  1921. uint32_t smu_clock_freq_hz;
  1922. uint32_t syspllvcofreq_10khz;
  1923. uint32_t sysspllrefclk_10khz;
  1924. }atom_smu_outputclkfreq;
  1925. };
  1926. /*
  1927. ***************************************************************************
  1928. Structures used by dynamicmemorysettings
  1929. ***************************************************************************
  1930. */
  1931. enum atom_dynamic_memory_setting_command
  1932. {
  1933. COMPUTE_MEMORY_PLL_PARAM = 1,
  1934. COMPUTE_ENGINE_PLL_PARAM = 2,
  1935. ADJUST_MC_SETTING_PARAM = 3,
  1936. };
  1937. /* when command = COMPUTE_MEMORY_PLL_PARAM or ADJUST_MC_SETTING_PARAM */
  1938. struct dynamic_mclk_settings_parameters_v2_1
  1939. {
  1940. uint32_t mclk_10khz:24; //Input= target mclk
  1941. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  1942. uint32_t reserved;
  1943. };
  1944. /* when command = COMPUTE_ENGINE_PLL_PARAM */
  1945. struct dynamic_sclk_settings_parameters_v2_1
  1946. {
  1947. uint32_t sclk_10khz:24; //Input= target mclk
  1948. uint32_t command:8; //command enum of atom_dynamic_memory_setting_command
  1949. uint32_t mclk_10khz;
  1950. uint32_t reserved;
  1951. };
  1952. union dynamic_memory_settings_parameters_v2_1
  1953. {
  1954. struct dynamic_mclk_settings_parameters_v2_1 mclk_setting;
  1955. struct dynamic_sclk_settings_parameters_v2_1 sclk_setting;
  1956. };
  1957. /*
  1958. ***************************************************************************
  1959. Structures used by memorytraining
  1960. ***************************************************************************
  1961. */
  1962. enum atom_umc6_0_ucode_function_call_enum_id
  1963. {
  1964. UMC60_UCODE_FUNC_ID_REINIT = 0,
  1965. UMC60_UCODE_FUNC_ID_ENTER_SELFREFRESH = 1,
  1966. UMC60_UCODE_FUNC_ID_EXIT_SELFREFRESH = 2,
  1967. };
  1968. struct memory_training_parameters_v2_1
  1969. {
  1970. uint8_t ucode_func_id;
  1971. uint8_t ucode_reserved[3];
  1972. uint32_t reserved[5];
  1973. };
  1974. /*
  1975. ***************************************************************************
  1976. Structures used by setpixelclock
  1977. ***************************************************************************
  1978. */
  1979. struct set_pixel_clock_parameter_v1_7
  1980. {
  1981. uint32_t pixclk_100hz; // target the pixel clock to drive the CRTC timing in unit of 100Hz.
  1982. uint8_t pll_id; // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0
  1983. uint8_t encoderobjid; // ASIC encoder id defined in objectId.h,
  1984. // indicate which graphic encoder will be used.
  1985. uint8_t encoder_mode; // Encoder mode:
  1986. uint8_t miscinfo; // enum atom_set_pixel_clock_v1_7_misc_info
  1987. uint8_t crtc_id; // enum of atom_crtc_def
  1988. uint8_t deep_color_ratio; // HDMI panel bit depth: enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  1989. uint8_t reserved1[2];
  1990. uint32_t reserved2;
  1991. };
  1992. //ucMiscInfo
  1993. enum atom_set_pixel_clock_v1_7_misc_info
  1994. {
  1995. PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL = 0x01,
  1996. PIXEL_CLOCK_V7_MISC_PROG_PHYPLL = 0x02,
  1997. PIXEL_CLOCK_V7_MISC_YUV420_MODE = 0x04,
  1998. PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN = 0x08,
  1999. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC = 0x30,
  2000. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN = 0x00,
  2001. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE = 0x10,
  2002. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK = 0x20,
  2003. PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_REFPAD = 0x30,
  2004. PIXEL_CLOCK_V7_MISC_ATOMIC_UPDATE = 0x40,
  2005. PIXEL_CLOCK_V7_MISC_FORCE_SS_DIS = 0x80,
  2006. };
  2007. /* deep_color_ratio */
  2008. enum atom_set_pixel_clock_v1_7_deepcolor_ratio
  2009. {
  2010. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  2011. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  2012. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  2013. PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  2014. };
  2015. /*
  2016. ***************************************************************************
  2017. Structures used by setdceclock
  2018. ***************************************************************************
  2019. */
  2020. // SetDCEClock input parameter for DCE11.2( ELM and BF ) and above
  2021. struct set_dce_clock_parameters_v2_1
  2022. {
  2023. uint32_t dceclk_10khz; // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency.
  2024. uint8_t dceclktype; // =0: DISPCLK =1: DPREFCLK =2: PIXCLK
  2025. uint8_t dceclksrc; // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx
  2026. uint8_t dceclkflag; // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 )
  2027. uint8_t crtc_id; // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK
  2028. };
  2029. //ucDCEClkType
  2030. enum atom_set_dce_clock_clock_type
  2031. {
  2032. DCE_CLOCK_TYPE_DISPCLK = 0,
  2033. DCE_CLOCK_TYPE_DPREFCLK = 1,
  2034. DCE_CLOCK_TYPE_PIXELCLK = 2, // used by VBIOS internally, called by SetPixelClock
  2035. };
  2036. //ucDCEClkFlag when ucDCEClkType == DPREFCLK
  2037. enum atom_set_dce_clock_dprefclk_flag
  2038. {
  2039. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK = 0x03,
  2040. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA = 0x00,
  2041. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK = 0x01,
  2042. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE = 0x02,
  2043. DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN = 0x03,
  2044. };
  2045. //ucDCEClkFlag when ucDCEClkType == PIXCLK
  2046. enum atom_set_dce_clock_pixclk_flag
  2047. {
  2048. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK = 0x03,
  2049. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO
  2050. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4
  2051. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2
  2052. DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1
  2053. DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE = 0x04,
  2054. };
  2055. struct set_dce_clock_ps_allocation_v2_1
  2056. {
  2057. struct set_dce_clock_parameters_v2_1 param;
  2058. uint32_t ulReserved[2];
  2059. };
  2060. /****************************************************************************/
  2061. // Structures used by BlankCRTC
  2062. /****************************************************************************/
  2063. struct blank_crtc_parameters
  2064. {
  2065. uint8_t crtc_id; // enum atom_crtc_def
  2066. uint8_t blanking; // enum atom_blank_crtc_command
  2067. uint16_t reserved;
  2068. uint32_t reserved1;
  2069. };
  2070. enum atom_blank_crtc_command
  2071. {
  2072. ATOM_BLANKING = 1,
  2073. ATOM_BLANKING_OFF = 0,
  2074. };
  2075. /****************************************************************************/
  2076. // Structures used by enablecrtc
  2077. /****************************************************************************/
  2078. struct enable_crtc_parameters
  2079. {
  2080. uint8_t crtc_id; // enum atom_crtc_def
  2081. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  2082. uint8_t padding[2];
  2083. };
  2084. /****************************************************************************/
  2085. // Structure used by EnableDispPowerGating
  2086. /****************************************************************************/
  2087. struct enable_disp_power_gating_parameters_v2_1
  2088. {
  2089. uint8_t disp_pipe_id; // ATOM_CRTC1, ATOM_CRTC2, ...
  2090. uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE
  2091. uint8_t padding[2];
  2092. };
  2093. struct enable_disp_power_gating_ps_allocation
  2094. {
  2095. struct enable_disp_power_gating_parameters_v2_1 param;
  2096. uint32_t ulReserved[4];
  2097. };
  2098. /****************************************************************************/
  2099. // Structure used in setcrtc_usingdtdtiming
  2100. /****************************************************************************/
  2101. struct set_crtc_using_dtd_timing_parameters
  2102. {
  2103. uint16_t h_size;
  2104. uint16_t h_blanking_time;
  2105. uint16_t v_size;
  2106. uint16_t v_blanking_time;
  2107. uint16_t h_syncoffset;
  2108. uint16_t h_syncwidth;
  2109. uint16_t v_syncoffset;
  2110. uint16_t v_syncwidth;
  2111. uint16_t modemiscinfo;
  2112. uint8_t h_border;
  2113. uint8_t v_border;
  2114. uint8_t crtc_id; // enum atom_crtc_def
  2115. uint8_t encoder_mode; // atom_encode_mode_def
  2116. uint8_t padding[2];
  2117. };
  2118. /****************************************************************************/
  2119. // Structures used by processi2cchanneltransaction
  2120. /****************************************************************************/
  2121. struct process_i2c_channel_transaction_parameters
  2122. {
  2123. uint8_t i2cspeed_khz;
  2124. union {
  2125. uint8_t regindex;
  2126. uint8_t status; /* enum atom_process_i2c_flag */
  2127. } regind_status;
  2128. uint16_t i2c_data_out;
  2129. uint8_t flag; /* enum atom_process_i2c_status */
  2130. uint8_t trans_bytes;
  2131. uint8_t slave_addr;
  2132. uint8_t i2c_id;
  2133. };
  2134. //ucFlag
  2135. enum atom_process_i2c_flag
  2136. {
  2137. HW_I2C_WRITE = 1,
  2138. HW_I2C_READ = 0,
  2139. I2C_2BYTE_ADDR = 0x02,
  2140. HW_I2C_SMBUS_BYTE_WR = 0x04,
  2141. };
  2142. //status
  2143. enum atom_process_i2c_status
  2144. {
  2145. HW_ASSISTED_I2C_STATUS_FAILURE =2,
  2146. HW_ASSISTED_I2C_STATUS_SUCCESS =1,
  2147. };
  2148. /****************************************************************************/
  2149. // Structures used by processauxchanneltransaction
  2150. /****************************************************************************/
  2151. struct process_aux_channel_transaction_parameters_v1_2
  2152. {
  2153. uint16_t aux_request;
  2154. uint16_t dataout;
  2155. uint8_t channelid;
  2156. union {
  2157. uint8_t reply_status;
  2158. uint8_t aux_delay;
  2159. } aux_status_delay;
  2160. uint8_t dataout_len;
  2161. uint8_t hpd_id; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6
  2162. };
  2163. /****************************************************************************/
  2164. // Structures used by selectcrtc_source
  2165. /****************************************************************************/
  2166. struct select_crtc_source_parameters_v2_3
  2167. {
  2168. uint8_t crtc_id; // enum atom_crtc_def
  2169. uint8_t encoder_id; // enum atom_dig_def
  2170. uint8_t encode_mode; // enum atom_encode_mode_def
  2171. uint8_t dst_bpc; // enum atom_panel_bit_per_color
  2172. };
  2173. /****************************************************************************/
  2174. // Structures used by digxencodercontrol
  2175. /****************************************************************************/
  2176. // ucAction:
  2177. enum atom_dig_encoder_control_action
  2178. {
  2179. ATOM_ENCODER_CMD_DISABLE_DIG = 0,
  2180. ATOM_ENCODER_CMD_ENABLE_DIG = 1,
  2181. ATOM_ENCODER_CMD_DP_LINK_TRAINING_START = 0x08,
  2182. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 = 0x09,
  2183. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 = 0x0a,
  2184. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 = 0x13,
  2185. ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE = 0x0b,
  2186. ATOM_ENCODER_CMD_DP_VIDEO_OFF = 0x0c,
  2187. ATOM_ENCODER_CMD_DP_VIDEO_ON = 0x0d,
  2188. ATOM_ENCODER_CMD_SETUP_PANEL_MODE = 0x10,
  2189. ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4 = 0x14,
  2190. ATOM_ENCODER_CMD_STREAM_SETUP = 0x0F,
  2191. ATOM_ENCODER_CMD_LINK_SETUP = 0x11,
  2192. ATOM_ENCODER_CMD_ENCODER_BLANK = 0x12,
  2193. };
  2194. //define ucPanelMode
  2195. enum atom_dig_encoder_control_panelmode
  2196. {
  2197. DP_PANEL_MODE_DISABLE = 0x00,
  2198. DP_PANEL_MODE_ENABLE_eDP_MODE = 0x01,
  2199. DP_PANEL_MODE_ENABLE_LVLINK_MODE = 0x11,
  2200. };
  2201. //ucDigId
  2202. enum atom_dig_encoder_control_v5_digid
  2203. {
  2204. ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER = 0x00,
  2205. ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER = 0x01,
  2206. ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER = 0x02,
  2207. ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER = 0x03,
  2208. ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER = 0x04,
  2209. ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER = 0x05,
  2210. ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER = 0x06,
  2211. ATOM_ENCODER_CONFIG_V5_DIG7_ENCODER = 0x07,
  2212. };
  2213. struct dig_encoder_stream_setup_parameters_v1_5
  2214. {
  2215. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2216. uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP
  2217. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  2218. uint8_t lanenum; // Lane number
  2219. uint32_t pclk_10khz; // Pixel Clock in 10Khz
  2220. uint8_t bitpercolor;
  2221. uint8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc
  2222. uint8_t reserved[2];
  2223. };
  2224. struct dig_encoder_link_setup_parameters_v1_5
  2225. {
  2226. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2227. uint8_t action; // = ATOM_ENOCODER_CMD_LINK_SETUP
  2228. uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI
  2229. uint8_t lanenum; // Lane number
  2230. uint8_t symclk_10khz; // Symbol Clock in 10Khz
  2231. uint8_t hpd_sel;
  2232. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  2233. uint8_t reserved[2];
  2234. };
  2235. struct dp_panel_mode_set_parameters_v1_5
  2236. {
  2237. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2238. uint8_t action; // = ATOM_ENCODER_CMD_DPLINK_SETUP
  2239. uint8_t panelmode; // enum atom_dig_encoder_control_panelmode
  2240. uint8_t reserved1;
  2241. uint32_t reserved2[2];
  2242. };
  2243. struct dig_encoder_generic_cmd_parameters_v1_5
  2244. {
  2245. uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid
  2246. uint8_t action; // = rest of generic encoder command which does not carry any parameters
  2247. uint8_t reserved1[2];
  2248. uint32_t reserved2[2];
  2249. };
  2250. union dig_encoder_control_parameters_v1_5
  2251. {
  2252. struct dig_encoder_generic_cmd_parameters_v1_5 cmd_param;
  2253. struct dig_encoder_stream_setup_parameters_v1_5 stream_param;
  2254. struct dig_encoder_link_setup_parameters_v1_5 link_param;
  2255. struct dp_panel_mode_set_parameters_v1_5 dppanel_param;
  2256. };
  2257. /*
  2258. ***************************************************************************
  2259. Structures used by dig1transmittercontrol
  2260. ***************************************************************************
  2261. */
  2262. struct dig_transmitter_control_parameters_v1_6
  2263. {
  2264. uint8_t phyid; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF
  2265. uint8_t action; // define as ATOM_TRANSMITER_ACTION_xxx
  2266. union {
  2267. uint8_t digmode; // enum atom_encode_mode_def
  2268. uint8_t dplaneset; // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV"
  2269. } mode_laneset;
  2270. uint8_t lanenum; // Lane number 1, 2, 4, 8
  2271. uint32_t symclk_10khz; // Symbol Clock in 10Khz
  2272. uint8_t hpdsel; // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned
  2273. uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable,
  2274. uint8_t connobj_id; // Connector Object Id defined in ObjectId.h
  2275. uint8_t reserved;
  2276. uint32_t reserved1;
  2277. };
  2278. struct dig_transmitter_control_ps_allocation_v1_6
  2279. {
  2280. struct dig_transmitter_control_parameters_v1_6 param;
  2281. uint32_t reserved[4];
  2282. };
  2283. //ucAction
  2284. enum atom_dig_transmitter_control_action
  2285. {
  2286. ATOM_TRANSMITTER_ACTION_DISABLE = 0,
  2287. ATOM_TRANSMITTER_ACTION_ENABLE = 1,
  2288. ATOM_TRANSMITTER_ACTION_LCD_BLOFF = 2,
  2289. ATOM_TRANSMITTER_ACTION_LCD_BLON = 3,
  2290. ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL = 4,
  2291. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START = 5,
  2292. ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP = 6,
  2293. ATOM_TRANSMITTER_ACTION_INIT = 7,
  2294. ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT = 8,
  2295. ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT = 9,
  2296. ATOM_TRANSMITTER_ACTION_SETUP = 10,
  2297. ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH = 11,
  2298. ATOM_TRANSMITTER_ACTION_POWER_ON = 12,
  2299. ATOM_TRANSMITTER_ACTION_POWER_OFF = 13,
  2300. };
  2301. // digfe_sel
  2302. enum atom_dig_transmitter_control_digfe_sel
  2303. {
  2304. ATOM_TRANMSITTER_V6__DIGA_SEL = 0x01,
  2305. ATOM_TRANMSITTER_V6__DIGB_SEL = 0x02,
  2306. ATOM_TRANMSITTER_V6__DIGC_SEL = 0x04,
  2307. ATOM_TRANMSITTER_V6__DIGD_SEL = 0x08,
  2308. ATOM_TRANMSITTER_V6__DIGE_SEL = 0x10,
  2309. ATOM_TRANMSITTER_V6__DIGF_SEL = 0x20,
  2310. ATOM_TRANMSITTER_V6__DIGG_SEL = 0x40,
  2311. };
  2312. //ucHPDSel
  2313. enum atom_dig_transmitter_control_hpd_sel
  2314. {
  2315. ATOM_TRANSMITTER_V6_NO_HPD_SEL = 0x00,
  2316. ATOM_TRANSMITTER_V6_HPD1_SEL = 0x01,
  2317. ATOM_TRANSMITTER_V6_HPD2_SEL = 0x02,
  2318. ATOM_TRANSMITTER_V6_HPD3_SEL = 0x03,
  2319. ATOM_TRANSMITTER_V6_HPD4_SEL = 0x04,
  2320. ATOM_TRANSMITTER_V6_HPD5_SEL = 0x05,
  2321. ATOM_TRANSMITTER_V6_HPD6_SEL = 0x06,
  2322. };
  2323. // ucDPLaneSet
  2324. enum atom_dig_transmitter_control_dplaneset
  2325. {
  2326. DP_LANE_SET__0DB_0_4V = 0x00,
  2327. DP_LANE_SET__0DB_0_6V = 0x01,
  2328. DP_LANE_SET__0DB_0_8V = 0x02,
  2329. DP_LANE_SET__0DB_1_2V = 0x03,
  2330. DP_LANE_SET__3_5DB_0_4V = 0x08,
  2331. DP_LANE_SET__3_5DB_0_6V = 0x09,
  2332. DP_LANE_SET__3_5DB_0_8V = 0x0a,
  2333. DP_LANE_SET__6DB_0_4V = 0x10,
  2334. DP_LANE_SET__6DB_0_6V = 0x11,
  2335. DP_LANE_SET__9_5DB_0_4V = 0x18,
  2336. };
  2337. /****************************************************************************/
  2338. // Structures used by ExternalEncoderControl V2.4
  2339. /****************************************************************************/
  2340. struct external_encoder_control_parameters_v2_4
  2341. {
  2342. uint16_t pixelclock_10khz; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT
  2343. uint8_t config; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT
  2344. uint8_t action; //
  2345. uint8_t encodermode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT
  2346. uint8_t lanenum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT
  2347. uint8_t bitpercolor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP
  2348. uint8_t hpd_id;
  2349. };
  2350. // ucAction
  2351. enum external_encoder_control_action_def
  2352. {
  2353. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT = 0x00,
  2354. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT = 0x01,
  2355. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT = 0x07,
  2356. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP = 0x0f,
  2357. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF = 0x10,
  2358. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING = 0x11,
  2359. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION = 0x12,
  2360. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP = 0x14,
  2361. };
  2362. // ucConfig
  2363. enum external_encoder_control_v2_4_config_def
  2364. {
  2365. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK = 0x03,
  2366. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ = 0x00,
  2367. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ = 0x01,
  2368. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ = 0x02,
  2369. EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_3_24GHZ = 0x03,
  2370. EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS = 0x70,
  2371. EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 = 0x00,
  2372. EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 = 0x10,
  2373. EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 = 0x20,
  2374. };
  2375. struct external_encoder_control_ps_allocation_v2_4
  2376. {
  2377. struct external_encoder_control_parameters_v2_4 sExtEncoder;
  2378. uint32_t reserved[2];
  2379. };
  2380. /*
  2381. ***************************************************************************
  2382. AMD ACPI Table
  2383. ***************************************************************************
  2384. */
  2385. struct amd_acpi_description_header{
  2386. uint32_t signature;
  2387. uint32_t tableLength; //Length
  2388. uint8_t revision;
  2389. uint8_t checksum;
  2390. uint8_t oemId[6];
  2391. uint8_t oemTableId[8]; //UINT64 OemTableId;
  2392. uint32_t oemRevision;
  2393. uint32_t creatorId;
  2394. uint32_t creatorRevision;
  2395. };
  2396. struct uefi_acpi_vfct{
  2397. struct amd_acpi_description_header sheader;
  2398. uint8_t tableUUID[16]; //0x24
  2399. uint32_t vbiosimageoffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture.
  2400. uint32_t lib1Imageoffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture.
  2401. uint32_t reserved[4]; //0x3C
  2402. };
  2403. struct vfct_image_header{
  2404. uint32_t pcibus; //0x4C
  2405. uint32_t pcidevice; //0x50
  2406. uint32_t pcifunction; //0x54
  2407. uint16_t vendorid; //0x58
  2408. uint16_t deviceid; //0x5A
  2409. uint16_t ssvid; //0x5C
  2410. uint16_t ssid; //0x5E
  2411. uint32_t revision; //0x60
  2412. uint32_t imagelength; //0x64
  2413. };
  2414. struct gop_vbios_content {
  2415. struct vfct_image_header vbiosheader;
  2416. uint8_t vbioscontent[1];
  2417. };
  2418. struct gop_lib1_content {
  2419. struct vfct_image_header lib1header;
  2420. uint8_t lib1content[1];
  2421. };
  2422. /*
  2423. ***************************************************************************
  2424. Scratch Register definitions
  2425. Each number below indicates which scratch regiser request, Active and
  2426. Connect all share the same definitions as display_device_tag defines
  2427. ***************************************************************************
  2428. */
  2429. enum scratch_register_def{
  2430. ATOM_DEVICE_CONNECT_INFO_DEF = 0,
  2431. ATOM_BL_BRI_LEVEL_INFO_DEF = 2,
  2432. ATOM_ACTIVE_INFO_DEF = 3,
  2433. ATOM_LCD_INFO_DEF = 4,
  2434. ATOM_DEVICE_REQ_INFO_DEF = 5,
  2435. ATOM_ACC_CHANGE_INFO_DEF = 6,
  2436. ATOM_PRE_OS_MODE_INFO_DEF = 7,
  2437. ATOM_PRE_OS_ASSERTION_DEF = 8, //For GOP to record a 32bit assertion code, this is enabled by default in prodution GOP drivers.
  2438. ATOM_INTERNAL_TIMER_INFO_DEF = 10,
  2439. };
  2440. enum scratch_device_connect_info_bit_def{
  2441. ATOM_DISPLAY_LCD1_CONNECT =0x0002,
  2442. ATOM_DISPLAY_DFP1_CONNECT =0x0008,
  2443. ATOM_DISPLAY_DFP2_CONNECT =0x0080,
  2444. ATOM_DISPLAY_DFP3_CONNECT =0x0200,
  2445. ATOM_DISPLAY_DFP4_CONNECT =0x0400,
  2446. ATOM_DISPLAY_DFP5_CONNECT =0x0800,
  2447. ATOM_DISPLAY_DFP6_CONNECT =0x0040,
  2448. ATOM_DISPLAY_DFPx_CONNECT =0x0ec8,
  2449. ATOM_CONNECT_INFO_DEVICE_MASK =0x0fff,
  2450. };
  2451. enum scratch_bl_bri_level_info_bit_def{
  2452. ATOM_CURRENT_BL_LEVEL_SHIFT =0x8,
  2453. #ifndef _H2INC
  2454. ATOM_CURRENT_BL_LEVEL_MASK =0x0000ff00,
  2455. ATOM_DEVICE_DPMS_STATE =0x00010000,
  2456. #endif
  2457. };
  2458. enum scratch_active_info_bits_def{
  2459. ATOM_DISPLAY_LCD1_ACTIVE =0x0002,
  2460. ATOM_DISPLAY_DFP1_ACTIVE =0x0008,
  2461. ATOM_DISPLAY_DFP2_ACTIVE =0x0080,
  2462. ATOM_DISPLAY_DFP3_ACTIVE =0x0200,
  2463. ATOM_DISPLAY_DFP4_ACTIVE =0x0400,
  2464. ATOM_DISPLAY_DFP5_ACTIVE =0x0800,
  2465. ATOM_DISPLAY_DFP6_ACTIVE =0x0040,
  2466. ATOM_ACTIVE_INFO_DEVICE_MASK =0x0fff,
  2467. };
  2468. enum scratch_device_req_info_bits_def{
  2469. ATOM_DISPLAY_LCD1_REQ =0x0002,
  2470. ATOM_DISPLAY_DFP1_REQ =0x0008,
  2471. ATOM_DISPLAY_DFP2_REQ =0x0080,
  2472. ATOM_DISPLAY_DFP3_REQ =0x0200,
  2473. ATOM_DISPLAY_DFP4_REQ =0x0400,
  2474. ATOM_DISPLAY_DFP5_REQ =0x0800,
  2475. ATOM_DISPLAY_DFP6_REQ =0x0040,
  2476. ATOM_REQ_INFO_DEVICE_MASK =0x0fff,
  2477. };
  2478. enum scratch_acc_change_info_bitshift_def{
  2479. ATOM_ACC_CHANGE_ACC_MODE_SHIFT =4,
  2480. ATOM_ACC_CHANGE_LID_STATUS_SHIFT =6,
  2481. };
  2482. enum scratch_acc_change_info_bits_def{
  2483. ATOM_ACC_CHANGE_ACC_MODE =0x00000010,
  2484. ATOM_ACC_CHANGE_LID_STATUS =0x00000040,
  2485. };
  2486. enum scratch_pre_os_mode_info_bits_def{
  2487. ATOM_PRE_OS_MODE_MASK =0x00000003,
  2488. ATOM_PRE_OS_MODE_VGA =0x00000000,
  2489. ATOM_PRE_OS_MODE_VESA =0x00000001,
  2490. ATOM_PRE_OS_MODE_GOP =0x00000002,
  2491. ATOM_PRE_OS_MODE_PIXEL_DEPTH =0x0000000C,
  2492. ATOM_PRE_OS_MODE_PIXEL_FORMAT_MASK=0x000000F0,
  2493. ATOM_PRE_OS_MODE_8BIT_PAL_EN =0x00000100,
  2494. ATOM_ASIC_INIT_COMPLETE =0x00000200,
  2495. #ifndef _H2INC
  2496. ATOM_PRE_OS_MODE_NUMBER_MASK =0xFFFF0000,
  2497. #endif
  2498. };
  2499. /*
  2500. ***************************************************************************
  2501. ATOM firmware ID header file
  2502. !! Please keep it at end of the atomfirmware.h !!
  2503. ***************************************************************************
  2504. */
  2505. #include "atomfirmwareid.h"
  2506. #pragma pack()
  2507. #endif