main.c 171 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421
  1. /*
  2. * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/debugfs.h>
  33. #include <linux/highmem.h>
  34. #include <linux/module.h>
  35. #include <linux/init.h>
  36. #include <linux/errno.h>
  37. #include <linux/pci.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/slab.h>
  40. #include <linux/bitmap.h>
  41. #if defined(CONFIG_X86)
  42. #include <asm/pat.h>
  43. #endif
  44. #include <linux/sched.h>
  45. #include <linux/sched/mm.h>
  46. #include <linux/sched/task.h>
  47. #include <linux/delay.h>
  48. #include <rdma/ib_user_verbs.h>
  49. #include <rdma/ib_addr.h>
  50. #include <rdma/ib_cache.h>
  51. #include <linux/mlx5/port.h>
  52. #include <linux/mlx5/vport.h>
  53. #include <linux/mlx5/fs.h>
  54. #include <linux/list.h>
  55. #include <rdma/ib_smi.h>
  56. #include <rdma/ib_umem.h>
  57. #include <linux/in.h>
  58. #include <linux/etherdevice.h>
  59. #include "mlx5_ib.h"
  60. #include "ib_rep.h"
  61. #include "cmd.h"
  62. #include <linux/mlx5/fs_helpers.h>
  63. #include <linux/mlx5/accel.h>
  64. #include <rdma/uverbs_std_types.h>
  65. #include <rdma/mlx5_user_ioctl_verbs.h>
  66. #include <rdma/mlx5_user_ioctl_cmds.h>
  67. #define UVERBS_MODULE_NAME mlx5_ib
  68. #include <rdma/uverbs_named_ioctl.h>
  69. #define DRIVER_NAME "mlx5_ib"
  70. #define DRIVER_VERSION "5.0-0"
  71. MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
  72. MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
  73. MODULE_LICENSE("Dual BSD/GPL");
  74. static char mlx5_version[] =
  75. DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
  76. DRIVER_VERSION "\n";
  77. struct mlx5_ib_event_work {
  78. struct work_struct work;
  79. struct mlx5_core_dev *dev;
  80. void *context;
  81. enum mlx5_dev_event event;
  82. unsigned long param;
  83. };
  84. enum {
  85. MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
  86. };
  87. static struct workqueue_struct *mlx5_ib_event_wq;
  88. static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
  89. static LIST_HEAD(mlx5_ib_dev_list);
  90. /*
  91. * This mutex should be held when accessing either of the above lists
  92. */
  93. static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
  94. /* We can't use an array for xlt_emergency_page because dma_map_single
  95. * doesn't work on kernel modules memory
  96. */
  97. static unsigned long xlt_emergency_page;
  98. static struct mutex xlt_emergency_page_mutex;
  99. struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
  100. {
  101. struct mlx5_ib_dev *dev;
  102. mutex_lock(&mlx5_ib_multiport_mutex);
  103. dev = mpi->ibdev;
  104. mutex_unlock(&mlx5_ib_multiport_mutex);
  105. return dev;
  106. }
  107. static enum rdma_link_layer
  108. mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
  109. {
  110. switch (port_type_cap) {
  111. case MLX5_CAP_PORT_TYPE_IB:
  112. return IB_LINK_LAYER_INFINIBAND;
  113. case MLX5_CAP_PORT_TYPE_ETH:
  114. return IB_LINK_LAYER_ETHERNET;
  115. default:
  116. return IB_LINK_LAYER_UNSPECIFIED;
  117. }
  118. }
  119. static enum rdma_link_layer
  120. mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
  121. {
  122. struct mlx5_ib_dev *dev = to_mdev(device);
  123. int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
  124. return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  125. }
  126. static int get_port_state(struct ib_device *ibdev,
  127. u8 port_num,
  128. enum ib_port_state *state)
  129. {
  130. struct ib_port_attr attr;
  131. int ret;
  132. memset(&attr, 0, sizeof(attr));
  133. ret = ibdev->query_port(ibdev, port_num, &attr);
  134. if (!ret)
  135. *state = attr.state;
  136. return ret;
  137. }
  138. static int mlx5_netdev_event(struct notifier_block *this,
  139. unsigned long event, void *ptr)
  140. {
  141. struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
  142. struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
  143. u8 port_num = roce->native_port_num;
  144. struct mlx5_core_dev *mdev;
  145. struct mlx5_ib_dev *ibdev;
  146. ibdev = roce->dev;
  147. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  148. if (!mdev)
  149. return NOTIFY_DONE;
  150. switch (event) {
  151. case NETDEV_REGISTER:
  152. case NETDEV_UNREGISTER:
  153. write_lock(&roce->netdev_lock);
  154. if (ibdev->rep) {
  155. struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
  156. struct net_device *rep_ndev;
  157. rep_ndev = mlx5_ib_get_rep_netdev(esw,
  158. ibdev->rep->vport);
  159. if (rep_ndev == ndev)
  160. roce->netdev = (event == NETDEV_UNREGISTER) ?
  161. NULL : ndev;
  162. } else if (ndev->dev.parent == &mdev->pdev->dev) {
  163. roce->netdev = (event == NETDEV_UNREGISTER) ?
  164. NULL : ndev;
  165. }
  166. write_unlock(&roce->netdev_lock);
  167. break;
  168. case NETDEV_CHANGE:
  169. case NETDEV_UP:
  170. case NETDEV_DOWN: {
  171. struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
  172. struct net_device *upper = NULL;
  173. if (lag_ndev) {
  174. upper = netdev_master_upper_dev_get(lag_ndev);
  175. dev_put(lag_ndev);
  176. }
  177. if ((upper == ndev || (!upper && ndev == roce->netdev))
  178. && ibdev->ib_active) {
  179. struct ib_event ibev = { };
  180. enum ib_port_state port_state;
  181. if (get_port_state(&ibdev->ib_dev, port_num,
  182. &port_state))
  183. goto done;
  184. if (roce->last_port_state == port_state)
  185. goto done;
  186. roce->last_port_state = port_state;
  187. ibev.device = &ibdev->ib_dev;
  188. if (port_state == IB_PORT_DOWN)
  189. ibev.event = IB_EVENT_PORT_ERR;
  190. else if (port_state == IB_PORT_ACTIVE)
  191. ibev.event = IB_EVENT_PORT_ACTIVE;
  192. else
  193. goto done;
  194. ibev.element.port_num = port_num;
  195. ib_dispatch_event(&ibev);
  196. }
  197. break;
  198. }
  199. default:
  200. break;
  201. }
  202. done:
  203. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  204. return NOTIFY_DONE;
  205. }
  206. static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
  207. u8 port_num)
  208. {
  209. struct mlx5_ib_dev *ibdev = to_mdev(device);
  210. struct net_device *ndev;
  211. struct mlx5_core_dev *mdev;
  212. mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
  213. if (!mdev)
  214. return NULL;
  215. ndev = mlx5_lag_get_roce_netdev(mdev);
  216. if (ndev)
  217. goto out;
  218. /* Ensure ndev does not disappear before we invoke dev_hold()
  219. */
  220. read_lock(&ibdev->roce[port_num - 1].netdev_lock);
  221. ndev = ibdev->roce[port_num - 1].netdev;
  222. if (ndev)
  223. dev_hold(ndev);
  224. read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
  225. out:
  226. mlx5_ib_put_native_port_mdev(ibdev, port_num);
  227. return ndev;
  228. }
  229. struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
  230. u8 ib_port_num,
  231. u8 *native_port_num)
  232. {
  233. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  234. ib_port_num);
  235. struct mlx5_core_dev *mdev = NULL;
  236. struct mlx5_ib_multiport_info *mpi;
  237. struct mlx5_ib_port *port;
  238. if (!mlx5_core_mp_enabled(ibdev->mdev) ||
  239. ll != IB_LINK_LAYER_ETHERNET) {
  240. if (native_port_num)
  241. *native_port_num = ib_port_num;
  242. return ibdev->mdev;
  243. }
  244. if (native_port_num)
  245. *native_port_num = 1;
  246. port = &ibdev->port[ib_port_num - 1];
  247. if (!port)
  248. return NULL;
  249. spin_lock(&port->mp.mpi_lock);
  250. mpi = ibdev->port[ib_port_num - 1].mp.mpi;
  251. if (mpi && !mpi->unaffiliate) {
  252. mdev = mpi->mdev;
  253. /* If it's the master no need to refcount, it'll exist
  254. * as long as the ib_dev exists.
  255. */
  256. if (!mpi->is_master)
  257. mpi->mdev_refcnt++;
  258. }
  259. spin_unlock(&port->mp.mpi_lock);
  260. return mdev;
  261. }
  262. void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
  263. {
  264. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
  265. port_num);
  266. struct mlx5_ib_multiport_info *mpi;
  267. struct mlx5_ib_port *port;
  268. if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  269. return;
  270. port = &ibdev->port[port_num - 1];
  271. spin_lock(&port->mp.mpi_lock);
  272. mpi = ibdev->port[port_num - 1].mp.mpi;
  273. if (mpi->is_master)
  274. goto out;
  275. mpi->mdev_refcnt--;
  276. if (mpi->unaffiliate)
  277. complete(&mpi->unref_comp);
  278. out:
  279. spin_unlock(&port->mp.mpi_lock);
  280. }
  281. static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
  282. u8 *active_width)
  283. {
  284. switch (eth_proto_oper) {
  285. case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
  286. case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
  287. case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
  288. case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
  289. *active_width = IB_WIDTH_1X;
  290. *active_speed = IB_SPEED_SDR;
  291. break;
  292. case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
  293. case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
  294. case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
  295. case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
  296. case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
  297. case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
  298. case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
  299. *active_width = IB_WIDTH_1X;
  300. *active_speed = IB_SPEED_QDR;
  301. break;
  302. case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
  303. case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
  304. case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
  305. *active_width = IB_WIDTH_1X;
  306. *active_speed = IB_SPEED_EDR;
  307. break;
  308. case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
  309. case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
  310. case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
  311. case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
  312. *active_width = IB_WIDTH_4X;
  313. *active_speed = IB_SPEED_QDR;
  314. break;
  315. case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
  316. case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
  317. case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
  318. *active_width = IB_WIDTH_1X;
  319. *active_speed = IB_SPEED_HDR;
  320. break;
  321. case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
  322. *active_width = IB_WIDTH_4X;
  323. *active_speed = IB_SPEED_FDR;
  324. break;
  325. case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
  326. case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
  327. case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
  328. case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
  329. *active_width = IB_WIDTH_4X;
  330. *active_speed = IB_SPEED_EDR;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
  338. struct ib_port_attr *props)
  339. {
  340. struct mlx5_ib_dev *dev = to_mdev(device);
  341. struct mlx5_core_dev *mdev;
  342. struct net_device *ndev, *upper;
  343. enum ib_mtu ndev_ib_mtu;
  344. bool put_mdev = true;
  345. u16 qkey_viol_cntr;
  346. u32 eth_prot_oper;
  347. u8 mdev_port_num;
  348. int err;
  349. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  350. if (!mdev) {
  351. /* This means the port isn't affiliated yet. Get the
  352. * info for the master port instead.
  353. */
  354. put_mdev = false;
  355. mdev = dev->mdev;
  356. mdev_port_num = 1;
  357. port_num = 1;
  358. }
  359. /* Possible bad flows are checked before filling out props so in case
  360. * of an error it will still be zeroed out.
  361. */
  362. err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
  363. mdev_port_num);
  364. if (err)
  365. goto out;
  366. props->active_width = IB_WIDTH_4X;
  367. props->active_speed = IB_SPEED_QDR;
  368. translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
  369. &props->active_width);
  370. props->port_cap_flags |= IB_PORT_CM_SUP;
  371. props->ip_gids = true;
  372. props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
  373. roce_address_table_size);
  374. props->max_mtu = IB_MTU_4096;
  375. props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
  376. props->pkey_tbl_len = 1;
  377. props->state = IB_PORT_DOWN;
  378. props->phys_state = 3;
  379. mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
  380. props->qkey_viol_cntr = qkey_viol_cntr;
  381. /* If this is a stub query for an unaffiliated port stop here */
  382. if (!put_mdev)
  383. goto out;
  384. ndev = mlx5_ib_get_netdev(device, port_num);
  385. if (!ndev)
  386. goto out;
  387. if (mlx5_lag_is_active(dev->mdev)) {
  388. rcu_read_lock();
  389. upper = netdev_master_upper_dev_get_rcu(ndev);
  390. if (upper) {
  391. dev_put(ndev);
  392. ndev = upper;
  393. dev_hold(ndev);
  394. }
  395. rcu_read_unlock();
  396. }
  397. if (netif_running(ndev) && netif_carrier_ok(ndev)) {
  398. props->state = IB_PORT_ACTIVE;
  399. props->phys_state = 5;
  400. }
  401. ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
  402. dev_put(ndev);
  403. props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
  404. out:
  405. if (put_mdev)
  406. mlx5_ib_put_native_port_mdev(dev, port_num);
  407. return err;
  408. }
  409. static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
  410. unsigned int index, const union ib_gid *gid,
  411. const struct ib_gid_attr *attr)
  412. {
  413. enum ib_gid_type gid_type = IB_GID_TYPE_IB;
  414. u8 roce_version = 0;
  415. u8 roce_l3_type = 0;
  416. bool vlan = false;
  417. u8 mac[ETH_ALEN];
  418. u16 vlan_id = 0;
  419. if (gid) {
  420. gid_type = attr->gid_type;
  421. ether_addr_copy(mac, attr->ndev->dev_addr);
  422. if (is_vlan_dev(attr->ndev)) {
  423. vlan = true;
  424. vlan_id = vlan_dev_vlan_id(attr->ndev);
  425. }
  426. }
  427. switch (gid_type) {
  428. case IB_GID_TYPE_IB:
  429. roce_version = MLX5_ROCE_VERSION_1;
  430. break;
  431. case IB_GID_TYPE_ROCE_UDP_ENCAP:
  432. roce_version = MLX5_ROCE_VERSION_2;
  433. if (ipv6_addr_v4mapped((void *)gid))
  434. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
  435. else
  436. roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
  437. break;
  438. default:
  439. mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
  440. }
  441. return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
  442. roce_l3_type, gid->raw, mac, vlan,
  443. vlan_id, port_num);
  444. }
  445. static int mlx5_ib_add_gid(const struct ib_gid_attr *attr,
  446. __always_unused void **context)
  447. {
  448. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  449. attr->index, &attr->gid, attr);
  450. }
  451. static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
  452. __always_unused void **context)
  453. {
  454. return set_roce_addr(to_mdev(attr->device), attr->port_num,
  455. attr->index, NULL, NULL);
  456. }
  457. __be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev,
  458. const struct ib_gid_attr *attr)
  459. {
  460. if (attr->gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
  461. return 0;
  462. return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
  463. }
  464. static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
  465. {
  466. if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
  467. return !MLX5_CAP_GEN(dev->mdev, ib_virt);
  468. return 0;
  469. }
  470. enum {
  471. MLX5_VPORT_ACCESS_METHOD_MAD,
  472. MLX5_VPORT_ACCESS_METHOD_HCA,
  473. MLX5_VPORT_ACCESS_METHOD_NIC,
  474. };
  475. static int mlx5_get_vport_access_method(struct ib_device *ibdev)
  476. {
  477. if (mlx5_use_mad_ifc(to_mdev(ibdev)))
  478. return MLX5_VPORT_ACCESS_METHOD_MAD;
  479. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  480. IB_LINK_LAYER_ETHERNET)
  481. return MLX5_VPORT_ACCESS_METHOD_NIC;
  482. return MLX5_VPORT_ACCESS_METHOD_HCA;
  483. }
  484. static void get_atomic_caps(struct mlx5_ib_dev *dev,
  485. u8 atomic_size_qp,
  486. struct ib_device_attr *props)
  487. {
  488. u8 tmp;
  489. u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
  490. u8 atomic_req_8B_endianness_mode =
  491. MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
  492. /* Check if HW supports 8 bytes standard atomic operations and capable
  493. * of host endianness respond
  494. */
  495. tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
  496. if (((atomic_operations & tmp) == tmp) &&
  497. (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
  498. (atomic_req_8B_endianness_mode)) {
  499. props->atomic_cap = IB_ATOMIC_HCA;
  500. } else {
  501. props->atomic_cap = IB_ATOMIC_NONE;
  502. }
  503. }
  504. static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
  505. struct ib_device_attr *props)
  506. {
  507. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
  508. get_atomic_caps(dev, atomic_size_qp, props);
  509. }
  510. static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
  511. struct ib_device_attr *props)
  512. {
  513. u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
  514. get_atomic_caps(dev, atomic_size_qp, props);
  515. }
  516. bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
  517. {
  518. struct ib_device_attr props = {};
  519. get_atomic_caps_dc(dev, &props);
  520. return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
  521. }
  522. static int mlx5_query_system_image_guid(struct ib_device *ibdev,
  523. __be64 *sys_image_guid)
  524. {
  525. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  526. struct mlx5_core_dev *mdev = dev->mdev;
  527. u64 tmp;
  528. int err;
  529. switch (mlx5_get_vport_access_method(ibdev)) {
  530. case MLX5_VPORT_ACCESS_METHOD_MAD:
  531. return mlx5_query_mad_ifc_system_image_guid(ibdev,
  532. sys_image_guid);
  533. case MLX5_VPORT_ACCESS_METHOD_HCA:
  534. err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
  535. break;
  536. case MLX5_VPORT_ACCESS_METHOD_NIC:
  537. err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
  538. break;
  539. default:
  540. return -EINVAL;
  541. }
  542. if (!err)
  543. *sys_image_guid = cpu_to_be64(tmp);
  544. return err;
  545. }
  546. static int mlx5_query_max_pkeys(struct ib_device *ibdev,
  547. u16 *max_pkeys)
  548. {
  549. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  550. struct mlx5_core_dev *mdev = dev->mdev;
  551. switch (mlx5_get_vport_access_method(ibdev)) {
  552. case MLX5_VPORT_ACCESS_METHOD_MAD:
  553. return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
  554. case MLX5_VPORT_ACCESS_METHOD_HCA:
  555. case MLX5_VPORT_ACCESS_METHOD_NIC:
  556. *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
  557. pkey_table_size));
  558. return 0;
  559. default:
  560. return -EINVAL;
  561. }
  562. }
  563. static int mlx5_query_vendor_id(struct ib_device *ibdev,
  564. u32 *vendor_id)
  565. {
  566. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  567. switch (mlx5_get_vport_access_method(ibdev)) {
  568. case MLX5_VPORT_ACCESS_METHOD_MAD:
  569. return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
  570. case MLX5_VPORT_ACCESS_METHOD_HCA:
  571. case MLX5_VPORT_ACCESS_METHOD_NIC:
  572. return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
  573. default:
  574. return -EINVAL;
  575. }
  576. }
  577. static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
  578. __be64 *node_guid)
  579. {
  580. u64 tmp;
  581. int err;
  582. switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
  583. case MLX5_VPORT_ACCESS_METHOD_MAD:
  584. return mlx5_query_mad_ifc_node_guid(dev, node_guid);
  585. case MLX5_VPORT_ACCESS_METHOD_HCA:
  586. err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
  587. break;
  588. case MLX5_VPORT_ACCESS_METHOD_NIC:
  589. err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
  590. break;
  591. default:
  592. return -EINVAL;
  593. }
  594. if (!err)
  595. *node_guid = cpu_to_be64(tmp);
  596. return err;
  597. }
  598. struct mlx5_reg_node_desc {
  599. u8 desc[IB_DEVICE_NODE_DESC_MAX];
  600. };
  601. static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
  602. {
  603. struct mlx5_reg_node_desc in;
  604. if (mlx5_use_mad_ifc(dev))
  605. return mlx5_query_mad_ifc_node_desc(dev, node_desc);
  606. memset(&in, 0, sizeof(in));
  607. return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
  608. sizeof(struct mlx5_reg_node_desc),
  609. MLX5_REG_NODE_DESC, 0, 0);
  610. }
  611. static int mlx5_ib_query_device(struct ib_device *ibdev,
  612. struct ib_device_attr *props,
  613. struct ib_udata *uhw)
  614. {
  615. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  616. struct mlx5_core_dev *mdev = dev->mdev;
  617. int err = -ENOMEM;
  618. int max_sq_desc;
  619. int max_rq_sg;
  620. int max_sq_sg;
  621. u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
  622. bool raw_support = !mlx5_core_mp_enabled(mdev);
  623. struct mlx5_ib_query_device_resp resp = {};
  624. size_t resp_len;
  625. u64 max_tso;
  626. resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
  627. if (uhw->outlen && uhw->outlen < resp_len)
  628. return -EINVAL;
  629. else
  630. resp.response_length = resp_len;
  631. if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
  632. return -EINVAL;
  633. memset(props, 0, sizeof(*props));
  634. err = mlx5_query_system_image_guid(ibdev,
  635. &props->sys_image_guid);
  636. if (err)
  637. return err;
  638. err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
  639. if (err)
  640. return err;
  641. err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
  642. if (err)
  643. return err;
  644. props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
  645. (fw_rev_min(dev->mdev) << 16) |
  646. fw_rev_sub(dev->mdev);
  647. props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
  648. IB_DEVICE_PORT_ACTIVE_EVENT |
  649. IB_DEVICE_SYS_IMAGE_GUID |
  650. IB_DEVICE_RC_RNR_NAK_GEN;
  651. if (MLX5_CAP_GEN(mdev, pkv))
  652. props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
  653. if (MLX5_CAP_GEN(mdev, qkv))
  654. props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
  655. if (MLX5_CAP_GEN(mdev, apm))
  656. props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
  657. if (MLX5_CAP_GEN(mdev, xrc))
  658. props->device_cap_flags |= IB_DEVICE_XRC;
  659. if (MLX5_CAP_GEN(mdev, imaicl)) {
  660. props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
  661. IB_DEVICE_MEM_WINDOW_TYPE_2B;
  662. props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  663. /* We support 'Gappy' memory registration too */
  664. props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
  665. }
  666. props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
  667. if (MLX5_CAP_GEN(mdev, sho)) {
  668. props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
  669. /* At this stage no support for signature handover */
  670. props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
  671. IB_PROT_T10DIF_TYPE_2 |
  672. IB_PROT_T10DIF_TYPE_3;
  673. props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
  674. IB_GUARD_T10DIF_CSUM;
  675. }
  676. if (MLX5_CAP_GEN(mdev, block_lb_mc))
  677. props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
  678. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
  679. if (MLX5_CAP_ETH(mdev, csum_cap)) {
  680. /* Legacy bit to support old userspace libraries */
  681. props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
  682. props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
  683. }
  684. if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
  685. props->raw_packet_caps |=
  686. IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
  687. if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
  688. max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
  689. if (max_tso) {
  690. resp.tso_caps.max_tso = 1 << max_tso;
  691. resp.tso_caps.supported_qpts |=
  692. 1 << IB_QPT_RAW_PACKET;
  693. resp.response_length += sizeof(resp.tso_caps);
  694. }
  695. }
  696. if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
  697. resp.rss_caps.rx_hash_function =
  698. MLX5_RX_HASH_FUNC_TOEPLITZ;
  699. resp.rss_caps.rx_hash_fields_mask =
  700. MLX5_RX_HASH_SRC_IPV4 |
  701. MLX5_RX_HASH_DST_IPV4 |
  702. MLX5_RX_HASH_SRC_IPV6 |
  703. MLX5_RX_HASH_DST_IPV6 |
  704. MLX5_RX_HASH_SRC_PORT_TCP |
  705. MLX5_RX_HASH_DST_PORT_TCP |
  706. MLX5_RX_HASH_SRC_PORT_UDP |
  707. MLX5_RX_HASH_DST_PORT_UDP |
  708. MLX5_RX_HASH_INNER;
  709. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  710. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  711. resp.rss_caps.rx_hash_fields_mask |=
  712. MLX5_RX_HASH_IPSEC_SPI;
  713. resp.response_length += sizeof(resp.rss_caps);
  714. }
  715. } else {
  716. if (field_avail(typeof(resp), tso_caps, uhw->outlen))
  717. resp.response_length += sizeof(resp.tso_caps);
  718. if (field_avail(typeof(resp), rss_caps, uhw->outlen))
  719. resp.response_length += sizeof(resp.rss_caps);
  720. }
  721. if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
  722. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  723. props->device_cap_flags |= IB_DEVICE_UD_TSO;
  724. }
  725. if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
  726. MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
  727. raw_support)
  728. props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
  729. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
  730. MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
  731. props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
  732. if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
  733. MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
  734. raw_support) {
  735. /* Legacy bit to support old userspace libraries */
  736. props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
  737. props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
  738. }
  739. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  740. props->max_dm_size =
  741. MLX5_CAP_DEV_MEM(mdev, max_memic_size);
  742. }
  743. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
  744. props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
  745. if (MLX5_CAP_GEN(mdev, end_pad))
  746. props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
  747. props->vendor_part_id = mdev->pdev->device;
  748. props->hw_ver = mdev->pdev->revision;
  749. props->max_mr_size = ~0ull;
  750. props->page_size_cap = ~(min_page_size - 1);
  751. props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
  752. props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  753. max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
  754. sizeof(struct mlx5_wqe_data_seg);
  755. max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
  756. max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
  757. sizeof(struct mlx5_wqe_raddr_seg)) /
  758. sizeof(struct mlx5_wqe_data_seg);
  759. props->max_send_sge = max_sq_sg;
  760. props->max_recv_sge = max_rq_sg;
  761. props->max_sge_rd = MLX5_MAX_SGE_RD;
  762. props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
  763. props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
  764. props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
  765. props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
  766. props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
  767. props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
  768. props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
  769. props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
  770. props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
  771. props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
  772. props->max_srq_sge = max_rq_sg - 1;
  773. props->max_fast_reg_page_list_len =
  774. 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
  775. get_atomic_caps_qp(dev, props);
  776. props->masked_atomic_cap = IB_ATOMIC_NONE;
  777. props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
  778. props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
  779. props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
  780. props->max_mcast_grp;
  781. props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
  782. props->max_ah = INT_MAX;
  783. props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
  784. props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
  785. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  786. if (MLX5_CAP_GEN(mdev, pg))
  787. props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
  788. props->odp_caps = dev->odp_caps;
  789. #endif
  790. if (MLX5_CAP_GEN(mdev, cd))
  791. props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
  792. if (!mlx5_core_is_pf(mdev))
  793. props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
  794. if (mlx5_ib_port_link_layer(ibdev, 1) ==
  795. IB_LINK_LAYER_ETHERNET && raw_support) {
  796. props->rss_caps.max_rwq_indirection_tables =
  797. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
  798. props->rss_caps.max_rwq_indirection_table_size =
  799. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
  800. props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
  801. props->max_wq_type_rq =
  802. 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
  803. }
  804. if (MLX5_CAP_GEN(mdev, tag_matching)) {
  805. props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
  806. props->tm_caps.max_num_tags =
  807. (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
  808. props->tm_caps.flags = IB_TM_CAP_RC;
  809. props->tm_caps.max_ops =
  810. 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
  811. props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
  812. }
  813. if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
  814. props->cq_caps.max_cq_moderation_count =
  815. MLX5_MAX_CQ_COUNT;
  816. props->cq_caps.max_cq_moderation_period =
  817. MLX5_MAX_CQ_PERIOD;
  818. }
  819. if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
  820. resp.response_length += sizeof(resp.cqe_comp_caps);
  821. if (MLX5_CAP_GEN(dev->mdev, cqe_compression)) {
  822. resp.cqe_comp_caps.max_num =
  823. MLX5_CAP_GEN(dev->mdev,
  824. cqe_compression_max_num);
  825. resp.cqe_comp_caps.supported_format =
  826. MLX5_IB_CQE_RES_FORMAT_HASH |
  827. MLX5_IB_CQE_RES_FORMAT_CSUM;
  828. if (MLX5_CAP_GEN(dev->mdev, mini_cqe_resp_stride_index))
  829. resp.cqe_comp_caps.supported_format |=
  830. MLX5_IB_CQE_RES_FORMAT_CSUM_STRIDX;
  831. }
  832. }
  833. if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
  834. raw_support) {
  835. if (MLX5_CAP_QOS(mdev, packet_pacing) &&
  836. MLX5_CAP_GEN(mdev, qos)) {
  837. resp.packet_pacing_caps.qp_rate_limit_max =
  838. MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
  839. resp.packet_pacing_caps.qp_rate_limit_min =
  840. MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
  841. resp.packet_pacing_caps.supported_qpts |=
  842. 1 << IB_QPT_RAW_PACKET;
  843. if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
  844. MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
  845. resp.packet_pacing_caps.cap_flags |=
  846. MLX5_IB_PP_SUPPORT_BURST;
  847. }
  848. resp.response_length += sizeof(resp.packet_pacing_caps);
  849. }
  850. if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
  851. uhw->outlen)) {
  852. if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
  853. resp.mlx5_ib_support_multi_pkt_send_wqes =
  854. MLX5_IB_ALLOW_MPW;
  855. if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
  856. resp.mlx5_ib_support_multi_pkt_send_wqes |=
  857. MLX5_IB_SUPPORT_EMPW;
  858. resp.response_length +=
  859. sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
  860. }
  861. if (field_avail(typeof(resp), flags, uhw->outlen)) {
  862. resp.response_length += sizeof(resp.flags);
  863. if (MLX5_CAP_GEN(mdev, cqe_compression_128))
  864. resp.flags |=
  865. MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
  866. if (MLX5_CAP_GEN(mdev, cqe_128_always))
  867. resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
  868. }
  869. if (field_avail(typeof(resp), sw_parsing_caps,
  870. uhw->outlen)) {
  871. resp.response_length += sizeof(resp.sw_parsing_caps);
  872. if (MLX5_CAP_ETH(mdev, swp)) {
  873. resp.sw_parsing_caps.sw_parsing_offloads |=
  874. MLX5_IB_SW_PARSING;
  875. if (MLX5_CAP_ETH(mdev, swp_csum))
  876. resp.sw_parsing_caps.sw_parsing_offloads |=
  877. MLX5_IB_SW_PARSING_CSUM;
  878. if (MLX5_CAP_ETH(mdev, swp_lso))
  879. resp.sw_parsing_caps.sw_parsing_offloads |=
  880. MLX5_IB_SW_PARSING_LSO;
  881. if (resp.sw_parsing_caps.sw_parsing_offloads)
  882. resp.sw_parsing_caps.supported_qpts =
  883. BIT(IB_QPT_RAW_PACKET);
  884. }
  885. }
  886. if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
  887. raw_support) {
  888. resp.response_length += sizeof(resp.striding_rq_caps);
  889. if (MLX5_CAP_GEN(mdev, striding_rq)) {
  890. resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
  891. MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
  892. resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
  893. MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
  894. resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
  895. MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
  896. resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
  897. MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
  898. resp.striding_rq_caps.supported_qpts =
  899. BIT(IB_QPT_RAW_PACKET);
  900. }
  901. }
  902. if (field_avail(typeof(resp), tunnel_offloads_caps,
  903. uhw->outlen)) {
  904. resp.response_length += sizeof(resp.tunnel_offloads_caps);
  905. if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
  906. resp.tunnel_offloads_caps |=
  907. MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
  908. if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
  909. resp.tunnel_offloads_caps |=
  910. MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
  911. if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
  912. resp.tunnel_offloads_caps |=
  913. MLX5_IB_TUNNELED_OFFLOADS_GRE;
  914. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  915. MLX5_FLEX_PROTO_CW_MPLS_GRE)
  916. resp.tunnel_offloads_caps |=
  917. MLX5_IB_TUNNELED_OFFLOADS_MPLS_GRE;
  918. if (MLX5_CAP_GEN(mdev, flex_parser_protocols) &
  919. MLX5_FLEX_PROTO_CW_MPLS_UDP)
  920. resp.tunnel_offloads_caps |=
  921. MLX5_IB_TUNNELED_OFFLOADS_MPLS_UDP;
  922. }
  923. if (uhw->outlen) {
  924. err = ib_copy_to_udata(uhw, &resp, resp.response_length);
  925. if (err)
  926. return err;
  927. }
  928. return 0;
  929. }
  930. enum mlx5_ib_width {
  931. MLX5_IB_WIDTH_1X = 1 << 0,
  932. MLX5_IB_WIDTH_2X = 1 << 1,
  933. MLX5_IB_WIDTH_4X = 1 << 2,
  934. MLX5_IB_WIDTH_8X = 1 << 3,
  935. MLX5_IB_WIDTH_12X = 1 << 4
  936. };
  937. static int translate_active_width(struct ib_device *ibdev, u8 active_width,
  938. u8 *ib_width)
  939. {
  940. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  941. int err = 0;
  942. if (active_width & MLX5_IB_WIDTH_1X) {
  943. *ib_width = IB_WIDTH_1X;
  944. } else if (active_width & MLX5_IB_WIDTH_2X) {
  945. mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
  946. (int)active_width);
  947. err = -EINVAL;
  948. } else if (active_width & MLX5_IB_WIDTH_4X) {
  949. *ib_width = IB_WIDTH_4X;
  950. } else if (active_width & MLX5_IB_WIDTH_8X) {
  951. *ib_width = IB_WIDTH_8X;
  952. } else if (active_width & MLX5_IB_WIDTH_12X) {
  953. *ib_width = IB_WIDTH_12X;
  954. } else {
  955. mlx5_ib_dbg(dev, "Invalid active_width %d\n",
  956. (int)active_width);
  957. err = -EINVAL;
  958. }
  959. return err;
  960. }
  961. static int mlx5_mtu_to_ib_mtu(int mtu)
  962. {
  963. switch (mtu) {
  964. case 256: return 1;
  965. case 512: return 2;
  966. case 1024: return 3;
  967. case 2048: return 4;
  968. case 4096: return 5;
  969. default:
  970. pr_warn("invalid mtu\n");
  971. return -1;
  972. }
  973. }
  974. enum ib_max_vl_num {
  975. __IB_MAX_VL_0 = 1,
  976. __IB_MAX_VL_0_1 = 2,
  977. __IB_MAX_VL_0_3 = 3,
  978. __IB_MAX_VL_0_7 = 4,
  979. __IB_MAX_VL_0_14 = 5,
  980. };
  981. enum mlx5_vl_hw_cap {
  982. MLX5_VL_HW_0 = 1,
  983. MLX5_VL_HW_0_1 = 2,
  984. MLX5_VL_HW_0_2 = 3,
  985. MLX5_VL_HW_0_3 = 4,
  986. MLX5_VL_HW_0_4 = 5,
  987. MLX5_VL_HW_0_5 = 6,
  988. MLX5_VL_HW_0_6 = 7,
  989. MLX5_VL_HW_0_7 = 8,
  990. MLX5_VL_HW_0_14 = 15
  991. };
  992. static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
  993. u8 *max_vl_num)
  994. {
  995. switch (vl_hw_cap) {
  996. case MLX5_VL_HW_0:
  997. *max_vl_num = __IB_MAX_VL_0;
  998. break;
  999. case MLX5_VL_HW_0_1:
  1000. *max_vl_num = __IB_MAX_VL_0_1;
  1001. break;
  1002. case MLX5_VL_HW_0_3:
  1003. *max_vl_num = __IB_MAX_VL_0_3;
  1004. break;
  1005. case MLX5_VL_HW_0_7:
  1006. *max_vl_num = __IB_MAX_VL_0_7;
  1007. break;
  1008. case MLX5_VL_HW_0_14:
  1009. *max_vl_num = __IB_MAX_VL_0_14;
  1010. break;
  1011. default:
  1012. return -EINVAL;
  1013. }
  1014. return 0;
  1015. }
  1016. static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
  1017. struct ib_port_attr *props)
  1018. {
  1019. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1020. struct mlx5_core_dev *mdev = dev->mdev;
  1021. struct mlx5_hca_vport_context *rep;
  1022. u16 max_mtu;
  1023. u16 oper_mtu;
  1024. int err;
  1025. u8 ib_link_width_oper;
  1026. u8 vl_hw_cap;
  1027. rep = kzalloc(sizeof(*rep), GFP_KERNEL);
  1028. if (!rep) {
  1029. err = -ENOMEM;
  1030. goto out;
  1031. }
  1032. /* props being zeroed by the caller, avoid zeroing it here */
  1033. err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
  1034. if (err)
  1035. goto out;
  1036. props->lid = rep->lid;
  1037. props->lmc = rep->lmc;
  1038. props->sm_lid = rep->sm_lid;
  1039. props->sm_sl = rep->sm_sl;
  1040. props->state = rep->vport_state;
  1041. props->phys_state = rep->port_physical_state;
  1042. props->port_cap_flags = rep->cap_mask1;
  1043. props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
  1044. props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
  1045. props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
  1046. props->bad_pkey_cntr = rep->pkey_violation_counter;
  1047. props->qkey_viol_cntr = rep->qkey_violation_counter;
  1048. props->subnet_timeout = rep->subnet_timeout;
  1049. props->init_type_reply = rep->init_type_reply;
  1050. err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
  1051. if (err)
  1052. goto out;
  1053. err = translate_active_width(ibdev, ib_link_width_oper,
  1054. &props->active_width);
  1055. if (err)
  1056. goto out;
  1057. err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
  1058. if (err)
  1059. goto out;
  1060. mlx5_query_port_max_mtu(mdev, &max_mtu, port);
  1061. props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
  1062. mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
  1063. props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
  1064. err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
  1065. if (err)
  1066. goto out;
  1067. err = translate_max_vl_num(ibdev, vl_hw_cap,
  1068. &props->max_vl_num);
  1069. out:
  1070. kfree(rep);
  1071. return err;
  1072. }
  1073. int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
  1074. struct ib_port_attr *props)
  1075. {
  1076. unsigned int count;
  1077. int ret;
  1078. switch (mlx5_get_vport_access_method(ibdev)) {
  1079. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1080. ret = mlx5_query_mad_ifc_port(ibdev, port, props);
  1081. break;
  1082. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1083. ret = mlx5_query_hca_port(ibdev, port, props);
  1084. break;
  1085. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1086. ret = mlx5_query_port_roce(ibdev, port, props);
  1087. break;
  1088. default:
  1089. ret = -EINVAL;
  1090. }
  1091. if (!ret && props) {
  1092. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1093. struct mlx5_core_dev *mdev;
  1094. bool put_mdev = true;
  1095. mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
  1096. if (!mdev) {
  1097. /* If the port isn't affiliated yet query the master.
  1098. * The master and slave will have the same values.
  1099. */
  1100. mdev = dev->mdev;
  1101. port = 1;
  1102. put_mdev = false;
  1103. }
  1104. count = mlx5_core_reserved_gids_count(mdev);
  1105. if (put_mdev)
  1106. mlx5_ib_put_native_port_mdev(dev, port);
  1107. props->gid_tbl_len -= count;
  1108. }
  1109. return ret;
  1110. }
  1111. static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
  1112. struct ib_port_attr *props)
  1113. {
  1114. int ret;
  1115. /* Only link layer == ethernet is valid for representors */
  1116. ret = mlx5_query_port_roce(ibdev, port, props);
  1117. if (ret || !props)
  1118. return ret;
  1119. /* We don't support GIDS */
  1120. props->gid_tbl_len = 0;
  1121. return ret;
  1122. }
  1123. static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
  1124. union ib_gid *gid)
  1125. {
  1126. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1127. struct mlx5_core_dev *mdev = dev->mdev;
  1128. switch (mlx5_get_vport_access_method(ibdev)) {
  1129. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1130. return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
  1131. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1132. return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
  1133. default:
  1134. return -EINVAL;
  1135. }
  1136. }
  1137. static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
  1138. u16 index, u16 *pkey)
  1139. {
  1140. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1141. struct mlx5_core_dev *mdev;
  1142. bool put_mdev = true;
  1143. u8 mdev_port_num;
  1144. int err;
  1145. mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
  1146. if (!mdev) {
  1147. /* The port isn't affiliated yet, get the PKey from the master
  1148. * port. For RoCE the PKey tables will be the same.
  1149. */
  1150. put_mdev = false;
  1151. mdev = dev->mdev;
  1152. mdev_port_num = 1;
  1153. }
  1154. err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
  1155. index, pkey);
  1156. if (put_mdev)
  1157. mlx5_ib_put_native_port_mdev(dev, port);
  1158. return err;
  1159. }
  1160. static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
  1161. u16 *pkey)
  1162. {
  1163. switch (mlx5_get_vport_access_method(ibdev)) {
  1164. case MLX5_VPORT_ACCESS_METHOD_MAD:
  1165. return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
  1166. case MLX5_VPORT_ACCESS_METHOD_HCA:
  1167. case MLX5_VPORT_ACCESS_METHOD_NIC:
  1168. return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
  1169. default:
  1170. return -EINVAL;
  1171. }
  1172. }
  1173. static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
  1174. struct ib_device_modify *props)
  1175. {
  1176. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1177. struct mlx5_reg_node_desc in;
  1178. struct mlx5_reg_node_desc out;
  1179. int err;
  1180. if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
  1181. return -EOPNOTSUPP;
  1182. if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
  1183. return 0;
  1184. /*
  1185. * If possible, pass node desc to FW, so it can generate
  1186. * a 144 trap. If cmd fails, just ignore.
  1187. */
  1188. memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1189. err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
  1190. sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
  1191. if (err)
  1192. return err;
  1193. memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
  1194. return err;
  1195. }
  1196. static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
  1197. u32 value)
  1198. {
  1199. struct mlx5_hca_vport_context ctx = {};
  1200. struct mlx5_core_dev *mdev;
  1201. u8 mdev_port_num;
  1202. int err;
  1203. mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
  1204. if (!mdev)
  1205. return -ENODEV;
  1206. err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
  1207. if (err)
  1208. goto out;
  1209. if (~ctx.cap_mask1_perm & mask) {
  1210. mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
  1211. mask, ctx.cap_mask1_perm);
  1212. err = -EINVAL;
  1213. goto out;
  1214. }
  1215. ctx.cap_mask1 = value;
  1216. ctx.cap_mask1_perm = mask;
  1217. err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
  1218. 0, &ctx);
  1219. out:
  1220. mlx5_ib_put_native_port_mdev(dev, port_num);
  1221. return err;
  1222. }
  1223. static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
  1224. struct ib_port_modify *props)
  1225. {
  1226. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1227. struct ib_port_attr attr;
  1228. u32 tmp;
  1229. int err;
  1230. u32 change_mask;
  1231. u32 value;
  1232. bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
  1233. IB_LINK_LAYER_INFINIBAND);
  1234. /* CM layer calls ib_modify_port() regardless of the link layer. For
  1235. * Ethernet ports, qkey violation and Port capabilities are meaningless.
  1236. */
  1237. if (!is_ib)
  1238. return 0;
  1239. if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
  1240. change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
  1241. value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
  1242. return set_port_caps_atomic(dev, port, change_mask, value);
  1243. }
  1244. mutex_lock(&dev->cap_mask_mutex);
  1245. err = ib_query_port(ibdev, port, &attr);
  1246. if (err)
  1247. goto out;
  1248. tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
  1249. ~props->clr_port_cap_mask;
  1250. err = mlx5_set_port_caps(dev->mdev, port, tmp);
  1251. out:
  1252. mutex_unlock(&dev->cap_mask_mutex);
  1253. return err;
  1254. }
  1255. static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
  1256. {
  1257. mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
  1258. caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
  1259. }
  1260. static u16 calc_dynamic_bfregs(int uars_per_sys_page)
  1261. {
  1262. /* Large page with non 4k uar support might limit the dynamic size */
  1263. if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
  1264. return MLX5_MIN_DYN_BFREGS;
  1265. return MLX5_MAX_DYN_BFREGS;
  1266. }
  1267. static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
  1268. struct mlx5_ib_alloc_ucontext_req_v2 *req,
  1269. struct mlx5_bfreg_info *bfregi)
  1270. {
  1271. int uars_per_sys_page;
  1272. int bfregs_per_sys_page;
  1273. int ref_bfregs = req->total_num_bfregs;
  1274. if (req->total_num_bfregs == 0)
  1275. return -EINVAL;
  1276. BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
  1277. BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
  1278. if (req->total_num_bfregs > MLX5_MAX_BFREGS)
  1279. return -ENOMEM;
  1280. uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
  1281. bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
  1282. /* This holds the required static allocation asked by the user */
  1283. req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
  1284. if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
  1285. return -EINVAL;
  1286. bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
  1287. bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
  1288. bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
  1289. bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
  1290. mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
  1291. MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
  1292. lib_uar_4k ? "yes" : "no", ref_bfregs,
  1293. req->total_num_bfregs, bfregi->total_num_bfregs,
  1294. bfregi->num_sys_pages);
  1295. return 0;
  1296. }
  1297. static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
  1298. {
  1299. struct mlx5_bfreg_info *bfregi;
  1300. int err;
  1301. int i;
  1302. bfregi = &context->bfregi;
  1303. for (i = 0; i < bfregi->num_static_sys_pages; i++) {
  1304. err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
  1305. if (err)
  1306. goto error;
  1307. mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
  1308. }
  1309. for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
  1310. bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
  1311. return 0;
  1312. error:
  1313. for (--i; i >= 0; i--)
  1314. if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
  1315. mlx5_ib_warn(dev, "failed to free uar %d\n", i);
  1316. return err;
  1317. }
  1318. static void deallocate_uars(struct mlx5_ib_dev *dev,
  1319. struct mlx5_ib_ucontext *context)
  1320. {
  1321. struct mlx5_bfreg_info *bfregi;
  1322. int i;
  1323. bfregi = &context->bfregi;
  1324. for (i = 0; i < bfregi->num_sys_pages; i++)
  1325. if (i < bfregi->num_static_sys_pages ||
  1326. bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX)
  1327. mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
  1328. }
  1329. static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
  1330. {
  1331. int err;
  1332. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1333. return 0;
  1334. err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
  1335. if (err)
  1336. return err;
  1337. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1338. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1339. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1340. return err;
  1341. mutex_lock(&dev->lb_mutex);
  1342. dev->user_td++;
  1343. if (dev->user_td == 2)
  1344. err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
  1345. mutex_unlock(&dev->lb_mutex);
  1346. return err;
  1347. }
  1348. static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
  1349. {
  1350. if (!MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
  1351. return;
  1352. mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
  1353. if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
  1354. (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
  1355. !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  1356. return;
  1357. mutex_lock(&dev->lb_mutex);
  1358. dev->user_td--;
  1359. if (dev->user_td < 2)
  1360. mlx5_nic_vport_update_local_lb(dev->mdev, false);
  1361. mutex_unlock(&dev->lb_mutex);
  1362. }
  1363. static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
  1364. struct ib_udata *udata)
  1365. {
  1366. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  1367. struct mlx5_ib_alloc_ucontext_req_v2 req = {};
  1368. struct mlx5_ib_alloc_ucontext_resp resp = {};
  1369. struct mlx5_core_dev *mdev = dev->mdev;
  1370. struct mlx5_ib_ucontext *context;
  1371. struct mlx5_bfreg_info *bfregi;
  1372. int ver;
  1373. int err;
  1374. size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
  1375. max_cqe_version);
  1376. u32 dump_fill_mkey;
  1377. bool lib_uar_4k;
  1378. if (!dev->ib_active)
  1379. return ERR_PTR(-EAGAIN);
  1380. if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
  1381. ver = 0;
  1382. else if (udata->inlen >= min_req_v2)
  1383. ver = 2;
  1384. else
  1385. return ERR_PTR(-EINVAL);
  1386. err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
  1387. if (err)
  1388. return ERR_PTR(err);
  1389. if (req.flags & ~MLX5_IB_ALLOC_UCTX_DEVX)
  1390. return ERR_PTR(-EOPNOTSUPP);
  1391. if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
  1392. return ERR_PTR(-EOPNOTSUPP);
  1393. req.total_num_bfregs = ALIGN(req.total_num_bfregs,
  1394. MLX5_NON_FP_BFREGS_PER_UAR);
  1395. if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
  1396. return ERR_PTR(-EINVAL);
  1397. resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
  1398. if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
  1399. resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
  1400. resp.cache_line_size = cache_line_size();
  1401. resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
  1402. resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
  1403. resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1404. resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
  1405. resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
  1406. resp.cqe_version = min_t(__u8,
  1407. (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
  1408. req.max_cqe_version);
  1409. resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1410. MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
  1411. resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
  1412. MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
  1413. resp.response_length = min(offsetof(typeof(resp), response_length) +
  1414. sizeof(resp.response_length), udata->outlen);
  1415. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE) {
  1416. if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_EGRESS))
  1417. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM;
  1418. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_REQUIRED_METADATA)
  1419. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_REQ_METADATA;
  1420. if (MLX5_CAP_FLOWTABLE(dev->mdev, flow_table_properties_nic_receive.ft_field_support.outer_esp_spi))
  1421. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_SPI_STEERING;
  1422. if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_TX_IV_IS_ESN)
  1423. resp.flow_action_flags |= MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_TX_IV_IS_ESN;
  1424. /* MLX5_USER_ALLOC_UCONTEXT_FLOW_ACTION_FLAGS_ESP_AES_GCM_FULL_OFFLOAD is currently always 0 */
  1425. }
  1426. context = kzalloc(sizeof(*context), GFP_KERNEL);
  1427. if (!context)
  1428. return ERR_PTR(-ENOMEM);
  1429. lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
  1430. bfregi = &context->bfregi;
  1431. /* updates req->total_num_bfregs */
  1432. err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
  1433. if (err)
  1434. goto out_ctx;
  1435. mutex_init(&bfregi->lock);
  1436. bfregi->lib_uar_4k = lib_uar_4k;
  1437. bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
  1438. GFP_KERNEL);
  1439. if (!bfregi->count) {
  1440. err = -ENOMEM;
  1441. goto out_ctx;
  1442. }
  1443. bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
  1444. sizeof(*bfregi->sys_pages),
  1445. GFP_KERNEL);
  1446. if (!bfregi->sys_pages) {
  1447. err = -ENOMEM;
  1448. goto out_count;
  1449. }
  1450. err = allocate_uars(dev, context);
  1451. if (err)
  1452. goto out_sys_pages;
  1453. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1454. context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
  1455. #endif
  1456. err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
  1457. if (err)
  1458. goto out_uars;
  1459. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX) {
  1460. /* Block DEVX on Infiniband as of SELinux */
  1461. if (mlx5_ib_port_link_layer(ibdev, 1) != IB_LINK_LAYER_ETHERNET) {
  1462. err = -EPERM;
  1463. goto out_td;
  1464. }
  1465. err = mlx5_ib_devx_create(dev, context);
  1466. if (err)
  1467. goto out_td;
  1468. }
  1469. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1470. err = mlx5_cmd_dump_fill_mkey(dev->mdev, &dump_fill_mkey);
  1471. if (err)
  1472. goto out_mdev;
  1473. }
  1474. INIT_LIST_HEAD(&context->db_page_list);
  1475. mutex_init(&context->db_page_mutex);
  1476. resp.tot_bfregs = req.total_num_bfregs;
  1477. resp.num_ports = dev->num_ports;
  1478. if (field_avail(typeof(resp), cqe_version, udata->outlen))
  1479. resp.response_length += sizeof(resp.cqe_version);
  1480. if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
  1481. resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
  1482. MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
  1483. resp.response_length += sizeof(resp.cmds_supp_uhw);
  1484. }
  1485. if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
  1486. if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
  1487. mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
  1488. resp.eth_min_inline++;
  1489. }
  1490. resp.response_length += sizeof(resp.eth_min_inline);
  1491. }
  1492. if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
  1493. if (mdev->clock_info)
  1494. resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
  1495. resp.response_length += sizeof(resp.clock_info_versions);
  1496. }
  1497. /*
  1498. * We don't want to expose information from the PCI bar that is located
  1499. * after 4096 bytes, so if the arch only supports larger pages, let's
  1500. * pretend we don't support reading the HCA's core clock. This is also
  1501. * forced by mmap function.
  1502. */
  1503. if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
  1504. if (PAGE_SIZE <= 4096) {
  1505. resp.comp_mask |=
  1506. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
  1507. resp.hca_core_clock_offset =
  1508. offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
  1509. }
  1510. resp.response_length += sizeof(resp.hca_core_clock_offset);
  1511. }
  1512. if (field_avail(typeof(resp), log_uar_size, udata->outlen))
  1513. resp.response_length += sizeof(resp.log_uar_size);
  1514. if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
  1515. resp.response_length += sizeof(resp.num_uars_per_page);
  1516. if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
  1517. resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
  1518. resp.response_length += sizeof(resp.num_dyn_bfregs);
  1519. }
  1520. if (field_avail(typeof(resp), dump_fill_mkey, udata->outlen)) {
  1521. if (MLX5_CAP_GEN(dev->mdev, dump_fill_mkey)) {
  1522. resp.dump_fill_mkey = dump_fill_mkey;
  1523. resp.comp_mask |=
  1524. MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_DUMP_FILL_MKEY;
  1525. }
  1526. resp.response_length += sizeof(resp.dump_fill_mkey);
  1527. }
  1528. err = ib_copy_to_udata(udata, &resp, resp.response_length);
  1529. if (err)
  1530. goto out_mdev;
  1531. bfregi->ver = ver;
  1532. bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
  1533. context->cqe_version = resp.cqe_version;
  1534. context->lib_caps = req.lib_caps;
  1535. print_lib_caps(dev, context->lib_caps);
  1536. if (mlx5_lag_is_active(dev->mdev)) {
  1537. u8 port = mlx5_core_native_port_num(dev->mdev);
  1538. atomic_set(&context->tx_port_affinity,
  1539. atomic_add_return(
  1540. 1, &dev->roce[port].tx_port_affinity));
  1541. }
  1542. return &context->ibucontext;
  1543. out_mdev:
  1544. if (req.flags & MLX5_IB_ALLOC_UCTX_DEVX)
  1545. mlx5_ib_devx_destroy(dev, context);
  1546. out_td:
  1547. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1548. out_uars:
  1549. deallocate_uars(dev, context);
  1550. out_sys_pages:
  1551. kfree(bfregi->sys_pages);
  1552. out_count:
  1553. kfree(bfregi->count);
  1554. out_ctx:
  1555. kfree(context);
  1556. return ERR_PTR(err);
  1557. }
  1558. static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
  1559. {
  1560. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1561. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1562. struct mlx5_bfreg_info *bfregi;
  1563. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  1564. /* All umem's must be destroyed before destroying the ucontext. */
  1565. mutex_lock(&ibcontext->per_mm_list_lock);
  1566. WARN_ON(!list_empty(&ibcontext->per_mm_list));
  1567. mutex_unlock(&ibcontext->per_mm_list_lock);
  1568. #endif
  1569. if (context->devx_uid)
  1570. mlx5_ib_devx_destroy(dev, context);
  1571. bfregi = &context->bfregi;
  1572. mlx5_ib_dealloc_transport_domain(dev, context->tdn);
  1573. deallocate_uars(dev, context);
  1574. kfree(bfregi->sys_pages);
  1575. kfree(bfregi->count);
  1576. kfree(context);
  1577. return 0;
  1578. }
  1579. static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
  1580. int uar_idx)
  1581. {
  1582. int fw_uars_per_page;
  1583. fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
  1584. return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
  1585. }
  1586. static int get_command(unsigned long offset)
  1587. {
  1588. return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
  1589. }
  1590. static int get_arg(unsigned long offset)
  1591. {
  1592. return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
  1593. }
  1594. static int get_index(unsigned long offset)
  1595. {
  1596. return get_arg(offset);
  1597. }
  1598. /* Index resides in an extra byte to enable larger values than 255 */
  1599. static int get_extended_index(unsigned long offset)
  1600. {
  1601. return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
  1602. }
  1603. static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
  1604. {
  1605. }
  1606. static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
  1607. {
  1608. switch (cmd) {
  1609. case MLX5_IB_MMAP_WC_PAGE:
  1610. return "WC";
  1611. case MLX5_IB_MMAP_REGULAR_PAGE:
  1612. return "best effort WC";
  1613. case MLX5_IB_MMAP_NC_PAGE:
  1614. return "NC";
  1615. case MLX5_IB_MMAP_DEVICE_MEM:
  1616. return "Device Memory";
  1617. default:
  1618. return NULL;
  1619. }
  1620. }
  1621. static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
  1622. struct vm_area_struct *vma,
  1623. struct mlx5_ib_ucontext *context)
  1624. {
  1625. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1626. return -EINVAL;
  1627. if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
  1628. return -EOPNOTSUPP;
  1629. if (vma->vm_flags & VM_WRITE)
  1630. return -EPERM;
  1631. if (!dev->mdev->clock_info_page)
  1632. return -EOPNOTSUPP;
  1633. return rdma_user_mmap_page(&context->ibucontext, vma,
  1634. dev->mdev->clock_info_page, PAGE_SIZE);
  1635. }
  1636. static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
  1637. struct vm_area_struct *vma,
  1638. struct mlx5_ib_ucontext *context)
  1639. {
  1640. struct mlx5_bfreg_info *bfregi = &context->bfregi;
  1641. int err;
  1642. unsigned long idx;
  1643. phys_addr_t pfn;
  1644. pgprot_t prot;
  1645. u32 bfreg_dyn_idx = 0;
  1646. u32 uar_index;
  1647. int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
  1648. int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
  1649. bfregi->num_static_sys_pages;
  1650. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1651. return -EINVAL;
  1652. if (dyn_uar)
  1653. idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
  1654. else
  1655. idx = get_index(vma->vm_pgoff);
  1656. if (idx >= max_valid_idx) {
  1657. mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
  1658. idx, max_valid_idx);
  1659. return -EINVAL;
  1660. }
  1661. switch (cmd) {
  1662. case MLX5_IB_MMAP_WC_PAGE:
  1663. case MLX5_IB_MMAP_ALLOC_WC:
  1664. /* Some architectures don't support WC memory */
  1665. #if defined(CONFIG_X86)
  1666. if (!pat_enabled())
  1667. return -EPERM;
  1668. #elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
  1669. return -EPERM;
  1670. #endif
  1671. /* fall through */
  1672. case MLX5_IB_MMAP_REGULAR_PAGE:
  1673. /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
  1674. prot = pgprot_writecombine(vma->vm_page_prot);
  1675. break;
  1676. case MLX5_IB_MMAP_NC_PAGE:
  1677. prot = pgprot_noncached(vma->vm_page_prot);
  1678. break;
  1679. default:
  1680. return -EINVAL;
  1681. }
  1682. if (dyn_uar) {
  1683. int uars_per_page;
  1684. uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
  1685. bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
  1686. if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
  1687. mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
  1688. bfreg_dyn_idx, bfregi->total_num_bfregs);
  1689. return -EINVAL;
  1690. }
  1691. mutex_lock(&bfregi->lock);
  1692. /* Fail if uar already allocated, first bfreg index of each
  1693. * page holds its count.
  1694. */
  1695. if (bfregi->count[bfreg_dyn_idx]) {
  1696. mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
  1697. mutex_unlock(&bfregi->lock);
  1698. return -EINVAL;
  1699. }
  1700. bfregi->count[bfreg_dyn_idx]++;
  1701. mutex_unlock(&bfregi->lock);
  1702. err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
  1703. if (err) {
  1704. mlx5_ib_warn(dev, "UAR alloc failed\n");
  1705. goto free_bfreg;
  1706. }
  1707. } else {
  1708. uar_index = bfregi->sys_pages[idx];
  1709. }
  1710. pfn = uar_index2pfn(dev, uar_index);
  1711. mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
  1712. err = rdma_user_mmap_io(&context->ibucontext, vma, pfn, PAGE_SIZE,
  1713. prot);
  1714. if (err) {
  1715. mlx5_ib_err(dev,
  1716. "rdma_user_mmap_io failed with error=%d, mmap_cmd=%s\n",
  1717. err, mmap_cmd2str(cmd));
  1718. goto err;
  1719. }
  1720. if (dyn_uar)
  1721. bfregi->sys_pages[idx] = uar_index;
  1722. return 0;
  1723. err:
  1724. if (!dyn_uar)
  1725. return err;
  1726. mlx5_cmd_free_uar(dev->mdev, idx);
  1727. free_bfreg:
  1728. mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
  1729. return err;
  1730. }
  1731. static int dm_mmap(struct ib_ucontext *context, struct vm_area_struct *vma)
  1732. {
  1733. struct mlx5_ib_ucontext *mctx = to_mucontext(context);
  1734. struct mlx5_ib_dev *dev = to_mdev(context->device);
  1735. u16 page_idx = get_extended_index(vma->vm_pgoff);
  1736. size_t map_size = vma->vm_end - vma->vm_start;
  1737. u32 npages = map_size >> PAGE_SHIFT;
  1738. phys_addr_t pfn;
  1739. if (find_next_zero_bit(mctx->dm_pages, page_idx + npages, page_idx) !=
  1740. page_idx + npages)
  1741. return -EINVAL;
  1742. pfn = ((pci_resource_start(dev->mdev->pdev, 0) +
  1743. MLX5_CAP64_DEV_MEM(dev->mdev, memic_bar_start_addr)) >>
  1744. PAGE_SHIFT) +
  1745. page_idx;
  1746. return rdma_user_mmap_io(context, vma, pfn, map_size,
  1747. pgprot_writecombine(vma->vm_page_prot));
  1748. }
  1749. static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
  1750. {
  1751. struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
  1752. struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
  1753. unsigned long command;
  1754. phys_addr_t pfn;
  1755. command = get_command(vma->vm_pgoff);
  1756. switch (command) {
  1757. case MLX5_IB_MMAP_WC_PAGE:
  1758. case MLX5_IB_MMAP_NC_PAGE:
  1759. case MLX5_IB_MMAP_REGULAR_PAGE:
  1760. case MLX5_IB_MMAP_ALLOC_WC:
  1761. return uar_mmap(dev, command, vma, context);
  1762. case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
  1763. return -ENOSYS;
  1764. case MLX5_IB_MMAP_CORE_CLOCK:
  1765. if (vma->vm_end - vma->vm_start != PAGE_SIZE)
  1766. return -EINVAL;
  1767. if (vma->vm_flags & VM_WRITE)
  1768. return -EPERM;
  1769. /* Don't expose to user-space information it shouldn't have */
  1770. if (PAGE_SIZE > 4096)
  1771. return -EOPNOTSUPP;
  1772. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  1773. pfn = (dev->mdev->iseg_base +
  1774. offsetof(struct mlx5_init_seg, internal_timer_h)) >>
  1775. PAGE_SHIFT;
  1776. if (io_remap_pfn_range(vma, vma->vm_start, pfn,
  1777. PAGE_SIZE, vma->vm_page_prot))
  1778. return -EAGAIN;
  1779. break;
  1780. case MLX5_IB_MMAP_CLOCK_INFO:
  1781. return mlx5_ib_mmap_clock_info_page(dev, vma, context);
  1782. case MLX5_IB_MMAP_DEVICE_MEM:
  1783. return dm_mmap(ibcontext, vma);
  1784. default:
  1785. return -EINVAL;
  1786. }
  1787. return 0;
  1788. }
  1789. struct ib_dm *mlx5_ib_alloc_dm(struct ib_device *ibdev,
  1790. struct ib_ucontext *context,
  1791. struct ib_dm_alloc_attr *attr,
  1792. struct uverbs_attr_bundle *attrs)
  1793. {
  1794. u64 act_size = roundup(attr->length, MLX5_MEMIC_BASE_SIZE);
  1795. struct mlx5_memic *memic = &to_mdev(ibdev)->memic;
  1796. phys_addr_t memic_addr;
  1797. struct mlx5_ib_dm *dm;
  1798. u64 start_offset;
  1799. u32 page_idx;
  1800. int err;
  1801. dm = kzalloc(sizeof(*dm), GFP_KERNEL);
  1802. if (!dm)
  1803. return ERR_PTR(-ENOMEM);
  1804. mlx5_ib_dbg(to_mdev(ibdev), "alloc_memic req: user_length=0x%llx act_length=0x%llx log_alignment=%d\n",
  1805. attr->length, act_size, attr->alignment);
  1806. err = mlx5_cmd_alloc_memic(memic, &memic_addr,
  1807. act_size, attr->alignment);
  1808. if (err)
  1809. goto err_free;
  1810. start_offset = memic_addr & ~PAGE_MASK;
  1811. page_idx = (memic_addr - pci_resource_start(memic->dev->pdev, 0) -
  1812. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1813. PAGE_SHIFT;
  1814. err = uverbs_copy_to(attrs,
  1815. MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  1816. &start_offset, sizeof(start_offset));
  1817. if (err)
  1818. goto err_dealloc;
  1819. err = uverbs_copy_to(attrs,
  1820. MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  1821. &page_idx, sizeof(page_idx));
  1822. if (err)
  1823. goto err_dealloc;
  1824. bitmap_set(to_mucontext(context)->dm_pages, page_idx,
  1825. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1826. dm->dev_addr = memic_addr;
  1827. return &dm->ibdm;
  1828. err_dealloc:
  1829. mlx5_cmd_dealloc_memic(memic, memic_addr,
  1830. act_size);
  1831. err_free:
  1832. kfree(dm);
  1833. return ERR_PTR(err);
  1834. }
  1835. int mlx5_ib_dealloc_dm(struct ib_dm *ibdm)
  1836. {
  1837. struct mlx5_memic *memic = &to_mdev(ibdm->device)->memic;
  1838. struct mlx5_ib_dm *dm = to_mdm(ibdm);
  1839. u64 act_size = roundup(dm->ibdm.length, MLX5_MEMIC_BASE_SIZE);
  1840. u32 page_idx;
  1841. int ret;
  1842. ret = mlx5_cmd_dealloc_memic(memic, dm->dev_addr, act_size);
  1843. if (ret)
  1844. return ret;
  1845. page_idx = (dm->dev_addr - pci_resource_start(memic->dev->pdev, 0) -
  1846. MLX5_CAP64_DEV_MEM(memic->dev, memic_bar_start_addr)) >>
  1847. PAGE_SHIFT;
  1848. bitmap_clear(to_mucontext(ibdm->uobject->context)->dm_pages,
  1849. page_idx,
  1850. DIV_ROUND_UP(act_size, PAGE_SIZE));
  1851. kfree(dm);
  1852. return 0;
  1853. }
  1854. static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
  1855. struct ib_ucontext *context,
  1856. struct ib_udata *udata)
  1857. {
  1858. struct mlx5_ib_alloc_pd_resp resp;
  1859. struct mlx5_ib_pd *pd;
  1860. int err;
  1861. pd = kmalloc(sizeof(*pd), GFP_KERNEL);
  1862. if (!pd)
  1863. return ERR_PTR(-ENOMEM);
  1864. err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
  1865. if (err) {
  1866. kfree(pd);
  1867. return ERR_PTR(err);
  1868. }
  1869. if (context) {
  1870. resp.pdn = pd->pdn;
  1871. if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
  1872. mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
  1873. kfree(pd);
  1874. return ERR_PTR(-EFAULT);
  1875. }
  1876. }
  1877. return &pd->ibpd;
  1878. }
  1879. static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
  1880. {
  1881. struct mlx5_ib_dev *mdev = to_mdev(pd->device);
  1882. struct mlx5_ib_pd *mpd = to_mpd(pd);
  1883. mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
  1884. kfree(mpd);
  1885. return 0;
  1886. }
  1887. enum {
  1888. MATCH_CRITERIA_ENABLE_OUTER_BIT,
  1889. MATCH_CRITERIA_ENABLE_MISC_BIT,
  1890. MATCH_CRITERIA_ENABLE_INNER_BIT,
  1891. MATCH_CRITERIA_ENABLE_MISC2_BIT
  1892. };
  1893. #define HEADER_IS_ZERO(match_criteria, headers) \
  1894. !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
  1895. 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
  1896. static u8 get_match_criteria_enable(u32 *match_criteria)
  1897. {
  1898. u8 match_criteria_enable;
  1899. match_criteria_enable =
  1900. (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
  1901. MATCH_CRITERIA_ENABLE_OUTER_BIT;
  1902. match_criteria_enable |=
  1903. (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
  1904. MATCH_CRITERIA_ENABLE_MISC_BIT;
  1905. match_criteria_enable |=
  1906. (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
  1907. MATCH_CRITERIA_ENABLE_INNER_BIT;
  1908. match_criteria_enable |=
  1909. (!HEADER_IS_ZERO(match_criteria, misc_parameters_2)) <<
  1910. MATCH_CRITERIA_ENABLE_MISC2_BIT;
  1911. return match_criteria_enable;
  1912. }
  1913. static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
  1914. {
  1915. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
  1916. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
  1917. }
  1918. static void set_flow_label(void *misc_c, void *misc_v, u32 mask, u32 val,
  1919. bool inner)
  1920. {
  1921. if (inner) {
  1922. MLX5_SET(fte_match_set_misc,
  1923. misc_c, inner_ipv6_flow_label, mask);
  1924. MLX5_SET(fte_match_set_misc,
  1925. misc_v, inner_ipv6_flow_label, val);
  1926. } else {
  1927. MLX5_SET(fte_match_set_misc,
  1928. misc_c, outer_ipv6_flow_label, mask);
  1929. MLX5_SET(fte_match_set_misc,
  1930. misc_v, outer_ipv6_flow_label, val);
  1931. }
  1932. }
  1933. static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
  1934. {
  1935. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
  1936. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
  1937. MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
  1938. MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
  1939. }
  1940. static int check_mpls_supp_fields(u32 field_support, const __be32 *set_mask)
  1941. {
  1942. if (MLX5_GET(fte_match_mpls, set_mask, mpls_label) &&
  1943. !(field_support & MLX5_FIELD_SUPPORT_MPLS_LABEL))
  1944. return -EOPNOTSUPP;
  1945. if (MLX5_GET(fte_match_mpls, set_mask, mpls_exp) &&
  1946. !(field_support & MLX5_FIELD_SUPPORT_MPLS_EXP))
  1947. return -EOPNOTSUPP;
  1948. if (MLX5_GET(fte_match_mpls, set_mask, mpls_s_bos) &&
  1949. !(field_support & MLX5_FIELD_SUPPORT_MPLS_S_BOS))
  1950. return -EOPNOTSUPP;
  1951. if (MLX5_GET(fte_match_mpls, set_mask, mpls_ttl) &&
  1952. !(field_support & MLX5_FIELD_SUPPORT_MPLS_TTL))
  1953. return -EOPNOTSUPP;
  1954. return 0;
  1955. }
  1956. #define LAST_ETH_FIELD vlan_tag
  1957. #define LAST_IB_FIELD sl
  1958. #define LAST_IPV4_FIELD tos
  1959. #define LAST_IPV6_FIELD traffic_class
  1960. #define LAST_TCP_UDP_FIELD src_port
  1961. #define LAST_TUNNEL_FIELD tunnel_id
  1962. #define LAST_FLOW_TAG_FIELD tag_id
  1963. #define LAST_DROP_FIELD size
  1964. #define LAST_COUNTERS_FIELD counters
  1965. /* Field is the last supported field */
  1966. #define FIELDS_NOT_SUPPORTED(filter, field)\
  1967. memchr_inv((void *)&filter.field +\
  1968. sizeof(filter.field), 0,\
  1969. sizeof(filter) -\
  1970. offsetof(typeof(filter), field) -\
  1971. sizeof(filter.field))
  1972. int parse_flow_flow_action(struct mlx5_ib_flow_action *maction,
  1973. bool is_egress,
  1974. struct mlx5_flow_act *action)
  1975. {
  1976. switch (maction->ib_action.type) {
  1977. case IB_FLOW_ACTION_ESP:
  1978. if (action->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  1979. MLX5_FLOW_CONTEXT_ACTION_DECRYPT))
  1980. return -EINVAL;
  1981. /* Currently only AES_GCM keymat is supported by the driver */
  1982. action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
  1983. action->action |= is_egress ?
  1984. MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
  1985. MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
  1986. return 0;
  1987. case IB_FLOW_ACTION_UNSPECIFIED:
  1988. if (maction->flow_action_raw.sub_type ==
  1989. MLX5_IB_FLOW_ACTION_MODIFY_HEADER) {
  1990. if (action->action & MLX5_FLOW_CONTEXT_ACTION_MOD_HDR)
  1991. return -EINVAL;
  1992. action->action |= MLX5_FLOW_CONTEXT_ACTION_MOD_HDR;
  1993. action->modify_id = maction->flow_action_raw.action_id;
  1994. return 0;
  1995. }
  1996. if (maction->flow_action_raw.sub_type ==
  1997. MLX5_IB_FLOW_ACTION_DECAP) {
  1998. if (action->action & MLX5_FLOW_CONTEXT_ACTION_DECAP)
  1999. return -EINVAL;
  2000. action->action |= MLX5_FLOW_CONTEXT_ACTION_DECAP;
  2001. return 0;
  2002. }
  2003. if (maction->flow_action_raw.sub_type ==
  2004. MLX5_IB_FLOW_ACTION_PACKET_REFORMAT) {
  2005. if (action->action &
  2006. MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT)
  2007. return -EINVAL;
  2008. action->action |=
  2009. MLX5_FLOW_CONTEXT_ACTION_PACKET_REFORMAT;
  2010. action->reformat_id =
  2011. maction->flow_action_raw.action_id;
  2012. return 0;
  2013. }
  2014. /* fall through */
  2015. default:
  2016. return -EOPNOTSUPP;
  2017. }
  2018. }
  2019. static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
  2020. u32 *match_v, const union ib_flow_spec *ib_spec,
  2021. const struct ib_flow_attr *flow_attr,
  2022. struct mlx5_flow_act *action, u32 prev_type)
  2023. {
  2024. void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2025. misc_parameters);
  2026. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2027. misc_parameters);
  2028. void *misc_params2_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2029. misc_parameters_2);
  2030. void *misc_params2_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2031. misc_parameters_2);
  2032. void *headers_c;
  2033. void *headers_v;
  2034. int match_ipv;
  2035. int ret;
  2036. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2037. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2038. inner_headers);
  2039. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2040. inner_headers);
  2041. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2042. ft_field_support.inner_ip_version);
  2043. } else {
  2044. headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
  2045. outer_headers);
  2046. headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
  2047. outer_headers);
  2048. match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2049. ft_field_support.outer_ip_version);
  2050. }
  2051. switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
  2052. case IB_FLOW_SPEC_ETH:
  2053. if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
  2054. return -EOPNOTSUPP;
  2055. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2056. dmac_47_16),
  2057. ib_spec->eth.mask.dst_mac);
  2058. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2059. dmac_47_16),
  2060. ib_spec->eth.val.dst_mac);
  2061. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2062. smac_47_16),
  2063. ib_spec->eth.mask.src_mac);
  2064. ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2065. smac_47_16),
  2066. ib_spec->eth.val.src_mac);
  2067. if (ib_spec->eth.mask.vlan_tag) {
  2068. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2069. cvlan_tag, 1);
  2070. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2071. cvlan_tag, 1);
  2072. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2073. first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
  2074. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2075. first_vid, ntohs(ib_spec->eth.val.vlan_tag));
  2076. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2077. first_cfi,
  2078. ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
  2079. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2080. first_cfi,
  2081. ntohs(ib_spec->eth.val.vlan_tag) >> 12);
  2082. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2083. first_prio,
  2084. ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
  2085. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2086. first_prio,
  2087. ntohs(ib_spec->eth.val.vlan_tag) >> 13);
  2088. }
  2089. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2090. ethertype, ntohs(ib_spec->eth.mask.ether_type));
  2091. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2092. ethertype, ntohs(ib_spec->eth.val.ether_type));
  2093. break;
  2094. case IB_FLOW_SPEC_IPV4:
  2095. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
  2096. return -EOPNOTSUPP;
  2097. if (match_ipv) {
  2098. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2099. ip_version, 0xf);
  2100. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2101. ip_version, MLX5_FS_IPV4_VERSION);
  2102. } else {
  2103. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2104. ethertype, 0xffff);
  2105. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2106. ethertype, ETH_P_IP);
  2107. }
  2108. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2109. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2110. &ib_spec->ipv4.mask.src_ip,
  2111. sizeof(ib_spec->ipv4.mask.src_ip));
  2112. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2113. src_ipv4_src_ipv6.ipv4_layout.ipv4),
  2114. &ib_spec->ipv4.val.src_ip,
  2115. sizeof(ib_spec->ipv4.val.src_ip));
  2116. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2117. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2118. &ib_spec->ipv4.mask.dst_ip,
  2119. sizeof(ib_spec->ipv4.mask.dst_ip));
  2120. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2121. dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
  2122. &ib_spec->ipv4.val.dst_ip,
  2123. sizeof(ib_spec->ipv4.val.dst_ip));
  2124. set_tos(headers_c, headers_v,
  2125. ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
  2126. set_proto(headers_c, headers_v,
  2127. ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
  2128. break;
  2129. case IB_FLOW_SPEC_IPV6:
  2130. if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
  2131. return -EOPNOTSUPP;
  2132. if (match_ipv) {
  2133. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2134. ip_version, 0xf);
  2135. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2136. ip_version, MLX5_FS_IPV6_VERSION);
  2137. } else {
  2138. MLX5_SET(fte_match_set_lyr_2_4, headers_c,
  2139. ethertype, 0xffff);
  2140. MLX5_SET(fte_match_set_lyr_2_4, headers_v,
  2141. ethertype, ETH_P_IPV6);
  2142. }
  2143. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2144. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2145. &ib_spec->ipv6.mask.src_ip,
  2146. sizeof(ib_spec->ipv6.mask.src_ip));
  2147. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2148. src_ipv4_src_ipv6.ipv6_layout.ipv6),
  2149. &ib_spec->ipv6.val.src_ip,
  2150. sizeof(ib_spec->ipv6.val.src_ip));
  2151. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
  2152. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2153. &ib_spec->ipv6.mask.dst_ip,
  2154. sizeof(ib_spec->ipv6.mask.dst_ip));
  2155. memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
  2156. dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
  2157. &ib_spec->ipv6.val.dst_ip,
  2158. sizeof(ib_spec->ipv6.val.dst_ip));
  2159. set_tos(headers_c, headers_v,
  2160. ib_spec->ipv6.mask.traffic_class,
  2161. ib_spec->ipv6.val.traffic_class);
  2162. set_proto(headers_c, headers_v,
  2163. ib_spec->ipv6.mask.next_hdr,
  2164. ib_spec->ipv6.val.next_hdr);
  2165. set_flow_label(misc_params_c, misc_params_v,
  2166. ntohl(ib_spec->ipv6.mask.flow_label),
  2167. ntohl(ib_spec->ipv6.val.flow_label),
  2168. ib_spec->type & IB_FLOW_SPEC_INNER);
  2169. break;
  2170. case IB_FLOW_SPEC_ESP:
  2171. if (ib_spec->esp.mask.seq)
  2172. return -EOPNOTSUPP;
  2173. MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
  2174. ntohl(ib_spec->esp.mask.spi));
  2175. MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
  2176. ntohl(ib_spec->esp.val.spi));
  2177. break;
  2178. case IB_FLOW_SPEC_TCP:
  2179. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2180. LAST_TCP_UDP_FIELD))
  2181. return -EOPNOTSUPP;
  2182. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2183. 0xff);
  2184. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2185. IPPROTO_TCP);
  2186. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
  2187. ntohs(ib_spec->tcp_udp.mask.src_port));
  2188. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
  2189. ntohs(ib_spec->tcp_udp.val.src_port));
  2190. MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
  2191. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2192. MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
  2193. ntohs(ib_spec->tcp_udp.val.dst_port));
  2194. break;
  2195. case IB_FLOW_SPEC_UDP:
  2196. if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
  2197. LAST_TCP_UDP_FIELD))
  2198. return -EOPNOTSUPP;
  2199. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2200. 0xff);
  2201. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2202. IPPROTO_UDP);
  2203. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
  2204. ntohs(ib_spec->tcp_udp.mask.src_port));
  2205. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
  2206. ntohs(ib_spec->tcp_udp.val.src_port));
  2207. MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
  2208. ntohs(ib_spec->tcp_udp.mask.dst_port));
  2209. MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
  2210. ntohs(ib_spec->tcp_udp.val.dst_port));
  2211. break;
  2212. case IB_FLOW_SPEC_GRE:
  2213. if (ib_spec->gre.mask.c_ks_res0_ver)
  2214. return -EOPNOTSUPP;
  2215. MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
  2216. 0xff);
  2217. MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
  2218. IPPROTO_GRE);
  2219. MLX5_SET(fte_match_set_misc, misc_params_c, gre_protocol,
  2220. ntohs(ib_spec->gre.mask.protocol));
  2221. MLX5_SET(fte_match_set_misc, misc_params_v, gre_protocol,
  2222. ntohs(ib_spec->gre.val.protocol));
  2223. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_c,
  2224. gre_key_h),
  2225. &ib_spec->gre.mask.key,
  2226. sizeof(ib_spec->gre.mask.key));
  2227. memcpy(MLX5_ADDR_OF(fte_match_set_misc, misc_params_v,
  2228. gre_key_h),
  2229. &ib_spec->gre.val.key,
  2230. sizeof(ib_spec->gre.val.key));
  2231. break;
  2232. case IB_FLOW_SPEC_MPLS:
  2233. switch (prev_type) {
  2234. case IB_FLOW_SPEC_UDP:
  2235. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2236. ft_field_support.outer_first_mpls_over_udp),
  2237. &ib_spec->mpls.mask.tag))
  2238. return -EOPNOTSUPP;
  2239. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2240. outer_first_mpls_over_udp),
  2241. &ib_spec->mpls.val.tag,
  2242. sizeof(ib_spec->mpls.val.tag));
  2243. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2244. outer_first_mpls_over_udp),
  2245. &ib_spec->mpls.mask.tag,
  2246. sizeof(ib_spec->mpls.mask.tag));
  2247. break;
  2248. case IB_FLOW_SPEC_GRE:
  2249. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2250. ft_field_support.outer_first_mpls_over_gre),
  2251. &ib_spec->mpls.mask.tag))
  2252. return -EOPNOTSUPP;
  2253. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2254. outer_first_mpls_over_gre),
  2255. &ib_spec->mpls.val.tag,
  2256. sizeof(ib_spec->mpls.val.tag));
  2257. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2258. outer_first_mpls_over_gre),
  2259. &ib_spec->mpls.mask.tag,
  2260. sizeof(ib_spec->mpls.mask.tag));
  2261. break;
  2262. default:
  2263. if (ib_spec->type & IB_FLOW_SPEC_INNER) {
  2264. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2265. ft_field_support.inner_first_mpls),
  2266. &ib_spec->mpls.mask.tag))
  2267. return -EOPNOTSUPP;
  2268. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2269. inner_first_mpls),
  2270. &ib_spec->mpls.val.tag,
  2271. sizeof(ib_spec->mpls.val.tag));
  2272. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2273. inner_first_mpls),
  2274. &ib_spec->mpls.mask.tag,
  2275. sizeof(ib_spec->mpls.mask.tag));
  2276. } else {
  2277. if (check_mpls_supp_fields(MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2278. ft_field_support.outer_first_mpls),
  2279. &ib_spec->mpls.mask.tag))
  2280. return -EOPNOTSUPP;
  2281. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_v,
  2282. outer_first_mpls),
  2283. &ib_spec->mpls.val.tag,
  2284. sizeof(ib_spec->mpls.val.tag));
  2285. memcpy(MLX5_ADDR_OF(fte_match_set_misc2, misc_params2_c,
  2286. outer_first_mpls),
  2287. &ib_spec->mpls.mask.tag,
  2288. sizeof(ib_spec->mpls.mask.tag));
  2289. }
  2290. }
  2291. break;
  2292. case IB_FLOW_SPEC_VXLAN_TUNNEL:
  2293. if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
  2294. LAST_TUNNEL_FIELD))
  2295. return -EOPNOTSUPP;
  2296. MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
  2297. ntohl(ib_spec->tunnel.mask.tunnel_id));
  2298. MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
  2299. ntohl(ib_spec->tunnel.val.tunnel_id));
  2300. break;
  2301. case IB_FLOW_SPEC_ACTION_TAG:
  2302. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
  2303. LAST_FLOW_TAG_FIELD))
  2304. return -EOPNOTSUPP;
  2305. if (ib_spec->flow_tag.tag_id >= BIT(24))
  2306. return -EINVAL;
  2307. action->flow_tag = ib_spec->flow_tag.tag_id;
  2308. action->has_flow_tag = true;
  2309. break;
  2310. case IB_FLOW_SPEC_ACTION_DROP:
  2311. if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
  2312. LAST_DROP_FIELD))
  2313. return -EOPNOTSUPP;
  2314. action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
  2315. break;
  2316. case IB_FLOW_SPEC_ACTION_HANDLE:
  2317. ret = parse_flow_flow_action(to_mflow_act(ib_spec->action.act),
  2318. flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS, action);
  2319. if (ret)
  2320. return ret;
  2321. break;
  2322. case IB_FLOW_SPEC_ACTION_COUNT:
  2323. if (FIELDS_NOT_SUPPORTED(ib_spec->flow_count,
  2324. LAST_COUNTERS_FIELD))
  2325. return -EOPNOTSUPP;
  2326. /* for now support only one counters spec per flow */
  2327. if (action->action & MLX5_FLOW_CONTEXT_ACTION_COUNT)
  2328. return -EINVAL;
  2329. action->counters = ib_spec->flow_count.counters;
  2330. action->action |= MLX5_FLOW_CONTEXT_ACTION_COUNT;
  2331. break;
  2332. default:
  2333. return -EINVAL;
  2334. }
  2335. return 0;
  2336. }
  2337. /* If a flow could catch both multicast and unicast packets,
  2338. * it won't fall into the multicast flow steering table and this rule
  2339. * could steal other multicast packets.
  2340. */
  2341. static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
  2342. {
  2343. union ib_flow_spec *flow_spec;
  2344. if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
  2345. ib_attr->num_of_specs < 1)
  2346. return false;
  2347. flow_spec = (union ib_flow_spec *)(ib_attr + 1);
  2348. if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
  2349. struct ib_flow_spec_ipv4 *ipv4_spec;
  2350. ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
  2351. if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
  2352. return true;
  2353. return false;
  2354. }
  2355. if (flow_spec->type == IB_FLOW_SPEC_ETH) {
  2356. struct ib_flow_spec_eth *eth_spec;
  2357. eth_spec = (struct ib_flow_spec_eth *)flow_spec;
  2358. return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
  2359. is_multicast_ether_addr(eth_spec->val.dst_mac);
  2360. }
  2361. return false;
  2362. }
  2363. enum valid_spec {
  2364. VALID_SPEC_INVALID,
  2365. VALID_SPEC_VALID,
  2366. VALID_SPEC_NA,
  2367. };
  2368. static enum valid_spec
  2369. is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
  2370. const struct mlx5_flow_spec *spec,
  2371. const struct mlx5_flow_act *flow_act,
  2372. bool egress)
  2373. {
  2374. const u32 *match_c = spec->match_criteria;
  2375. bool is_crypto =
  2376. (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
  2377. MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
  2378. bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
  2379. bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
  2380. /*
  2381. * Currently only crypto is supported in egress, when regular egress
  2382. * rules would be supported, always return VALID_SPEC_NA.
  2383. */
  2384. if (!is_crypto)
  2385. return VALID_SPEC_NA;
  2386. return is_crypto && is_ipsec &&
  2387. (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
  2388. VALID_SPEC_VALID : VALID_SPEC_INVALID;
  2389. }
  2390. static bool is_valid_spec(struct mlx5_core_dev *mdev,
  2391. const struct mlx5_flow_spec *spec,
  2392. const struct mlx5_flow_act *flow_act,
  2393. bool egress)
  2394. {
  2395. /* We curretly only support ipsec egress flow */
  2396. return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
  2397. }
  2398. static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
  2399. const struct ib_flow_attr *flow_attr,
  2400. bool check_inner)
  2401. {
  2402. union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
  2403. int match_ipv = check_inner ?
  2404. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2405. ft_field_support.inner_ip_version) :
  2406. MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
  2407. ft_field_support.outer_ip_version);
  2408. int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
  2409. bool ipv4_spec_valid, ipv6_spec_valid;
  2410. unsigned int ip_spec_type = 0;
  2411. bool has_ethertype = false;
  2412. unsigned int spec_index;
  2413. bool mask_valid = true;
  2414. u16 eth_type = 0;
  2415. bool type_valid;
  2416. /* Validate that ethertype is correct */
  2417. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2418. if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
  2419. ib_spec->eth.mask.ether_type) {
  2420. mask_valid = (ib_spec->eth.mask.ether_type ==
  2421. htons(0xffff));
  2422. has_ethertype = true;
  2423. eth_type = ntohs(ib_spec->eth.val.ether_type);
  2424. } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
  2425. (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
  2426. ip_spec_type = ib_spec->type;
  2427. }
  2428. ib_spec = (void *)ib_spec + ib_spec->size;
  2429. }
  2430. type_valid = (!has_ethertype) || (!ip_spec_type);
  2431. if (!type_valid && mask_valid) {
  2432. ipv4_spec_valid = (eth_type == ETH_P_IP) &&
  2433. (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
  2434. ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
  2435. (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
  2436. type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
  2437. (((eth_type == ETH_P_MPLS_UC) ||
  2438. (eth_type == ETH_P_MPLS_MC)) && match_ipv);
  2439. }
  2440. return type_valid;
  2441. }
  2442. static bool is_valid_attr(struct mlx5_core_dev *mdev,
  2443. const struct ib_flow_attr *flow_attr)
  2444. {
  2445. return is_valid_ethertype(mdev, flow_attr, false) &&
  2446. is_valid_ethertype(mdev, flow_attr, true);
  2447. }
  2448. static void put_flow_table(struct mlx5_ib_dev *dev,
  2449. struct mlx5_ib_flow_prio *prio, bool ft_added)
  2450. {
  2451. prio->refcount -= !!ft_added;
  2452. if (!prio->refcount) {
  2453. mlx5_destroy_flow_table(prio->flow_table);
  2454. prio->flow_table = NULL;
  2455. }
  2456. }
  2457. static void counters_clear_description(struct ib_counters *counters)
  2458. {
  2459. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2460. mutex_lock(&mcounters->mcntrs_mutex);
  2461. kfree(mcounters->counters_data);
  2462. mcounters->counters_data = NULL;
  2463. mcounters->cntrs_max_index = 0;
  2464. mutex_unlock(&mcounters->mcntrs_mutex);
  2465. }
  2466. static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
  2467. {
  2468. struct mlx5_ib_flow_handler *handler = container_of(flow_id,
  2469. struct mlx5_ib_flow_handler,
  2470. ibflow);
  2471. struct mlx5_ib_flow_handler *iter, *tmp;
  2472. struct mlx5_ib_dev *dev = handler->dev;
  2473. mutex_lock(&dev->flow_db->lock);
  2474. list_for_each_entry_safe(iter, tmp, &handler->list, list) {
  2475. mlx5_del_flow_rules(iter->rule);
  2476. put_flow_table(dev, iter->prio, true);
  2477. list_del(&iter->list);
  2478. kfree(iter);
  2479. }
  2480. mlx5_del_flow_rules(handler->rule);
  2481. put_flow_table(dev, handler->prio, true);
  2482. if (handler->ibcounters &&
  2483. atomic_read(&handler->ibcounters->usecnt) == 1)
  2484. counters_clear_description(handler->ibcounters);
  2485. mutex_unlock(&dev->flow_db->lock);
  2486. if (handler->flow_matcher)
  2487. atomic_dec(&handler->flow_matcher->usecnt);
  2488. kfree(handler);
  2489. return 0;
  2490. }
  2491. static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
  2492. {
  2493. priority *= 2;
  2494. if (!dont_trap)
  2495. priority++;
  2496. return priority;
  2497. }
  2498. enum flow_table_type {
  2499. MLX5_IB_FT_RX,
  2500. MLX5_IB_FT_TX
  2501. };
  2502. #define MLX5_FS_MAX_TYPES 6
  2503. #define MLX5_FS_MAX_ENTRIES BIT(16)
  2504. static struct mlx5_ib_flow_prio *_get_prio(struct mlx5_flow_namespace *ns,
  2505. struct mlx5_ib_flow_prio *prio,
  2506. int priority,
  2507. int num_entries, int num_groups,
  2508. u32 flags)
  2509. {
  2510. struct mlx5_flow_table *ft;
  2511. ft = mlx5_create_auto_grouped_flow_table(ns, priority,
  2512. num_entries,
  2513. num_groups,
  2514. 0, flags);
  2515. if (IS_ERR(ft))
  2516. return ERR_CAST(ft);
  2517. prio->flow_table = ft;
  2518. prio->refcount = 0;
  2519. return prio;
  2520. }
  2521. static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
  2522. struct ib_flow_attr *flow_attr,
  2523. enum flow_table_type ft_type)
  2524. {
  2525. bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
  2526. struct mlx5_flow_namespace *ns = NULL;
  2527. struct mlx5_ib_flow_prio *prio;
  2528. struct mlx5_flow_table *ft;
  2529. int max_table_size;
  2530. int num_entries;
  2531. int num_groups;
  2532. u32 flags = 0;
  2533. int priority;
  2534. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2535. log_max_ft_size));
  2536. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  2537. enum mlx5_flow_namespace_type fn_type;
  2538. if (flow_is_multicast_only(flow_attr) &&
  2539. !dont_trap)
  2540. priority = MLX5_IB_FLOW_MCAST_PRIO;
  2541. else
  2542. priority = ib_prio_to_core_prio(flow_attr->priority,
  2543. dont_trap);
  2544. if (ft_type == MLX5_IB_FT_RX) {
  2545. fn_type = MLX5_FLOW_NAMESPACE_BYPASS;
  2546. prio = &dev->flow_db->prios[priority];
  2547. if (!dev->rep &&
  2548. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap))
  2549. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP;
  2550. if (!dev->rep &&
  2551. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2552. reformat_l3_tunnel_to_l2))
  2553. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  2554. } else {
  2555. max_table_size =
  2556. BIT(MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev,
  2557. log_max_ft_size));
  2558. fn_type = MLX5_FLOW_NAMESPACE_EGRESS;
  2559. prio = &dev->flow_db->egress_prios[priority];
  2560. if (!dev->rep &&
  2561. MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat))
  2562. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  2563. }
  2564. ns = mlx5_get_flow_namespace(dev->mdev, fn_type);
  2565. num_entries = MLX5_FS_MAX_ENTRIES;
  2566. num_groups = MLX5_FS_MAX_TYPES;
  2567. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2568. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  2569. ns = mlx5_get_flow_namespace(dev->mdev,
  2570. MLX5_FLOW_NAMESPACE_LEFTOVERS);
  2571. build_leftovers_ft_param(&priority,
  2572. &num_entries,
  2573. &num_groups);
  2574. prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
  2575. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  2576. if (!MLX5_CAP_FLOWTABLE(dev->mdev,
  2577. allow_sniffer_and_nic_rx_shared_tir))
  2578. return ERR_PTR(-ENOTSUPP);
  2579. ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
  2580. MLX5_FLOW_NAMESPACE_SNIFFER_RX :
  2581. MLX5_FLOW_NAMESPACE_SNIFFER_TX);
  2582. prio = &dev->flow_db->sniffer[ft_type];
  2583. priority = 0;
  2584. num_entries = 1;
  2585. num_groups = 1;
  2586. }
  2587. if (!ns)
  2588. return ERR_PTR(-ENOTSUPP);
  2589. if (num_entries > max_table_size)
  2590. return ERR_PTR(-ENOMEM);
  2591. ft = prio->flow_table;
  2592. if (!ft)
  2593. return _get_prio(ns, prio, priority, num_entries, num_groups,
  2594. flags);
  2595. return prio;
  2596. }
  2597. static void set_underlay_qp(struct mlx5_ib_dev *dev,
  2598. struct mlx5_flow_spec *spec,
  2599. u32 underlay_qpn)
  2600. {
  2601. void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
  2602. spec->match_criteria,
  2603. misc_parameters);
  2604. void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2605. misc_parameters);
  2606. if (underlay_qpn &&
  2607. MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  2608. ft_field_support.bth_dst_qp)) {
  2609. MLX5_SET(fte_match_set_misc,
  2610. misc_params_v, bth_dst_qp, underlay_qpn);
  2611. MLX5_SET(fte_match_set_misc,
  2612. misc_params_c, bth_dst_qp, 0xffffff);
  2613. }
  2614. }
  2615. static int read_flow_counters(struct ib_device *ibdev,
  2616. struct mlx5_read_counters_attr *read_attr)
  2617. {
  2618. struct mlx5_fc *fc = read_attr->hw_cntrs_hndl;
  2619. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2620. return mlx5_fc_query(dev->mdev, fc,
  2621. &read_attr->out[IB_COUNTER_PACKETS],
  2622. &read_attr->out[IB_COUNTER_BYTES]);
  2623. }
  2624. /* flow counters currently expose two counters packets and bytes */
  2625. #define FLOW_COUNTERS_NUM 2
  2626. static int counters_set_description(struct ib_counters *counters,
  2627. enum mlx5_ib_counters_type counters_type,
  2628. struct mlx5_ib_flow_counters_desc *desc_data,
  2629. u32 ncounters)
  2630. {
  2631. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  2632. u32 cntrs_max_index = 0;
  2633. int i;
  2634. if (counters_type != MLX5_IB_COUNTERS_FLOW)
  2635. return -EINVAL;
  2636. /* init the fields for the object */
  2637. mcounters->type = counters_type;
  2638. mcounters->read_counters = read_flow_counters;
  2639. mcounters->counters_num = FLOW_COUNTERS_NUM;
  2640. mcounters->ncounters = ncounters;
  2641. /* each counter entry have both description and index pair */
  2642. for (i = 0; i < ncounters; i++) {
  2643. if (desc_data[i].description > IB_COUNTER_BYTES)
  2644. return -EINVAL;
  2645. if (cntrs_max_index <= desc_data[i].index)
  2646. cntrs_max_index = desc_data[i].index + 1;
  2647. }
  2648. mutex_lock(&mcounters->mcntrs_mutex);
  2649. mcounters->counters_data = desc_data;
  2650. mcounters->cntrs_max_index = cntrs_max_index;
  2651. mutex_unlock(&mcounters->mcntrs_mutex);
  2652. return 0;
  2653. }
  2654. #define MAX_COUNTERS_NUM (USHRT_MAX / (sizeof(u32) * 2))
  2655. static int flow_counters_set_data(struct ib_counters *ibcounters,
  2656. struct mlx5_ib_create_flow *ucmd)
  2657. {
  2658. struct mlx5_ib_mcounters *mcounters = to_mcounters(ibcounters);
  2659. struct mlx5_ib_flow_counters_data *cntrs_data = NULL;
  2660. struct mlx5_ib_flow_counters_desc *desc_data = NULL;
  2661. bool hw_hndl = false;
  2662. int ret = 0;
  2663. if (ucmd && ucmd->ncounters_data != 0) {
  2664. cntrs_data = ucmd->data;
  2665. if (cntrs_data->ncounters > MAX_COUNTERS_NUM)
  2666. return -EINVAL;
  2667. desc_data = kcalloc(cntrs_data->ncounters,
  2668. sizeof(*desc_data),
  2669. GFP_KERNEL);
  2670. if (!desc_data)
  2671. return -ENOMEM;
  2672. if (copy_from_user(desc_data,
  2673. u64_to_user_ptr(cntrs_data->counters_data),
  2674. sizeof(*desc_data) * cntrs_data->ncounters)) {
  2675. ret = -EFAULT;
  2676. goto free;
  2677. }
  2678. }
  2679. if (!mcounters->hw_cntrs_hndl) {
  2680. mcounters->hw_cntrs_hndl = mlx5_fc_create(
  2681. to_mdev(ibcounters->device)->mdev, false);
  2682. if (IS_ERR(mcounters->hw_cntrs_hndl)) {
  2683. ret = PTR_ERR(mcounters->hw_cntrs_hndl);
  2684. goto free;
  2685. }
  2686. hw_hndl = true;
  2687. }
  2688. if (desc_data) {
  2689. /* counters already bound to at least one flow */
  2690. if (mcounters->cntrs_max_index) {
  2691. ret = -EINVAL;
  2692. goto free_hndl;
  2693. }
  2694. ret = counters_set_description(ibcounters,
  2695. MLX5_IB_COUNTERS_FLOW,
  2696. desc_data,
  2697. cntrs_data->ncounters);
  2698. if (ret)
  2699. goto free_hndl;
  2700. } else if (!mcounters->cntrs_max_index) {
  2701. /* counters not bound yet, must have udata passed */
  2702. ret = -EINVAL;
  2703. goto free_hndl;
  2704. }
  2705. return 0;
  2706. free_hndl:
  2707. if (hw_hndl) {
  2708. mlx5_fc_destroy(to_mdev(ibcounters->device)->mdev,
  2709. mcounters->hw_cntrs_hndl);
  2710. mcounters->hw_cntrs_hndl = NULL;
  2711. }
  2712. free:
  2713. kfree(desc_data);
  2714. return ret;
  2715. }
  2716. static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
  2717. struct mlx5_ib_flow_prio *ft_prio,
  2718. const struct ib_flow_attr *flow_attr,
  2719. struct mlx5_flow_destination *dst,
  2720. u32 underlay_qpn,
  2721. struct mlx5_ib_create_flow *ucmd)
  2722. {
  2723. struct mlx5_flow_table *ft = ft_prio->flow_table;
  2724. struct mlx5_ib_flow_handler *handler;
  2725. struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
  2726. struct mlx5_flow_spec *spec;
  2727. struct mlx5_flow_destination dest_arr[2] = {};
  2728. struct mlx5_flow_destination *rule_dst = dest_arr;
  2729. const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
  2730. unsigned int spec_index;
  2731. u32 prev_type = 0;
  2732. int err = 0;
  2733. int dest_num = 0;
  2734. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2735. if (!is_valid_attr(dev->mdev, flow_attr))
  2736. return ERR_PTR(-EINVAL);
  2737. if (dev->rep && is_egress)
  2738. return ERR_PTR(-EINVAL);
  2739. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  2740. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  2741. if (!handler || !spec) {
  2742. err = -ENOMEM;
  2743. goto free;
  2744. }
  2745. INIT_LIST_HEAD(&handler->list);
  2746. if (dst) {
  2747. memcpy(&dest_arr[0], dst, sizeof(*dst));
  2748. dest_num++;
  2749. }
  2750. for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
  2751. err = parse_flow_attr(dev->mdev, spec->match_criteria,
  2752. spec->match_value,
  2753. ib_flow, flow_attr, &flow_act,
  2754. prev_type);
  2755. if (err < 0)
  2756. goto free;
  2757. prev_type = ((union ib_flow_spec *)ib_flow)->type;
  2758. ib_flow += ((union ib_flow_spec *)ib_flow)->size;
  2759. }
  2760. if (!flow_is_multicast_only(flow_attr))
  2761. set_underlay_qp(dev, spec, underlay_qpn);
  2762. if (dev->rep) {
  2763. void *misc;
  2764. misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
  2765. misc_parameters);
  2766. MLX5_SET(fte_match_set_misc, misc, source_port,
  2767. dev->rep->vport);
  2768. misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
  2769. misc_parameters);
  2770. MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
  2771. }
  2772. spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
  2773. if (is_egress &&
  2774. !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
  2775. err = -EINVAL;
  2776. goto free;
  2777. }
  2778. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT) {
  2779. err = flow_counters_set_data(flow_act.counters, ucmd);
  2780. if (err)
  2781. goto free;
  2782. handler->ibcounters = flow_act.counters;
  2783. dest_arr[dest_num].type =
  2784. MLX5_FLOW_DESTINATION_TYPE_COUNTER;
  2785. dest_arr[dest_num].counter =
  2786. to_mcounters(flow_act.counters)->hw_cntrs_hndl;
  2787. dest_num++;
  2788. }
  2789. if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
  2790. if (!(flow_act.action & MLX5_FLOW_CONTEXT_ACTION_COUNT)) {
  2791. rule_dst = NULL;
  2792. dest_num = 0;
  2793. }
  2794. } else {
  2795. if (is_egress)
  2796. flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  2797. else
  2798. flow_act.action |=
  2799. dest_num ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
  2800. MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
  2801. }
  2802. if (flow_act.has_flow_tag &&
  2803. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  2804. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  2805. mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
  2806. flow_act.flow_tag, flow_attr->type);
  2807. err = -EINVAL;
  2808. goto free;
  2809. }
  2810. handler->rule = mlx5_add_flow_rules(ft, spec,
  2811. &flow_act,
  2812. rule_dst, dest_num);
  2813. if (IS_ERR(handler->rule)) {
  2814. err = PTR_ERR(handler->rule);
  2815. goto free;
  2816. }
  2817. ft_prio->refcount++;
  2818. handler->prio = ft_prio;
  2819. handler->dev = dev;
  2820. ft_prio->flow_table = ft;
  2821. free:
  2822. if (err && handler) {
  2823. if (handler->ibcounters &&
  2824. atomic_read(&handler->ibcounters->usecnt) == 1)
  2825. counters_clear_description(handler->ibcounters);
  2826. kfree(handler);
  2827. }
  2828. kvfree(spec);
  2829. return err ? ERR_PTR(err) : handler;
  2830. }
  2831. static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
  2832. struct mlx5_ib_flow_prio *ft_prio,
  2833. const struct ib_flow_attr *flow_attr,
  2834. struct mlx5_flow_destination *dst)
  2835. {
  2836. return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0, NULL);
  2837. }
  2838. static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
  2839. struct mlx5_ib_flow_prio *ft_prio,
  2840. struct ib_flow_attr *flow_attr,
  2841. struct mlx5_flow_destination *dst)
  2842. {
  2843. struct mlx5_ib_flow_handler *handler_dst = NULL;
  2844. struct mlx5_ib_flow_handler *handler = NULL;
  2845. handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
  2846. if (!IS_ERR(handler)) {
  2847. handler_dst = create_flow_rule(dev, ft_prio,
  2848. flow_attr, dst);
  2849. if (IS_ERR(handler_dst)) {
  2850. mlx5_del_flow_rules(handler->rule);
  2851. ft_prio->refcount--;
  2852. kfree(handler);
  2853. handler = handler_dst;
  2854. } else {
  2855. list_add(&handler_dst->list, &handler->list);
  2856. }
  2857. }
  2858. return handler;
  2859. }
  2860. enum {
  2861. LEFTOVERS_MC,
  2862. LEFTOVERS_UC,
  2863. };
  2864. static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
  2865. struct mlx5_ib_flow_prio *ft_prio,
  2866. struct ib_flow_attr *flow_attr,
  2867. struct mlx5_flow_destination *dst)
  2868. {
  2869. struct mlx5_ib_flow_handler *handler_ucast = NULL;
  2870. struct mlx5_ib_flow_handler *handler = NULL;
  2871. static struct {
  2872. struct ib_flow_attr flow_attr;
  2873. struct ib_flow_spec_eth eth_flow;
  2874. } leftovers_specs[] = {
  2875. [LEFTOVERS_MC] = {
  2876. .flow_attr = {
  2877. .num_of_specs = 1,
  2878. .size = sizeof(leftovers_specs[0])
  2879. },
  2880. .eth_flow = {
  2881. .type = IB_FLOW_SPEC_ETH,
  2882. .size = sizeof(struct ib_flow_spec_eth),
  2883. .mask = {.dst_mac = {0x1} },
  2884. .val = {.dst_mac = {0x1} }
  2885. }
  2886. },
  2887. [LEFTOVERS_UC] = {
  2888. .flow_attr = {
  2889. .num_of_specs = 1,
  2890. .size = sizeof(leftovers_specs[0])
  2891. },
  2892. .eth_flow = {
  2893. .type = IB_FLOW_SPEC_ETH,
  2894. .size = sizeof(struct ib_flow_spec_eth),
  2895. .mask = {.dst_mac = {0x1} },
  2896. .val = {.dst_mac = {} }
  2897. }
  2898. }
  2899. };
  2900. handler = create_flow_rule(dev, ft_prio,
  2901. &leftovers_specs[LEFTOVERS_MC].flow_attr,
  2902. dst);
  2903. if (!IS_ERR(handler) &&
  2904. flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
  2905. handler_ucast = create_flow_rule(dev, ft_prio,
  2906. &leftovers_specs[LEFTOVERS_UC].flow_attr,
  2907. dst);
  2908. if (IS_ERR(handler_ucast)) {
  2909. mlx5_del_flow_rules(handler->rule);
  2910. ft_prio->refcount--;
  2911. kfree(handler);
  2912. handler = handler_ucast;
  2913. } else {
  2914. list_add(&handler_ucast->list, &handler->list);
  2915. }
  2916. }
  2917. return handler;
  2918. }
  2919. static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
  2920. struct mlx5_ib_flow_prio *ft_rx,
  2921. struct mlx5_ib_flow_prio *ft_tx,
  2922. struct mlx5_flow_destination *dst)
  2923. {
  2924. struct mlx5_ib_flow_handler *handler_rx;
  2925. struct mlx5_ib_flow_handler *handler_tx;
  2926. int err;
  2927. static const struct ib_flow_attr flow_attr = {
  2928. .num_of_specs = 0,
  2929. .size = sizeof(flow_attr)
  2930. };
  2931. handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
  2932. if (IS_ERR(handler_rx)) {
  2933. err = PTR_ERR(handler_rx);
  2934. goto err;
  2935. }
  2936. handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
  2937. if (IS_ERR(handler_tx)) {
  2938. err = PTR_ERR(handler_tx);
  2939. goto err_tx;
  2940. }
  2941. list_add(&handler_tx->list, &handler_rx->list);
  2942. return handler_rx;
  2943. err_tx:
  2944. mlx5_del_flow_rules(handler_rx->rule);
  2945. ft_rx->refcount--;
  2946. kfree(handler_rx);
  2947. err:
  2948. return ERR_PTR(err);
  2949. }
  2950. static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
  2951. struct ib_flow_attr *flow_attr,
  2952. int domain,
  2953. struct ib_udata *udata)
  2954. {
  2955. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  2956. struct mlx5_ib_qp *mqp = to_mqp(qp);
  2957. struct mlx5_ib_flow_handler *handler = NULL;
  2958. struct mlx5_flow_destination *dst = NULL;
  2959. struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
  2960. struct mlx5_ib_flow_prio *ft_prio;
  2961. bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
  2962. struct mlx5_ib_create_flow *ucmd = NULL, ucmd_hdr;
  2963. size_t min_ucmd_sz, required_ucmd_sz;
  2964. int err;
  2965. int underlay_qpn;
  2966. if (udata && udata->inlen) {
  2967. min_ucmd_sz = offsetof(typeof(ucmd_hdr), reserved) +
  2968. sizeof(ucmd_hdr.reserved);
  2969. if (udata->inlen < min_ucmd_sz)
  2970. return ERR_PTR(-EOPNOTSUPP);
  2971. err = ib_copy_from_udata(&ucmd_hdr, udata, min_ucmd_sz);
  2972. if (err)
  2973. return ERR_PTR(err);
  2974. /* currently supports only one counters data */
  2975. if (ucmd_hdr.ncounters_data > 1)
  2976. return ERR_PTR(-EINVAL);
  2977. required_ucmd_sz = min_ucmd_sz +
  2978. sizeof(struct mlx5_ib_flow_counters_data) *
  2979. ucmd_hdr.ncounters_data;
  2980. if (udata->inlen > required_ucmd_sz &&
  2981. !ib_is_udata_cleared(udata, required_ucmd_sz,
  2982. udata->inlen - required_ucmd_sz))
  2983. return ERR_PTR(-EOPNOTSUPP);
  2984. ucmd = kzalloc(required_ucmd_sz, GFP_KERNEL);
  2985. if (!ucmd)
  2986. return ERR_PTR(-ENOMEM);
  2987. err = ib_copy_from_udata(ucmd, udata, required_ucmd_sz);
  2988. if (err)
  2989. goto free_ucmd;
  2990. }
  2991. if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO) {
  2992. err = -ENOMEM;
  2993. goto free_ucmd;
  2994. }
  2995. if (domain != IB_FLOW_DOMAIN_USER ||
  2996. flow_attr->port > dev->num_ports ||
  2997. (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
  2998. IB_FLOW_ATTR_FLAGS_EGRESS))) {
  2999. err = -EINVAL;
  3000. goto free_ucmd;
  3001. }
  3002. if (is_egress &&
  3003. (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3004. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
  3005. err = -EINVAL;
  3006. goto free_ucmd;
  3007. }
  3008. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3009. if (!dst) {
  3010. err = -ENOMEM;
  3011. goto free_ucmd;
  3012. }
  3013. mutex_lock(&dev->flow_db->lock);
  3014. ft_prio = get_flow_table(dev, flow_attr,
  3015. is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
  3016. if (IS_ERR(ft_prio)) {
  3017. err = PTR_ERR(ft_prio);
  3018. goto unlock;
  3019. }
  3020. if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3021. ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
  3022. if (IS_ERR(ft_prio_tx)) {
  3023. err = PTR_ERR(ft_prio_tx);
  3024. ft_prio_tx = NULL;
  3025. goto destroy_ft;
  3026. }
  3027. }
  3028. if (is_egress) {
  3029. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3030. } else {
  3031. dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
  3032. if (mqp->flags & MLX5_IB_QP_RSS)
  3033. dst->tir_num = mqp->rss_qp.tirn;
  3034. else
  3035. dst->tir_num = mqp->raw_packet_qp.rq.tirn;
  3036. }
  3037. if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
  3038. if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
  3039. handler = create_dont_trap_rule(dev, ft_prio,
  3040. flow_attr, dst);
  3041. } else {
  3042. underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
  3043. mqp->underlay_qpn : 0;
  3044. handler = _create_flow_rule(dev, ft_prio, flow_attr,
  3045. dst, underlay_qpn, ucmd);
  3046. }
  3047. } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
  3048. flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
  3049. handler = create_leftovers_rule(dev, ft_prio, flow_attr,
  3050. dst);
  3051. } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
  3052. handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
  3053. } else {
  3054. err = -EINVAL;
  3055. goto destroy_ft;
  3056. }
  3057. if (IS_ERR(handler)) {
  3058. err = PTR_ERR(handler);
  3059. handler = NULL;
  3060. goto destroy_ft;
  3061. }
  3062. mutex_unlock(&dev->flow_db->lock);
  3063. kfree(dst);
  3064. kfree(ucmd);
  3065. return &handler->ibflow;
  3066. destroy_ft:
  3067. put_flow_table(dev, ft_prio, false);
  3068. if (ft_prio_tx)
  3069. put_flow_table(dev, ft_prio_tx, false);
  3070. unlock:
  3071. mutex_unlock(&dev->flow_db->lock);
  3072. kfree(dst);
  3073. free_ucmd:
  3074. kfree(ucmd);
  3075. return ERR_PTR(err);
  3076. }
  3077. static struct mlx5_ib_flow_prio *
  3078. _get_flow_table(struct mlx5_ib_dev *dev,
  3079. struct mlx5_ib_flow_matcher *fs_matcher,
  3080. bool mcast)
  3081. {
  3082. struct mlx5_flow_namespace *ns = NULL;
  3083. struct mlx5_ib_flow_prio *prio;
  3084. int max_table_size;
  3085. u32 flags = 0;
  3086. int priority;
  3087. if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS) {
  3088. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  3089. log_max_ft_size));
  3090. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev, decap))
  3091. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_DECAP;
  3092. if (MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
  3093. reformat_l3_tunnel_to_l2))
  3094. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  3095. } else { /* Can only be MLX5_FLOW_NAMESPACE_EGRESS */
  3096. max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev,
  3097. log_max_ft_size));
  3098. if (MLX5_CAP_FLOWTABLE_NIC_TX(dev->mdev, reformat))
  3099. flags |= MLX5_FLOW_TABLE_TUNNEL_EN_REFORMAT;
  3100. }
  3101. if (max_table_size < MLX5_FS_MAX_ENTRIES)
  3102. return ERR_PTR(-ENOMEM);
  3103. if (mcast)
  3104. priority = MLX5_IB_FLOW_MCAST_PRIO;
  3105. else
  3106. priority = ib_prio_to_core_prio(fs_matcher->priority, false);
  3107. ns = mlx5_get_flow_namespace(dev->mdev, fs_matcher->ns_type);
  3108. if (!ns)
  3109. return ERR_PTR(-ENOTSUPP);
  3110. if (fs_matcher->ns_type == MLX5_FLOW_NAMESPACE_BYPASS)
  3111. prio = &dev->flow_db->prios[priority];
  3112. else
  3113. prio = &dev->flow_db->egress_prios[priority];
  3114. if (prio->flow_table)
  3115. return prio;
  3116. return _get_prio(ns, prio, priority, MLX5_FS_MAX_ENTRIES,
  3117. MLX5_FS_MAX_TYPES, flags);
  3118. }
  3119. static struct mlx5_ib_flow_handler *
  3120. _create_raw_flow_rule(struct mlx5_ib_dev *dev,
  3121. struct mlx5_ib_flow_prio *ft_prio,
  3122. struct mlx5_flow_destination *dst,
  3123. struct mlx5_ib_flow_matcher *fs_matcher,
  3124. struct mlx5_flow_act *flow_act,
  3125. void *cmd_in, int inlen)
  3126. {
  3127. struct mlx5_ib_flow_handler *handler;
  3128. struct mlx5_flow_spec *spec;
  3129. struct mlx5_flow_table *ft = ft_prio->flow_table;
  3130. int err = 0;
  3131. spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
  3132. handler = kzalloc(sizeof(*handler), GFP_KERNEL);
  3133. if (!handler || !spec) {
  3134. err = -ENOMEM;
  3135. goto free;
  3136. }
  3137. INIT_LIST_HEAD(&handler->list);
  3138. memcpy(spec->match_value, cmd_in, inlen);
  3139. memcpy(spec->match_criteria, fs_matcher->matcher_mask.match_params,
  3140. fs_matcher->mask_len);
  3141. spec->match_criteria_enable = fs_matcher->match_criteria_enable;
  3142. handler->rule = mlx5_add_flow_rules(ft, spec,
  3143. flow_act, dst, 1);
  3144. if (IS_ERR(handler->rule)) {
  3145. err = PTR_ERR(handler->rule);
  3146. goto free;
  3147. }
  3148. ft_prio->refcount++;
  3149. handler->prio = ft_prio;
  3150. handler->dev = dev;
  3151. ft_prio->flow_table = ft;
  3152. free:
  3153. if (err)
  3154. kfree(handler);
  3155. kvfree(spec);
  3156. return err ? ERR_PTR(err) : handler;
  3157. }
  3158. static bool raw_fs_is_multicast(struct mlx5_ib_flow_matcher *fs_matcher,
  3159. void *match_v)
  3160. {
  3161. void *match_c;
  3162. void *match_v_set_lyr_2_4, *match_c_set_lyr_2_4;
  3163. void *dmac, *dmac_mask;
  3164. void *ipv4, *ipv4_mask;
  3165. if (!(fs_matcher->match_criteria_enable &
  3166. (1 << MATCH_CRITERIA_ENABLE_OUTER_BIT)))
  3167. return false;
  3168. match_c = fs_matcher->matcher_mask.match_params;
  3169. match_v_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_v,
  3170. outer_headers);
  3171. match_c_set_lyr_2_4 = MLX5_ADDR_OF(fte_match_param, match_c,
  3172. outer_headers);
  3173. dmac = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3174. dmac_47_16);
  3175. dmac_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3176. dmac_47_16);
  3177. if (is_multicast_ether_addr(dmac) &&
  3178. is_multicast_ether_addr(dmac_mask))
  3179. return true;
  3180. ipv4 = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_v_set_lyr_2_4,
  3181. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3182. ipv4_mask = MLX5_ADDR_OF(fte_match_set_lyr_2_4, match_c_set_lyr_2_4,
  3183. dst_ipv4_dst_ipv6.ipv4_layout.ipv4);
  3184. if (ipv4_is_multicast(*(__be32 *)(ipv4)) &&
  3185. ipv4_is_multicast(*(__be32 *)(ipv4_mask)))
  3186. return true;
  3187. return false;
  3188. }
  3189. struct mlx5_ib_flow_handler *
  3190. mlx5_ib_raw_fs_rule_add(struct mlx5_ib_dev *dev,
  3191. struct mlx5_ib_flow_matcher *fs_matcher,
  3192. struct mlx5_flow_act *flow_act,
  3193. void *cmd_in, int inlen, int dest_id,
  3194. int dest_type)
  3195. {
  3196. struct mlx5_flow_destination *dst;
  3197. struct mlx5_ib_flow_prio *ft_prio;
  3198. struct mlx5_ib_flow_handler *handler;
  3199. bool mcast;
  3200. int err;
  3201. if (fs_matcher->flow_type != MLX5_IB_FLOW_TYPE_NORMAL)
  3202. return ERR_PTR(-EOPNOTSUPP);
  3203. if (fs_matcher->priority > MLX5_IB_FLOW_LAST_PRIO)
  3204. return ERR_PTR(-ENOMEM);
  3205. dst = kzalloc(sizeof(*dst), GFP_KERNEL);
  3206. if (!dst)
  3207. return ERR_PTR(-ENOMEM);
  3208. mcast = raw_fs_is_multicast(fs_matcher, cmd_in);
  3209. mutex_lock(&dev->flow_db->lock);
  3210. ft_prio = _get_flow_table(dev, fs_matcher, mcast);
  3211. if (IS_ERR(ft_prio)) {
  3212. err = PTR_ERR(ft_prio);
  3213. goto unlock;
  3214. }
  3215. if (dest_type == MLX5_FLOW_DESTINATION_TYPE_TIR) {
  3216. dst->type = dest_type;
  3217. dst->tir_num = dest_id;
  3218. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
  3219. } else if (dest_type == MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE) {
  3220. dst->type = MLX5_FLOW_DESTINATION_TYPE_FLOW_TABLE_NUM;
  3221. dst->ft_num = dest_id;
  3222. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_FWD_DEST;
  3223. } else {
  3224. dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
  3225. flow_act->action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
  3226. }
  3227. handler = _create_raw_flow_rule(dev, ft_prio, dst, fs_matcher, flow_act,
  3228. cmd_in, inlen);
  3229. if (IS_ERR(handler)) {
  3230. err = PTR_ERR(handler);
  3231. goto destroy_ft;
  3232. }
  3233. mutex_unlock(&dev->flow_db->lock);
  3234. atomic_inc(&fs_matcher->usecnt);
  3235. handler->flow_matcher = fs_matcher;
  3236. kfree(dst);
  3237. return handler;
  3238. destroy_ft:
  3239. put_flow_table(dev, ft_prio, false);
  3240. unlock:
  3241. mutex_unlock(&dev->flow_db->lock);
  3242. kfree(dst);
  3243. return ERR_PTR(err);
  3244. }
  3245. static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
  3246. {
  3247. u32 flags = 0;
  3248. if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
  3249. flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
  3250. return flags;
  3251. }
  3252. #define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
  3253. static struct ib_flow_action *
  3254. mlx5_ib_create_flow_action_esp(struct ib_device *device,
  3255. const struct ib_flow_action_attrs_esp *attr,
  3256. struct uverbs_attr_bundle *attrs)
  3257. {
  3258. struct mlx5_ib_dev *mdev = to_mdev(device);
  3259. struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
  3260. struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
  3261. struct mlx5_ib_flow_action *action;
  3262. u64 action_flags;
  3263. u64 flags;
  3264. int err = 0;
  3265. err = uverbs_get_flags64(
  3266. &action_flags, attrs, MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  3267. ((MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1) - 1));
  3268. if (err)
  3269. return ERR_PTR(err);
  3270. flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
  3271. /* We current only support a subset of the standard features. Only a
  3272. * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
  3273. * (with overlap). Full offload mode isn't supported.
  3274. */
  3275. if (!attr->keymat || attr->replay || attr->encap ||
  3276. attr->spi || attr->seq || attr->tfc_pad ||
  3277. attr->hard_limit_pkts ||
  3278. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3279. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
  3280. return ERR_PTR(-EOPNOTSUPP);
  3281. if (attr->keymat->protocol !=
  3282. IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
  3283. return ERR_PTR(-EOPNOTSUPP);
  3284. aes_gcm = &attr->keymat->keymat.aes_gcm;
  3285. if (aes_gcm->icv_len != 16 ||
  3286. aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
  3287. return ERR_PTR(-EOPNOTSUPP);
  3288. action = kmalloc(sizeof(*action), GFP_KERNEL);
  3289. if (!action)
  3290. return ERR_PTR(-ENOMEM);
  3291. action->esp_aes_gcm.ib_flags = attr->flags;
  3292. memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
  3293. sizeof(accel_attrs.keymat.aes_gcm.aes_key));
  3294. accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
  3295. memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
  3296. sizeof(accel_attrs.keymat.aes_gcm.salt));
  3297. memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
  3298. sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
  3299. accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
  3300. accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
  3301. accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
  3302. accel_attrs.esn = attr->esn;
  3303. if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
  3304. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
  3305. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3306. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3307. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
  3308. accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
  3309. action->esp_aes_gcm.ctx =
  3310. mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
  3311. if (IS_ERR(action->esp_aes_gcm.ctx)) {
  3312. err = PTR_ERR(action->esp_aes_gcm.ctx);
  3313. goto err_parse;
  3314. }
  3315. action->esp_aes_gcm.ib_flags = attr->flags;
  3316. return &action->ib_action;
  3317. err_parse:
  3318. kfree(action);
  3319. return ERR_PTR(err);
  3320. }
  3321. static int
  3322. mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
  3323. const struct ib_flow_action_attrs_esp *attr,
  3324. struct uverbs_attr_bundle *attrs)
  3325. {
  3326. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3327. struct mlx5_accel_esp_xfrm_attrs accel_attrs;
  3328. int err = 0;
  3329. if (attr->keymat || attr->replay || attr->encap ||
  3330. attr->spi || attr->seq || attr->tfc_pad ||
  3331. attr->hard_limit_pkts ||
  3332. (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3333. IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
  3334. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
  3335. return -EOPNOTSUPP;
  3336. /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
  3337. * be modified.
  3338. */
  3339. if (!(maction->esp_aes_gcm.ib_flags &
  3340. IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
  3341. attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
  3342. IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
  3343. return -EINVAL;
  3344. memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
  3345. sizeof(accel_attrs));
  3346. accel_attrs.esn = attr->esn;
  3347. if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
  3348. accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3349. else
  3350. accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
  3351. err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
  3352. &accel_attrs);
  3353. if (err)
  3354. return err;
  3355. maction->esp_aes_gcm.ib_flags &=
  3356. ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3357. maction->esp_aes_gcm.ib_flags |=
  3358. attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
  3359. return 0;
  3360. }
  3361. static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
  3362. {
  3363. struct mlx5_ib_flow_action *maction = to_mflow_act(action);
  3364. switch (action->type) {
  3365. case IB_FLOW_ACTION_ESP:
  3366. /*
  3367. * We only support aes_gcm by now, so we implicitly know this is
  3368. * the underline crypto.
  3369. */
  3370. mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
  3371. break;
  3372. case IB_FLOW_ACTION_UNSPECIFIED:
  3373. mlx5_ib_destroy_flow_action_raw(maction);
  3374. break;
  3375. default:
  3376. WARN_ON(true);
  3377. break;
  3378. }
  3379. kfree(maction);
  3380. return 0;
  3381. }
  3382. static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3383. {
  3384. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3385. struct mlx5_ib_qp *mqp = to_mqp(ibqp);
  3386. int err;
  3387. if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
  3388. mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
  3389. return -EOPNOTSUPP;
  3390. }
  3391. err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
  3392. if (err)
  3393. mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
  3394. ibqp->qp_num, gid->raw);
  3395. return err;
  3396. }
  3397. static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
  3398. {
  3399. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  3400. int err;
  3401. err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
  3402. if (err)
  3403. mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
  3404. ibqp->qp_num, gid->raw);
  3405. return err;
  3406. }
  3407. static int init_node_data(struct mlx5_ib_dev *dev)
  3408. {
  3409. int err;
  3410. err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
  3411. if (err)
  3412. return err;
  3413. dev->mdev->rev_id = dev->mdev->pdev->revision;
  3414. return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
  3415. }
  3416. static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
  3417. char *buf)
  3418. {
  3419. struct mlx5_ib_dev *dev =
  3420. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3421. return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
  3422. }
  3423. static ssize_t show_reg_pages(struct device *device,
  3424. struct device_attribute *attr, char *buf)
  3425. {
  3426. struct mlx5_ib_dev *dev =
  3427. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3428. return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
  3429. }
  3430. static ssize_t show_hca(struct device *device, struct device_attribute *attr,
  3431. char *buf)
  3432. {
  3433. struct mlx5_ib_dev *dev =
  3434. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3435. return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
  3436. }
  3437. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  3438. char *buf)
  3439. {
  3440. struct mlx5_ib_dev *dev =
  3441. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3442. return sprintf(buf, "%x\n", dev->mdev->rev_id);
  3443. }
  3444. static ssize_t show_board(struct device *device, struct device_attribute *attr,
  3445. char *buf)
  3446. {
  3447. struct mlx5_ib_dev *dev =
  3448. container_of(device, struct mlx5_ib_dev, ib_dev.dev);
  3449. return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
  3450. dev->mdev->board_id);
  3451. }
  3452. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  3453. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
  3454. static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
  3455. static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
  3456. static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
  3457. static struct device_attribute *mlx5_class_attributes[] = {
  3458. &dev_attr_hw_rev,
  3459. &dev_attr_hca_type,
  3460. &dev_attr_board_id,
  3461. &dev_attr_fw_pages,
  3462. &dev_attr_reg_pages,
  3463. };
  3464. static void pkey_change_handler(struct work_struct *work)
  3465. {
  3466. struct mlx5_ib_port_resources *ports =
  3467. container_of(work, struct mlx5_ib_port_resources,
  3468. pkey_change_work);
  3469. mutex_lock(&ports->devr->mutex);
  3470. mlx5_ib_gsi_pkey_change(ports->gsi);
  3471. mutex_unlock(&ports->devr->mutex);
  3472. }
  3473. static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
  3474. {
  3475. struct mlx5_ib_qp *mqp;
  3476. struct mlx5_ib_cq *send_mcq, *recv_mcq;
  3477. struct mlx5_core_cq *mcq;
  3478. struct list_head cq_armed_list;
  3479. unsigned long flags_qp;
  3480. unsigned long flags_cq;
  3481. unsigned long flags;
  3482. INIT_LIST_HEAD(&cq_armed_list);
  3483. /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
  3484. spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
  3485. list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
  3486. spin_lock_irqsave(&mqp->sq.lock, flags_qp);
  3487. if (mqp->sq.tail != mqp->sq.head) {
  3488. send_mcq = to_mcq(mqp->ibqp.send_cq);
  3489. spin_lock_irqsave(&send_mcq->lock, flags_cq);
  3490. if (send_mcq->mcq.comp &&
  3491. mqp->ibqp.send_cq->comp_handler) {
  3492. if (!send_mcq->mcq.reset_notify_added) {
  3493. send_mcq->mcq.reset_notify_added = 1;
  3494. list_add_tail(&send_mcq->mcq.reset_notify,
  3495. &cq_armed_list);
  3496. }
  3497. }
  3498. spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
  3499. }
  3500. spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
  3501. spin_lock_irqsave(&mqp->rq.lock, flags_qp);
  3502. /* no handling is needed for SRQ */
  3503. if (!mqp->ibqp.srq) {
  3504. if (mqp->rq.tail != mqp->rq.head) {
  3505. recv_mcq = to_mcq(mqp->ibqp.recv_cq);
  3506. spin_lock_irqsave(&recv_mcq->lock, flags_cq);
  3507. if (recv_mcq->mcq.comp &&
  3508. mqp->ibqp.recv_cq->comp_handler) {
  3509. if (!recv_mcq->mcq.reset_notify_added) {
  3510. recv_mcq->mcq.reset_notify_added = 1;
  3511. list_add_tail(&recv_mcq->mcq.reset_notify,
  3512. &cq_armed_list);
  3513. }
  3514. }
  3515. spin_unlock_irqrestore(&recv_mcq->lock,
  3516. flags_cq);
  3517. }
  3518. }
  3519. spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
  3520. }
  3521. /*At that point all inflight post send were put to be executed as of we
  3522. * lock/unlock above locks Now need to arm all involved CQs.
  3523. */
  3524. list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
  3525. mcq->comp(mcq);
  3526. }
  3527. spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
  3528. }
  3529. static void delay_drop_handler(struct work_struct *work)
  3530. {
  3531. int err;
  3532. struct mlx5_ib_delay_drop *delay_drop =
  3533. container_of(work, struct mlx5_ib_delay_drop,
  3534. delay_drop_work);
  3535. atomic_inc(&delay_drop->events_cnt);
  3536. mutex_lock(&delay_drop->lock);
  3537. err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
  3538. delay_drop->timeout);
  3539. if (err) {
  3540. mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
  3541. delay_drop->timeout);
  3542. delay_drop->activate = false;
  3543. }
  3544. mutex_unlock(&delay_drop->lock);
  3545. }
  3546. static void mlx5_ib_handle_event(struct work_struct *_work)
  3547. {
  3548. struct mlx5_ib_event_work *work =
  3549. container_of(_work, struct mlx5_ib_event_work, work);
  3550. struct mlx5_ib_dev *ibdev;
  3551. struct ib_event ibev;
  3552. bool fatal = false;
  3553. u8 port = (u8)work->param;
  3554. if (mlx5_core_is_mp_slave(work->dev)) {
  3555. ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
  3556. if (!ibdev)
  3557. goto out;
  3558. } else {
  3559. ibdev = work->context;
  3560. }
  3561. switch (work->event) {
  3562. case MLX5_DEV_EVENT_SYS_ERROR:
  3563. ibev.event = IB_EVENT_DEVICE_FATAL;
  3564. mlx5_ib_handle_internal_error(ibdev);
  3565. fatal = true;
  3566. break;
  3567. case MLX5_DEV_EVENT_PORT_UP:
  3568. case MLX5_DEV_EVENT_PORT_DOWN:
  3569. case MLX5_DEV_EVENT_PORT_INITIALIZED:
  3570. /* In RoCE, port up/down events are handled in
  3571. * mlx5_netdev_event().
  3572. */
  3573. if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
  3574. IB_LINK_LAYER_ETHERNET)
  3575. goto out;
  3576. ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
  3577. IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
  3578. break;
  3579. case MLX5_DEV_EVENT_LID_CHANGE:
  3580. ibev.event = IB_EVENT_LID_CHANGE;
  3581. break;
  3582. case MLX5_DEV_EVENT_PKEY_CHANGE:
  3583. ibev.event = IB_EVENT_PKEY_CHANGE;
  3584. schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
  3585. break;
  3586. case MLX5_DEV_EVENT_GUID_CHANGE:
  3587. ibev.event = IB_EVENT_GID_CHANGE;
  3588. break;
  3589. case MLX5_DEV_EVENT_CLIENT_REREG:
  3590. ibev.event = IB_EVENT_CLIENT_REREGISTER;
  3591. break;
  3592. case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
  3593. schedule_work(&ibdev->delay_drop.delay_drop_work);
  3594. goto out;
  3595. default:
  3596. goto out;
  3597. }
  3598. ibev.device = &ibdev->ib_dev;
  3599. ibev.element.port_num = port;
  3600. if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
  3601. mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
  3602. goto out;
  3603. }
  3604. if (ibdev->ib_active)
  3605. ib_dispatch_event(&ibev);
  3606. if (fatal)
  3607. ibdev->ib_active = false;
  3608. out:
  3609. kfree(work);
  3610. }
  3611. static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
  3612. enum mlx5_dev_event event, unsigned long param)
  3613. {
  3614. struct mlx5_ib_event_work *work;
  3615. work = kmalloc(sizeof(*work), GFP_ATOMIC);
  3616. if (!work)
  3617. return;
  3618. INIT_WORK(&work->work, mlx5_ib_handle_event);
  3619. work->dev = dev;
  3620. work->param = param;
  3621. work->context = context;
  3622. work->event = event;
  3623. queue_work(mlx5_ib_event_wq, &work->work);
  3624. }
  3625. static int set_has_smi_cap(struct mlx5_ib_dev *dev)
  3626. {
  3627. struct mlx5_hca_vport_context vport_ctx;
  3628. int err;
  3629. int port;
  3630. for (port = 1; port <= dev->num_ports; port++) {
  3631. dev->mdev->port_caps[port - 1].has_smi = false;
  3632. if (MLX5_CAP_GEN(dev->mdev, port_type) ==
  3633. MLX5_CAP_PORT_TYPE_IB) {
  3634. if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
  3635. err = mlx5_query_hca_vport_context(dev->mdev, 0,
  3636. port, 0,
  3637. &vport_ctx);
  3638. if (err) {
  3639. mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
  3640. port, err);
  3641. return err;
  3642. }
  3643. dev->mdev->port_caps[port - 1].has_smi =
  3644. vport_ctx.has_smi;
  3645. } else {
  3646. dev->mdev->port_caps[port - 1].has_smi = true;
  3647. }
  3648. }
  3649. }
  3650. return 0;
  3651. }
  3652. static void get_ext_port_caps(struct mlx5_ib_dev *dev)
  3653. {
  3654. int port;
  3655. for (port = 1; port <= dev->num_ports; port++)
  3656. mlx5_query_ext_port_caps(dev, port);
  3657. }
  3658. static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
  3659. {
  3660. struct ib_device_attr *dprops = NULL;
  3661. struct ib_port_attr *pprops = NULL;
  3662. int err = -ENOMEM;
  3663. struct ib_udata uhw = {.inlen = 0, .outlen = 0};
  3664. pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
  3665. if (!pprops)
  3666. goto out;
  3667. dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
  3668. if (!dprops)
  3669. goto out;
  3670. err = set_has_smi_cap(dev);
  3671. if (err)
  3672. goto out;
  3673. err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
  3674. if (err) {
  3675. mlx5_ib_warn(dev, "query_device failed %d\n", err);
  3676. goto out;
  3677. }
  3678. memset(pprops, 0, sizeof(*pprops));
  3679. err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
  3680. if (err) {
  3681. mlx5_ib_warn(dev, "query_port %d failed %d\n",
  3682. port, err);
  3683. goto out;
  3684. }
  3685. dev->mdev->port_caps[port - 1].pkey_table_len =
  3686. dprops->max_pkeys;
  3687. dev->mdev->port_caps[port - 1].gid_table_len =
  3688. pprops->gid_tbl_len;
  3689. mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
  3690. port, dprops->max_pkeys, pprops->gid_tbl_len);
  3691. out:
  3692. kfree(pprops);
  3693. kfree(dprops);
  3694. return err;
  3695. }
  3696. static void destroy_umrc_res(struct mlx5_ib_dev *dev)
  3697. {
  3698. int err;
  3699. err = mlx5_mr_cache_cleanup(dev);
  3700. if (err)
  3701. mlx5_ib_warn(dev, "mr cache cleanup failed\n");
  3702. if (dev->umrc.qp)
  3703. mlx5_ib_destroy_qp(dev->umrc.qp);
  3704. if (dev->umrc.cq)
  3705. ib_free_cq(dev->umrc.cq);
  3706. if (dev->umrc.pd)
  3707. ib_dealloc_pd(dev->umrc.pd);
  3708. }
  3709. enum {
  3710. MAX_UMR_WR = 128,
  3711. };
  3712. static int create_umr_res(struct mlx5_ib_dev *dev)
  3713. {
  3714. struct ib_qp_init_attr *init_attr = NULL;
  3715. struct ib_qp_attr *attr = NULL;
  3716. struct ib_pd *pd;
  3717. struct ib_cq *cq;
  3718. struct ib_qp *qp;
  3719. int ret;
  3720. attr = kzalloc(sizeof(*attr), GFP_KERNEL);
  3721. init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
  3722. if (!attr || !init_attr) {
  3723. ret = -ENOMEM;
  3724. goto error_0;
  3725. }
  3726. pd = ib_alloc_pd(&dev->ib_dev, 0);
  3727. if (IS_ERR(pd)) {
  3728. mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
  3729. ret = PTR_ERR(pd);
  3730. goto error_0;
  3731. }
  3732. cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
  3733. if (IS_ERR(cq)) {
  3734. mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
  3735. ret = PTR_ERR(cq);
  3736. goto error_2;
  3737. }
  3738. init_attr->send_cq = cq;
  3739. init_attr->recv_cq = cq;
  3740. init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
  3741. init_attr->cap.max_send_wr = MAX_UMR_WR;
  3742. init_attr->cap.max_send_sge = 1;
  3743. init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
  3744. init_attr->port_num = 1;
  3745. qp = mlx5_ib_create_qp(pd, init_attr, NULL);
  3746. if (IS_ERR(qp)) {
  3747. mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
  3748. ret = PTR_ERR(qp);
  3749. goto error_3;
  3750. }
  3751. qp->device = &dev->ib_dev;
  3752. qp->real_qp = qp;
  3753. qp->uobject = NULL;
  3754. qp->qp_type = MLX5_IB_QPT_REG_UMR;
  3755. qp->send_cq = init_attr->send_cq;
  3756. qp->recv_cq = init_attr->recv_cq;
  3757. attr->qp_state = IB_QPS_INIT;
  3758. attr->port_num = 1;
  3759. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
  3760. IB_QP_PORT, NULL);
  3761. if (ret) {
  3762. mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
  3763. goto error_4;
  3764. }
  3765. memset(attr, 0, sizeof(*attr));
  3766. attr->qp_state = IB_QPS_RTR;
  3767. attr->path_mtu = IB_MTU_256;
  3768. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3769. if (ret) {
  3770. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
  3771. goto error_4;
  3772. }
  3773. memset(attr, 0, sizeof(*attr));
  3774. attr->qp_state = IB_QPS_RTS;
  3775. ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
  3776. if (ret) {
  3777. mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
  3778. goto error_4;
  3779. }
  3780. dev->umrc.qp = qp;
  3781. dev->umrc.cq = cq;
  3782. dev->umrc.pd = pd;
  3783. sema_init(&dev->umrc.sem, MAX_UMR_WR);
  3784. ret = mlx5_mr_cache_init(dev);
  3785. if (ret) {
  3786. mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
  3787. goto error_4;
  3788. }
  3789. kfree(attr);
  3790. kfree(init_attr);
  3791. return 0;
  3792. error_4:
  3793. mlx5_ib_destroy_qp(qp);
  3794. dev->umrc.qp = NULL;
  3795. error_3:
  3796. ib_free_cq(cq);
  3797. dev->umrc.cq = NULL;
  3798. error_2:
  3799. ib_dealloc_pd(pd);
  3800. dev->umrc.pd = NULL;
  3801. error_0:
  3802. kfree(attr);
  3803. kfree(init_attr);
  3804. return ret;
  3805. }
  3806. static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
  3807. {
  3808. switch (umr_fence_cap) {
  3809. case MLX5_CAP_UMR_FENCE_NONE:
  3810. return MLX5_FENCE_MODE_NONE;
  3811. case MLX5_CAP_UMR_FENCE_SMALL:
  3812. return MLX5_FENCE_MODE_INITIATOR_SMALL;
  3813. default:
  3814. return MLX5_FENCE_MODE_STRONG_ORDERING;
  3815. }
  3816. }
  3817. static int create_dev_resources(struct mlx5_ib_resources *devr)
  3818. {
  3819. struct ib_srq_init_attr attr;
  3820. struct mlx5_ib_dev *dev;
  3821. struct ib_cq_init_attr cq_attr = {.cqe = 1};
  3822. int port;
  3823. int ret = 0;
  3824. dev = container_of(devr, struct mlx5_ib_dev, devr);
  3825. mutex_init(&devr->mutex);
  3826. devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
  3827. if (IS_ERR(devr->p0)) {
  3828. ret = PTR_ERR(devr->p0);
  3829. goto error0;
  3830. }
  3831. devr->p0->device = &dev->ib_dev;
  3832. devr->p0->uobject = NULL;
  3833. atomic_set(&devr->p0->usecnt, 0);
  3834. devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
  3835. if (IS_ERR(devr->c0)) {
  3836. ret = PTR_ERR(devr->c0);
  3837. goto error1;
  3838. }
  3839. devr->c0->device = &dev->ib_dev;
  3840. devr->c0->uobject = NULL;
  3841. devr->c0->comp_handler = NULL;
  3842. devr->c0->event_handler = NULL;
  3843. devr->c0->cq_context = NULL;
  3844. atomic_set(&devr->c0->usecnt, 0);
  3845. devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3846. if (IS_ERR(devr->x0)) {
  3847. ret = PTR_ERR(devr->x0);
  3848. goto error2;
  3849. }
  3850. devr->x0->device = &dev->ib_dev;
  3851. devr->x0->inode = NULL;
  3852. atomic_set(&devr->x0->usecnt, 0);
  3853. mutex_init(&devr->x0->tgt_qp_mutex);
  3854. INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
  3855. devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
  3856. if (IS_ERR(devr->x1)) {
  3857. ret = PTR_ERR(devr->x1);
  3858. goto error3;
  3859. }
  3860. devr->x1->device = &dev->ib_dev;
  3861. devr->x1->inode = NULL;
  3862. atomic_set(&devr->x1->usecnt, 0);
  3863. mutex_init(&devr->x1->tgt_qp_mutex);
  3864. INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
  3865. memset(&attr, 0, sizeof(attr));
  3866. attr.attr.max_sge = 1;
  3867. attr.attr.max_wr = 1;
  3868. attr.srq_type = IB_SRQT_XRC;
  3869. attr.ext.cq = devr->c0;
  3870. attr.ext.xrc.xrcd = devr->x0;
  3871. devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3872. if (IS_ERR(devr->s0)) {
  3873. ret = PTR_ERR(devr->s0);
  3874. goto error4;
  3875. }
  3876. devr->s0->device = &dev->ib_dev;
  3877. devr->s0->pd = devr->p0;
  3878. devr->s0->uobject = NULL;
  3879. devr->s0->event_handler = NULL;
  3880. devr->s0->srq_context = NULL;
  3881. devr->s0->srq_type = IB_SRQT_XRC;
  3882. devr->s0->ext.xrc.xrcd = devr->x0;
  3883. devr->s0->ext.cq = devr->c0;
  3884. atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
  3885. atomic_inc(&devr->s0->ext.cq->usecnt);
  3886. atomic_inc(&devr->p0->usecnt);
  3887. atomic_set(&devr->s0->usecnt, 0);
  3888. memset(&attr, 0, sizeof(attr));
  3889. attr.attr.max_sge = 1;
  3890. attr.attr.max_wr = 1;
  3891. attr.srq_type = IB_SRQT_BASIC;
  3892. devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
  3893. if (IS_ERR(devr->s1)) {
  3894. ret = PTR_ERR(devr->s1);
  3895. goto error5;
  3896. }
  3897. devr->s1->device = &dev->ib_dev;
  3898. devr->s1->pd = devr->p0;
  3899. devr->s1->uobject = NULL;
  3900. devr->s1->event_handler = NULL;
  3901. devr->s1->srq_context = NULL;
  3902. devr->s1->srq_type = IB_SRQT_BASIC;
  3903. devr->s1->ext.cq = devr->c0;
  3904. atomic_inc(&devr->p0->usecnt);
  3905. atomic_set(&devr->s1->usecnt, 0);
  3906. for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
  3907. INIT_WORK(&devr->ports[port].pkey_change_work,
  3908. pkey_change_handler);
  3909. devr->ports[port].devr = devr;
  3910. }
  3911. return 0;
  3912. error5:
  3913. mlx5_ib_destroy_srq(devr->s0);
  3914. error4:
  3915. mlx5_ib_dealloc_xrcd(devr->x1);
  3916. error3:
  3917. mlx5_ib_dealloc_xrcd(devr->x0);
  3918. error2:
  3919. mlx5_ib_destroy_cq(devr->c0);
  3920. error1:
  3921. mlx5_ib_dealloc_pd(devr->p0);
  3922. error0:
  3923. return ret;
  3924. }
  3925. static void destroy_dev_resources(struct mlx5_ib_resources *devr)
  3926. {
  3927. struct mlx5_ib_dev *dev =
  3928. container_of(devr, struct mlx5_ib_dev, devr);
  3929. int port;
  3930. mlx5_ib_destroy_srq(devr->s1);
  3931. mlx5_ib_destroy_srq(devr->s0);
  3932. mlx5_ib_dealloc_xrcd(devr->x0);
  3933. mlx5_ib_dealloc_xrcd(devr->x1);
  3934. mlx5_ib_destroy_cq(devr->c0);
  3935. mlx5_ib_dealloc_pd(devr->p0);
  3936. /* Make sure no change P_Key work items are still executing */
  3937. for (port = 0; port < dev->num_ports; ++port)
  3938. cancel_work_sync(&devr->ports[port].pkey_change_work);
  3939. }
  3940. static u32 get_core_cap_flags(struct ib_device *ibdev,
  3941. struct mlx5_hca_vport_context *rep)
  3942. {
  3943. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3944. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
  3945. u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
  3946. u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
  3947. bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
  3948. u32 ret = 0;
  3949. if (rep->grh_required)
  3950. ret |= RDMA_CORE_CAP_IB_GRH_REQUIRED;
  3951. if (ll == IB_LINK_LAYER_INFINIBAND)
  3952. return ret | RDMA_CORE_PORT_IBA_IB;
  3953. if (raw_support)
  3954. ret |= RDMA_CORE_PORT_RAW_PACKET;
  3955. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
  3956. return ret;
  3957. if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
  3958. return ret;
  3959. if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
  3960. ret |= RDMA_CORE_PORT_IBA_ROCE;
  3961. if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
  3962. ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  3963. return ret;
  3964. }
  3965. static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
  3966. struct ib_port_immutable *immutable)
  3967. {
  3968. struct ib_port_attr attr;
  3969. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  3970. enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
  3971. struct mlx5_hca_vport_context rep = {0};
  3972. int err;
  3973. err = ib_query_port(ibdev, port_num, &attr);
  3974. if (err)
  3975. return err;
  3976. if (ll == IB_LINK_LAYER_INFINIBAND) {
  3977. err = mlx5_query_hca_vport_context(dev->mdev, 0, port_num, 0,
  3978. &rep);
  3979. if (err)
  3980. return err;
  3981. }
  3982. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3983. immutable->gid_tbl_len = attr.gid_tbl_len;
  3984. immutable->core_cap_flags = get_core_cap_flags(ibdev, &rep);
  3985. if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
  3986. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  3987. return 0;
  3988. }
  3989. static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
  3990. struct ib_port_immutable *immutable)
  3991. {
  3992. struct ib_port_attr attr;
  3993. int err;
  3994. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  3995. err = ib_query_port(ibdev, port_num, &attr);
  3996. if (err)
  3997. return err;
  3998. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  3999. immutable->gid_tbl_len = attr.gid_tbl_len;
  4000. immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
  4001. return 0;
  4002. }
  4003. static void get_dev_fw_str(struct ib_device *ibdev, char *str)
  4004. {
  4005. struct mlx5_ib_dev *dev =
  4006. container_of(ibdev, struct mlx5_ib_dev, ib_dev);
  4007. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
  4008. fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
  4009. fw_rev_sub(dev->mdev));
  4010. }
  4011. static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
  4012. {
  4013. struct mlx5_core_dev *mdev = dev->mdev;
  4014. struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
  4015. MLX5_FLOW_NAMESPACE_LAG);
  4016. struct mlx5_flow_table *ft;
  4017. int err;
  4018. if (!ns || !mlx5_lag_is_active(mdev))
  4019. return 0;
  4020. err = mlx5_cmd_create_vport_lag(mdev);
  4021. if (err)
  4022. return err;
  4023. ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
  4024. if (IS_ERR(ft)) {
  4025. err = PTR_ERR(ft);
  4026. goto err_destroy_vport_lag;
  4027. }
  4028. dev->flow_db->lag_demux_ft = ft;
  4029. return 0;
  4030. err_destroy_vport_lag:
  4031. mlx5_cmd_destroy_vport_lag(mdev);
  4032. return err;
  4033. }
  4034. static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
  4035. {
  4036. struct mlx5_core_dev *mdev = dev->mdev;
  4037. if (dev->flow_db->lag_demux_ft) {
  4038. mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
  4039. dev->flow_db->lag_demux_ft = NULL;
  4040. mlx5_cmd_destroy_vport_lag(mdev);
  4041. }
  4042. }
  4043. static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4044. {
  4045. int err;
  4046. dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
  4047. err = register_netdevice_notifier(&dev->roce[port_num].nb);
  4048. if (err) {
  4049. dev->roce[port_num].nb.notifier_call = NULL;
  4050. return err;
  4051. }
  4052. return 0;
  4053. }
  4054. static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
  4055. {
  4056. if (dev->roce[port_num].nb.notifier_call) {
  4057. unregister_netdevice_notifier(&dev->roce[port_num].nb);
  4058. dev->roce[port_num].nb.notifier_call = NULL;
  4059. }
  4060. }
  4061. static int mlx5_enable_eth(struct mlx5_ib_dev *dev)
  4062. {
  4063. int err;
  4064. if (MLX5_CAP_GEN(dev->mdev, roce)) {
  4065. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4066. if (err)
  4067. return err;
  4068. }
  4069. err = mlx5_eth_lag_init(dev);
  4070. if (err)
  4071. goto err_disable_roce;
  4072. return 0;
  4073. err_disable_roce:
  4074. if (MLX5_CAP_GEN(dev->mdev, roce))
  4075. mlx5_nic_vport_disable_roce(dev->mdev);
  4076. return err;
  4077. }
  4078. static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
  4079. {
  4080. mlx5_eth_lag_cleanup(dev);
  4081. if (MLX5_CAP_GEN(dev->mdev, roce))
  4082. mlx5_nic_vport_disable_roce(dev->mdev);
  4083. }
  4084. struct mlx5_ib_counter {
  4085. const char *name;
  4086. size_t offset;
  4087. };
  4088. #define INIT_Q_COUNTER(_name) \
  4089. { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
  4090. static const struct mlx5_ib_counter basic_q_cnts[] = {
  4091. INIT_Q_COUNTER(rx_write_requests),
  4092. INIT_Q_COUNTER(rx_read_requests),
  4093. INIT_Q_COUNTER(rx_atomic_requests),
  4094. INIT_Q_COUNTER(out_of_buffer),
  4095. };
  4096. static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
  4097. INIT_Q_COUNTER(out_of_sequence),
  4098. };
  4099. static const struct mlx5_ib_counter retrans_q_cnts[] = {
  4100. INIT_Q_COUNTER(duplicate_request),
  4101. INIT_Q_COUNTER(rnr_nak_retry_err),
  4102. INIT_Q_COUNTER(packet_seq_err),
  4103. INIT_Q_COUNTER(implied_nak_seq_err),
  4104. INIT_Q_COUNTER(local_ack_timeout_err),
  4105. };
  4106. #define INIT_CONG_COUNTER(_name) \
  4107. { .name = #_name, .offset = \
  4108. MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
  4109. static const struct mlx5_ib_counter cong_cnts[] = {
  4110. INIT_CONG_COUNTER(rp_cnp_ignored),
  4111. INIT_CONG_COUNTER(rp_cnp_handled),
  4112. INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
  4113. INIT_CONG_COUNTER(np_cnp_sent),
  4114. };
  4115. static const struct mlx5_ib_counter extended_err_cnts[] = {
  4116. INIT_Q_COUNTER(resp_local_length_error),
  4117. INIT_Q_COUNTER(resp_cqe_error),
  4118. INIT_Q_COUNTER(req_cqe_error),
  4119. INIT_Q_COUNTER(req_remote_invalid_request),
  4120. INIT_Q_COUNTER(req_remote_access_errors),
  4121. INIT_Q_COUNTER(resp_remote_access_errors),
  4122. INIT_Q_COUNTER(resp_cqe_flush_error),
  4123. INIT_Q_COUNTER(req_cqe_flush_error),
  4124. };
  4125. #define INIT_EXT_PPCNT_COUNTER(_name) \
  4126. { .name = #_name, .offset = \
  4127. MLX5_BYTE_OFF(ppcnt_reg, \
  4128. counter_set.eth_extended_cntrs_grp_data_layout._name##_high)}
  4129. static const struct mlx5_ib_counter ext_ppcnt_cnts[] = {
  4130. INIT_EXT_PPCNT_COUNTER(rx_icrc_encapsulated),
  4131. };
  4132. static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
  4133. {
  4134. int i;
  4135. for (i = 0; i < dev->num_ports; i++) {
  4136. if (dev->port[i].cnts.set_id_valid)
  4137. mlx5_core_dealloc_q_counter(dev->mdev,
  4138. dev->port[i].cnts.set_id);
  4139. kfree(dev->port[i].cnts.names);
  4140. kfree(dev->port[i].cnts.offsets);
  4141. }
  4142. }
  4143. static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
  4144. struct mlx5_ib_counters *cnts)
  4145. {
  4146. u32 num_counters;
  4147. num_counters = ARRAY_SIZE(basic_q_cnts);
  4148. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
  4149. num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
  4150. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
  4151. num_counters += ARRAY_SIZE(retrans_q_cnts);
  4152. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
  4153. num_counters += ARRAY_SIZE(extended_err_cnts);
  4154. cnts->num_q_counters = num_counters;
  4155. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4156. cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
  4157. num_counters += ARRAY_SIZE(cong_cnts);
  4158. }
  4159. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4160. cnts->num_ext_ppcnt_counters = ARRAY_SIZE(ext_ppcnt_cnts);
  4161. num_counters += ARRAY_SIZE(ext_ppcnt_cnts);
  4162. }
  4163. cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
  4164. if (!cnts->names)
  4165. return -ENOMEM;
  4166. cnts->offsets = kcalloc(num_counters,
  4167. sizeof(cnts->offsets), GFP_KERNEL);
  4168. if (!cnts->offsets)
  4169. goto err_names;
  4170. return 0;
  4171. err_names:
  4172. kfree(cnts->names);
  4173. cnts->names = NULL;
  4174. return -ENOMEM;
  4175. }
  4176. static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
  4177. const char **names,
  4178. size_t *offsets)
  4179. {
  4180. int i;
  4181. int j = 0;
  4182. for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
  4183. names[j] = basic_q_cnts[i].name;
  4184. offsets[j] = basic_q_cnts[i].offset;
  4185. }
  4186. if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
  4187. for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
  4188. names[j] = out_of_seq_q_cnts[i].name;
  4189. offsets[j] = out_of_seq_q_cnts[i].offset;
  4190. }
  4191. }
  4192. if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
  4193. for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
  4194. names[j] = retrans_q_cnts[i].name;
  4195. offsets[j] = retrans_q_cnts[i].offset;
  4196. }
  4197. }
  4198. if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
  4199. for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
  4200. names[j] = extended_err_cnts[i].name;
  4201. offsets[j] = extended_err_cnts[i].offset;
  4202. }
  4203. }
  4204. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4205. for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
  4206. names[j] = cong_cnts[i].name;
  4207. offsets[j] = cong_cnts[i].offset;
  4208. }
  4209. }
  4210. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4211. for (i = 0; i < ARRAY_SIZE(ext_ppcnt_cnts); i++, j++) {
  4212. names[j] = ext_ppcnt_cnts[i].name;
  4213. offsets[j] = ext_ppcnt_cnts[i].offset;
  4214. }
  4215. }
  4216. }
  4217. static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
  4218. {
  4219. int err = 0;
  4220. int i;
  4221. for (i = 0; i < dev->num_ports; i++) {
  4222. err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
  4223. if (err)
  4224. goto err_alloc;
  4225. mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
  4226. dev->port[i].cnts.offsets);
  4227. err = mlx5_core_alloc_q_counter(dev->mdev,
  4228. &dev->port[i].cnts.set_id);
  4229. if (err) {
  4230. mlx5_ib_warn(dev,
  4231. "couldn't allocate queue counter for port %d, err %d\n",
  4232. i + 1, err);
  4233. goto err_alloc;
  4234. }
  4235. dev->port[i].cnts.set_id_valid = true;
  4236. }
  4237. return 0;
  4238. err_alloc:
  4239. mlx5_ib_dealloc_counters(dev);
  4240. return err;
  4241. }
  4242. static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
  4243. u8 port_num)
  4244. {
  4245. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4246. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4247. /* We support only per port stats */
  4248. if (port_num == 0)
  4249. return NULL;
  4250. return rdma_alloc_hw_stats_struct(port->cnts.names,
  4251. port->cnts.num_q_counters +
  4252. port->cnts.num_cong_counters +
  4253. port->cnts.num_ext_ppcnt_counters,
  4254. RDMA_HW_STATS_DEFAULT_LIFESPAN);
  4255. }
  4256. static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
  4257. struct mlx5_ib_port *port,
  4258. struct rdma_hw_stats *stats)
  4259. {
  4260. int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
  4261. void *out;
  4262. __be32 val;
  4263. int ret, i;
  4264. out = kvzalloc(outlen, GFP_KERNEL);
  4265. if (!out)
  4266. return -ENOMEM;
  4267. ret = mlx5_core_query_q_counter(mdev,
  4268. port->cnts.set_id, 0,
  4269. out, outlen);
  4270. if (ret)
  4271. goto free;
  4272. for (i = 0; i < port->cnts.num_q_counters; i++) {
  4273. val = *(__be32 *)(out + port->cnts.offsets[i]);
  4274. stats->value[i] = (u64)be32_to_cpu(val);
  4275. }
  4276. free:
  4277. kvfree(out);
  4278. return ret;
  4279. }
  4280. static int mlx5_ib_query_ext_ppcnt_counters(struct mlx5_ib_dev *dev,
  4281. struct mlx5_ib_port *port,
  4282. struct rdma_hw_stats *stats)
  4283. {
  4284. int offset = port->cnts.num_q_counters + port->cnts.num_cong_counters;
  4285. int sz = MLX5_ST_SZ_BYTES(ppcnt_reg);
  4286. int ret, i;
  4287. void *out;
  4288. out = kvzalloc(sz, GFP_KERNEL);
  4289. if (!out)
  4290. return -ENOMEM;
  4291. ret = mlx5_cmd_query_ext_ppcnt_counters(dev->mdev, out);
  4292. if (ret)
  4293. goto free;
  4294. for (i = 0; i < port->cnts.num_ext_ppcnt_counters; i++) {
  4295. stats->value[i + offset] =
  4296. be64_to_cpup((__be64 *)(out +
  4297. port->cnts.offsets[i + offset]));
  4298. }
  4299. free:
  4300. kvfree(out);
  4301. return ret;
  4302. }
  4303. static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
  4304. struct rdma_hw_stats *stats,
  4305. u8 port_num, int index)
  4306. {
  4307. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4308. struct mlx5_ib_port *port = &dev->port[port_num - 1];
  4309. struct mlx5_core_dev *mdev;
  4310. int ret, num_counters;
  4311. u8 mdev_port_num;
  4312. if (!stats)
  4313. return -EINVAL;
  4314. num_counters = port->cnts.num_q_counters +
  4315. port->cnts.num_cong_counters +
  4316. port->cnts.num_ext_ppcnt_counters;
  4317. /* q_counters are per IB device, query the master mdev */
  4318. ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
  4319. if (ret)
  4320. return ret;
  4321. if (MLX5_CAP_PCAM_FEATURE(dev->mdev, rx_icrc_encapsulated_counter)) {
  4322. ret = mlx5_ib_query_ext_ppcnt_counters(dev, port, stats);
  4323. if (ret)
  4324. return ret;
  4325. }
  4326. if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
  4327. mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
  4328. &mdev_port_num);
  4329. if (!mdev) {
  4330. /* If port is not affiliated yet, its in down state
  4331. * which doesn't have any counters yet, so it would be
  4332. * zero. So no need to read from the HCA.
  4333. */
  4334. goto done;
  4335. }
  4336. ret = mlx5_lag_query_cong_counters(dev->mdev,
  4337. stats->value +
  4338. port->cnts.num_q_counters,
  4339. port->cnts.num_cong_counters,
  4340. port->cnts.offsets +
  4341. port->cnts.num_q_counters);
  4342. mlx5_ib_put_native_port_mdev(dev, port_num);
  4343. if (ret)
  4344. return ret;
  4345. }
  4346. done:
  4347. return num_counters;
  4348. }
  4349. static struct net_device*
  4350. mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
  4351. u8 port_num,
  4352. enum rdma_netdev_t type,
  4353. const char *name,
  4354. unsigned char name_assign_type,
  4355. void (*setup)(struct net_device *))
  4356. {
  4357. struct net_device *netdev;
  4358. if (type != RDMA_NETDEV_IPOIB)
  4359. return ERR_PTR(-EOPNOTSUPP);
  4360. netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
  4361. name, setup);
  4362. return netdev;
  4363. }
  4364. static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
  4365. {
  4366. if (!dev->delay_drop.dbg)
  4367. return;
  4368. debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
  4369. kfree(dev->delay_drop.dbg);
  4370. dev->delay_drop.dbg = NULL;
  4371. }
  4372. static void cancel_delay_drop(struct mlx5_ib_dev *dev)
  4373. {
  4374. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4375. return;
  4376. cancel_work_sync(&dev->delay_drop.delay_drop_work);
  4377. delay_drop_debugfs_cleanup(dev);
  4378. }
  4379. static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
  4380. size_t count, loff_t *pos)
  4381. {
  4382. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4383. char lbuf[20];
  4384. int len;
  4385. len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
  4386. return simple_read_from_buffer(buf, count, pos, lbuf, len);
  4387. }
  4388. static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
  4389. size_t count, loff_t *pos)
  4390. {
  4391. struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
  4392. u32 timeout;
  4393. u32 var;
  4394. if (kstrtouint_from_user(buf, count, 0, &var))
  4395. return -EFAULT;
  4396. timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
  4397. 1000);
  4398. if (timeout != var)
  4399. mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
  4400. timeout);
  4401. delay_drop->timeout = timeout;
  4402. return count;
  4403. }
  4404. static const struct file_operations fops_delay_drop_timeout = {
  4405. .owner = THIS_MODULE,
  4406. .open = simple_open,
  4407. .write = delay_drop_timeout_write,
  4408. .read = delay_drop_timeout_read,
  4409. };
  4410. static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
  4411. {
  4412. struct mlx5_ib_dbg_delay_drop *dbg;
  4413. if (!mlx5_debugfs_root)
  4414. return 0;
  4415. dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
  4416. if (!dbg)
  4417. return -ENOMEM;
  4418. dev->delay_drop.dbg = dbg;
  4419. dbg->dir_debugfs =
  4420. debugfs_create_dir("delay_drop",
  4421. dev->mdev->priv.dbg_root);
  4422. if (!dbg->dir_debugfs)
  4423. goto out_debugfs;
  4424. dbg->events_cnt_debugfs =
  4425. debugfs_create_atomic_t("num_timeout_events", 0400,
  4426. dbg->dir_debugfs,
  4427. &dev->delay_drop.events_cnt);
  4428. if (!dbg->events_cnt_debugfs)
  4429. goto out_debugfs;
  4430. dbg->rqs_cnt_debugfs =
  4431. debugfs_create_atomic_t("num_rqs", 0400,
  4432. dbg->dir_debugfs,
  4433. &dev->delay_drop.rqs_cnt);
  4434. if (!dbg->rqs_cnt_debugfs)
  4435. goto out_debugfs;
  4436. dbg->timeout_debugfs =
  4437. debugfs_create_file("timeout", 0600,
  4438. dbg->dir_debugfs,
  4439. &dev->delay_drop,
  4440. &fops_delay_drop_timeout);
  4441. if (!dbg->timeout_debugfs)
  4442. goto out_debugfs;
  4443. return 0;
  4444. out_debugfs:
  4445. delay_drop_debugfs_cleanup(dev);
  4446. return -ENOMEM;
  4447. }
  4448. static void init_delay_drop(struct mlx5_ib_dev *dev)
  4449. {
  4450. if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
  4451. return;
  4452. mutex_init(&dev->delay_drop.lock);
  4453. dev->delay_drop.dev = dev;
  4454. dev->delay_drop.activate = false;
  4455. dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
  4456. INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
  4457. atomic_set(&dev->delay_drop.rqs_cnt, 0);
  4458. atomic_set(&dev->delay_drop.events_cnt, 0);
  4459. if (delay_drop_debugfs_init(dev))
  4460. mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
  4461. }
  4462. static const struct cpumask *
  4463. mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
  4464. {
  4465. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  4466. return mlx5_get_vector_affinity_hint(dev->mdev, comp_vector);
  4467. }
  4468. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4469. static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
  4470. struct mlx5_ib_multiport_info *mpi)
  4471. {
  4472. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4473. struct mlx5_ib_port *port = &ibdev->port[port_num];
  4474. int comps;
  4475. int err;
  4476. int i;
  4477. mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
  4478. spin_lock(&port->mp.mpi_lock);
  4479. if (!mpi->ibdev) {
  4480. spin_unlock(&port->mp.mpi_lock);
  4481. return;
  4482. }
  4483. mpi->ibdev = NULL;
  4484. spin_unlock(&port->mp.mpi_lock);
  4485. mlx5_remove_netdev_notifier(ibdev, port_num);
  4486. spin_lock(&port->mp.mpi_lock);
  4487. comps = mpi->mdev_refcnt;
  4488. if (comps) {
  4489. mpi->unaffiliate = true;
  4490. init_completion(&mpi->unref_comp);
  4491. spin_unlock(&port->mp.mpi_lock);
  4492. for (i = 0; i < comps; i++)
  4493. wait_for_completion(&mpi->unref_comp);
  4494. spin_lock(&port->mp.mpi_lock);
  4495. mpi->unaffiliate = false;
  4496. }
  4497. port->mp.mpi = NULL;
  4498. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  4499. spin_unlock(&port->mp.mpi_lock);
  4500. err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
  4501. mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
  4502. /* Log an error, still needed to cleanup the pointers and add
  4503. * it back to the list.
  4504. */
  4505. if (err)
  4506. mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
  4507. port_num + 1);
  4508. ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
  4509. }
  4510. /* The mlx5_ib_multiport_mutex should be held when calling this function */
  4511. static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
  4512. struct mlx5_ib_multiport_info *mpi)
  4513. {
  4514. u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
  4515. int err;
  4516. spin_lock(&ibdev->port[port_num].mp.mpi_lock);
  4517. if (ibdev->port[port_num].mp.mpi) {
  4518. mlx5_ib_dbg(ibdev, "port %d already affiliated.\n",
  4519. port_num + 1);
  4520. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4521. return false;
  4522. }
  4523. ibdev->port[port_num].mp.mpi = mpi;
  4524. mpi->ibdev = ibdev;
  4525. spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
  4526. err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
  4527. if (err)
  4528. goto unbind;
  4529. err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
  4530. if (err)
  4531. goto unbind;
  4532. err = mlx5_add_netdev_notifier(ibdev, port_num);
  4533. if (err) {
  4534. mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
  4535. port_num + 1);
  4536. goto unbind;
  4537. }
  4538. err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
  4539. if (err)
  4540. goto unbind;
  4541. return true;
  4542. unbind:
  4543. mlx5_ib_unbind_slave_port(ibdev, mpi);
  4544. return false;
  4545. }
  4546. static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
  4547. {
  4548. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4549. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4550. port_num + 1);
  4551. struct mlx5_ib_multiport_info *mpi;
  4552. int err;
  4553. int i;
  4554. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4555. return 0;
  4556. err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
  4557. &dev->sys_image_guid);
  4558. if (err)
  4559. return err;
  4560. err = mlx5_nic_vport_enable_roce(dev->mdev);
  4561. if (err)
  4562. return err;
  4563. mutex_lock(&mlx5_ib_multiport_mutex);
  4564. for (i = 0; i < dev->num_ports; i++) {
  4565. bool bound = false;
  4566. /* build a stub multiport info struct for the native port. */
  4567. if (i == port_num) {
  4568. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  4569. if (!mpi) {
  4570. mutex_unlock(&mlx5_ib_multiport_mutex);
  4571. mlx5_nic_vport_disable_roce(dev->mdev);
  4572. return -ENOMEM;
  4573. }
  4574. mpi->is_master = true;
  4575. mpi->mdev = dev->mdev;
  4576. mpi->sys_image_guid = dev->sys_image_guid;
  4577. dev->port[i].mp.mpi = mpi;
  4578. mpi->ibdev = dev;
  4579. mpi = NULL;
  4580. continue;
  4581. }
  4582. list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
  4583. list) {
  4584. if (dev->sys_image_guid == mpi->sys_image_guid &&
  4585. (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
  4586. bound = mlx5_ib_bind_slave_port(dev, mpi);
  4587. }
  4588. if (bound) {
  4589. dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
  4590. mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
  4591. list_del(&mpi->list);
  4592. break;
  4593. }
  4594. }
  4595. if (!bound) {
  4596. get_port_caps(dev, i + 1);
  4597. mlx5_ib_dbg(dev, "no free port found for port %d\n",
  4598. i + 1);
  4599. }
  4600. }
  4601. list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
  4602. mutex_unlock(&mlx5_ib_multiport_mutex);
  4603. return err;
  4604. }
  4605. static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
  4606. {
  4607. int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4608. enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
  4609. port_num + 1);
  4610. int i;
  4611. if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
  4612. return;
  4613. mutex_lock(&mlx5_ib_multiport_mutex);
  4614. for (i = 0; i < dev->num_ports; i++) {
  4615. if (dev->port[i].mp.mpi) {
  4616. /* Destroy the native port stub */
  4617. if (i == port_num) {
  4618. kfree(dev->port[i].mp.mpi);
  4619. dev->port[i].mp.mpi = NULL;
  4620. } else {
  4621. mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
  4622. mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
  4623. }
  4624. }
  4625. }
  4626. mlx5_ib_dbg(dev, "removing from devlist\n");
  4627. list_del(&dev->ib_dev_list);
  4628. mutex_unlock(&mlx5_ib_multiport_mutex);
  4629. mlx5_nic_vport_disable_roce(dev->mdev);
  4630. }
  4631. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4632. mlx5_ib_dm,
  4633. UVERBS_OBJECT_DM,
  4634. UVERBS_METHOD_DM_ALLOC,
  4635. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_START_OFFSET,
  4636. UVERBS_ATTR_TYPE(u64),
  4637. UA_MANDATORY),
  4638. UVERBS_ATTR_PTR_OUT(MLX5_IB_ATTR_ALLOC_DM_RESP_PAGE_INDEX,
  4639. UVERBS_ATTR_TYPE(u16),
  4640. UA_MANDATORY));
  4641. ADD_UVERBS_ATTRIBUTES_SIMPLE(
  4642. mlx5_ib_flow_action,
  4643. UVERBS_OBJECT_FLOW_ACTION,
  4644. UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
  4645. UVERBS_ATTR_FLAGS_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
  4646. enum mlx5_ib_uapi_flow_action_flags));
  4647. static int populate_specs_root(struct mlx5_ib_dev *dev)
  4648. {
  4649. const struct uverbs_object_tree_def **trees = dev->driver_trees;
  4650. size_t num_trees = 0;
  4651. if (mlx5_accel_ipsec_device_caps(dev->mdev) &
  4652. MLX5_ACCEL_IPSEC_CAP_DEVICE)
  4653. trees[num_trees++] = &mlx5_ib_flow_action;
  4654. if (MLX5_CAP_DEV_MEM(dev->mdev, memic))
  4655. trees[num_trees++] = &mlx5_ib_dm;
  4656. if (MLX5_CAP_GEN_64(dev->mdev, general_obj_types) &
  4657. MLX5_GENERAL_OBJ_TYPES_CAP_UCTX)
  4658. trees[num_trees++] = mlx5_ib_get_devx_tree();
  4659. num_trees += mlx5_ib_get_flow_trees(trees + num_trees);
  4660. WARN_ON(num_trees >= ARRAY_SIZE(dev->driver_trees));
  4661. trees[num_trees] = NULL;
  4662. dev->ib_dev.driver_specs = trees;
  4663. return 0;
  4664. }
  4665. static int mlx5_ib_read_counters(struct ib_counters *counters,
  4666. struct ib_counters_read_attr *read_attr,
  4667. struct uverbs_attr_bundle *attrs)
  4668. {
  4669. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4670. struct mlx5_read_counters_attr mread_attr = {};
  4671. struct mlx5_ib_flow_counters_desc *desc;
  4672. int ret, i;
  4673. mutex_lock(&mcounters->mcntrs_mutex);
  4674. if (mcounters->cntrs_max_index > read_attr->ncounters) {
  4675. ret = -EINVAL;
  4676. goto err_bound;
  4677. }
  4678. mread_attr.out = kcalloc(mcounters->counters_num, sizeof(u64),
  4679. GFP_KERNEL);
  4680. if (!mread_attr.out) {
  4681. ret = -ENOMEM;
  4682. goto err_bound;
  4683. }
  4684. mread_attr.hw_cntrs_hndl = mcounters->hw_cntrs_hndl;
  4685. mread_attr.flags = read_attr->flags;
  4686. ret = mcounters->read_counters(counters->device, &mread_attr);
  4687. if (ret)
  4688. goto err_read;
  4689. /* do the pass over the counters data array to assign according to the
  4690. * descriptions and indexing pairs
  4691. */
  4692. desc = mcounters->counters_data;
  4693. for (i = 0; i < mcounters->ncounters; i++)
  4694. read_attr->counters_buff[desc[i].index] += mread_attr.out[desc[i].description];
  4695. err_read:
  4696. kfree(mread_attr.out);
  4697. err_bound:
  4698. mutex_unlock(&mcounters->mcntrs_mutex);
  4699. return ret;
  4700. }
  4701. static int mlx5_ib_destroy_counters(struct ib_counters *counters)
  4702. {
  4703. struct mlx5_ib_mcounters *mcounters = to_mcounters(counters);
  4704. counters_clear_description(counters);
  4705. if (mcounters->hw_cntrs_hndl)
  4706. mlx5_fc_destroy(to_mdev(counters->device)->mdev,
  4707. mcounters->hw_cntrs_hndl);
  4708. kfree(mcounters);
  4709. return 0;
  4710. }
  4711. static struct ib_counters *mlx5_ib_create_counters(struct ib_device *device,
  4712. struct uverbs_attr_bundle *attrs)
  4713. {
  4714. struct mlx5_ib_mcounters *mcounters;
  4715. mcounters = kzalloc(sizeof(*mcounters), GFP_KERNEL);
  4716. if (!mcounters)
  4717. return ERR_PTR(-ENOMEM);
  4718. mutex_init(&mcounters->mcntrs_mutex);
  4719. return &mcounters->ibcntrs;
  4720. }
  4721. void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
  4722. {
  4723. mlx5_ib_cleanup_multiport_master(dev);
  4724. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4725. cleanup_srcu_struct(&dev->mr_srcu);
  4726. #endif
  4727. kfree(dev->port);
  4728. }
  4729. int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
  4730. {
  4731. struct mlx5_core_dev *mdev = dev->mdev;
  4732. const char *name;
  4733. int err;
  4734. int i;
  4735. dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
  4736. GFP_KERNEL);
  4737. if (!dev->port)
  4738. return -ENOMEM;
  4739. for (i = 0; i < dev->num_ports; i++) {
  4740. spin_lock_init(&dev->port[i].mp.mpi_lock);
  4741. rwlock_init(&dev->roce[i].netdev_lock);
  4742. }
  4743. err = mlx5_ib_init_multiport_master(dev);
  4744. if (err)
  4745. goto err_free_port;
  4746. if (!mlx5_core_mp_enabled(mdev)) {
  4747. for (i = 1; i <= dev->num_ports; i++) {
  4748. err = get_port_caps(dev, i);
  4749. if (err)
  4750. break;
  4751. }
  4752. } else {
  4753. err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
  4754. }
  4755. if (err)
  4756. goto err_mp;
  4757. if (mlx5_use_mad_ifc(dev))
  4758. get_ext_port_caps(dev);
  4759. if (!mlx5_lag_is_active(mdev))
  4760. name = "mlx5_%d";
  4761. else
  4762. name = "mlx5_bond_%d";
  4763. strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
  4764. dev->ib_dev.owner = THIS_MODULE;
  4765. dev->ib_dev.node_type = RDMA_NODE_IB_CA;
  4766. dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
  4767. dev->ib_dev.phys_port_cnt = dev->num_ports;
  4768. dev->ib_dev.num_comp_vectors =
  4769. dev->mdev->priv.eq_table.num_comp_vectors;
  4770. dev->ib_dev.dev.parent = &mdev->pdev->dev;
  4771. mutex_init(&dev->cap_mask_mutex);
  4772. INIT_LIST_HEAD(&dev->qp_list);
  4773. spin_lock_init(&dev->reset_flow_resource_lock);
  4774. spin_lock_init(&dev->memic.memic_lock);
  4775. dev->memic.dev = mdev;
  4776. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  4777. err = init_srcu_struct(&dev->mr_srcu);
  4778. if (err)
  4779. goto err_free_port;
  4780. #endif
  4781. return 0;
  4782. err_mp:
  4783. mlx5_ib_cleanup_multiport_master(dev);
  4784. err_free_port:
  4785. kfree(dev->port);
  4786. return -ENOMEM;
  4787. }
  4788. static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
  4789. {
  4790. dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
  4791. if (!dev->flow_db)
  4792. return -ENOMEM;
  4793. mutex_init(&dev->flow_db->lock);
  4794. return 0;
  4795. }
  4796. int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
  4797. {
  4798. struct mlx5_ib_dev *nic_dev;
  4799. nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
  4800. if (!nic_dev)
  4801. return -EINVAL;
  4802. dev->flow_db = nic_dev->flow_db;
  4803. return 0;
  4804. }
  4805. static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
  4806. {
  4807. kfree(dev->flow_db);
  4808. }
  4809. int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
  4810. {
  4811. struct mlx5_core_dev *mdev = dev->mdev;
  4812. int err;
  4813. dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
  4814. dev->ib_dev.uverbs_cmd_mask =
  4815. (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
  4816. (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
  4817. (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
  4818. (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
  4819. (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
  4820. (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
  4821. (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
  4822. (1ull << IB_USER_VERBS_CMD_REG_MR) |
  4823. (1ull << IB_USER_VERBS_CMD_REREG_MR) |
  4824. (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
  4825. (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
  4826. (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
  4827. (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
  4828. (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
  4829. (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
  4830. (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
  4831. (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
  4832. (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
  4833. (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
  4834. (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
  4835. (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
  4836. (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
  4837. (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
  4838. (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
  4839. (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
  4840. (1ull << IB_USER_VERBS_CMD_OPEN_QP);
  4841. dev->ib_dev.uverbs_ex_cmd_mask =
  4842. (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
  4843. (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
  4844. (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
  4845. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
  4846. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
  4847. dev->ib_dev.query_device = mlx5_ib_query_device;
  4848. dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
  4849. dev->ib_dev.query_gid = mlx5_ib_query_gid;
  4850. dev->ib_dev.add_gid = mlx5_ib_add_gid;
  4851. dev->ib_dev.del_gid = mlx5_ib_del_gid;
  4852. dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
  4853. dev->ib_dev.modify_device = mlx5_ib_modify_device;
  4854. dev->ib_dev.modify_port = mlx5_ib_modify_port;
  4855. dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
  4856. dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
  4857. dev->ib_dev.mmap = mlx5_ib_mmap;
  4858. dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
  4859. dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
  4860. dev->ib_dev.create_ah = mlx5_ib_create_ah;
  4861. dev->ib_dev.query_ah = mlx5_ib_query_ah;
  4862. dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
  4863. dev->ib_dev.create_srq = mlx5_ib_create_srq;
  4864. dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
  4865. dev->ib_dev.query_srq = mlx5_ib_query_srq;
  4866. dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
  4867. dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
  4868. dev->ib_dev.create_qp = mlx5_ib_create_qp;
  4869. dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
  4870. dev->ib_dev.query_qp = mlx5_ib_query_qp;
  4871. dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
  4872. dev->ib_dev.drain_sq = mlx5_ib_drain_sq;
  4873. dev->ib_dev.drain_rq = mlx5_ib_drain_rq;
  4874. dev->ib_dev.post_send = mlx5_ib_post_send;
  4875. dev->ib_dev.post_recv = mlx5_ib_post_recv;
  4876. dev->ib_dev.create_cq = mlx5_ib_create_cq;
  4877. dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
  4878. dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
  4879. dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
  4880. dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
  4881. dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
  4882. dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
  4883. dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
  4884. dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
  4885. dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
  4886. dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
  4887. dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
  4888. dev->ib_dev.process_mad = mlx5_ib_process_mad;
  4889. dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
  4890. dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
  4891. dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
  4892. dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
  4893. dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
  4894. if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
  4895. dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
  4896. if (mlx5_core_is_pf(mdev)) {
  4897. dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
  4898. dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
  4899. dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
  4900. dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
  4901. }
  4902. dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
  4903. dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
  4904. if (MLX5_CAP_GEN(mdev, imaicl)) {
  4905. dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
  4906. dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
  4907. dev->ib_dev.uverbs_cmd_mask |=
  4908. (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
  4909. (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
  4910. }
  4911. if (MLX5_CAP_GEN(mdev, xrc)) {
  4912. dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
  4913. dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
  4914. dev->ib_dev.uverbs_cmd_mask |=
  4915. (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
  4916. (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
  4917. }
  4918. if (MLX5_CAP_DEV_MEM(mdev, memic)) {
  4919. dev->ib_dev.alloc_dm = mlx5_ib_alloc_dm;
  4920. dev->ib_dev.dealloc_dm = mlx5_ib_dealloc_dm;
  4921. dev->ib_dev.reg_dm_mr = mlx5_ib_reg_dm_mr;
  4922. }
  4923. dev->ib_dev.create_flow = mlx5_ib_create_flow;
  4924. dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
  4925. dev->ib_dev.uverbs_ex_cmd_mask |=
  4926. (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
  4927. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
  4928. dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
  4929. dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
  4930. dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
  4931. dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
  4932. dev->ib_dev.create_counters = mlx5_ib_create_counters;
  4933. dev->ib_dev.destroy_counters = mlx5_ib_destroy_counters;
  4934. dev->ib_dev.read_counters = mlx5_ib_read_counters;
  4935. err = init_node_data(dev);
  4936. if (err)
  4937. return err;
  4938. if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
  4939. (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
  4940. MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
  4941. mutex_init(&dev->lb_mutex);
  4942. return 0;
  4943. }
  4944. static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
  4945. {
  4946. dev->ib_dev.get_port_immutable = mlx5_port_immutable;
  4947. dev->ib_dev.query_port = mlx5_ib_query_port;
  4948. return 0;
  4949. }
  4950. int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
  4951. {
  4952. dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
  4953. dev->ib_dev.query_port = mlx5_ib_rep_query_port;
  4954. return 0;
  4955. }
  4956. static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev)
  4957. {
  4958. u8 port_num;
  4959. int i;
  4960. for (i = 0; i < dev->num_ports; i++) {
  4961. dev->roce[i].dev = dev;
  4962. dev->roce[i].native_port_num = i + 1;
  4963. dev->roce[i].last_port_state = IB_PORT_DOWN;
  4964. }
  4965. dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
  4966. dev->ib_dev.create_wq = mlx5_ib_create_wq;
  4967. dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
  4968. dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
  4969. dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
  4970. dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
  4971. dev->ib_dev.uverbs_ex_cmd_mask |=
  4972. (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
  4973. (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
  4974. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
  4975. (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
  4976. (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
  4977. port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4978. return mlx5_add_netdev_notifier(dev, port_num);
  4979. }
  4980. static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
  4981. {
  4982. u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
  4983. mlx5_remove_netdev_notifier(dev, port_num);
  4984. }
  4985. int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
  4986. {
  4987. struct mlx5_core_dev *mdev = dev->mdev;
  4988. enum rdma_link_layer ll;
  4989. int port_type_cap;
  4990. int err = 0;
  4991. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  4992. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  4993. if (ll == IB_LINK_LAYER_ETHERNET)
  4994. err = mlx5_ib_stage_common_roce_init(dev);
  4995. return err;
  4996. }
  4997. void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
  4998. {
  4999. mlx5_ib_stage_common_roce_cleanup(dev);
  5000. }
  5001. static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
  5002. {
  5003. struct mlx5_core_dev *mdev = dev->mdev;
  5004. enum rdma_link_layer ll;
  5005. int port_type_cap;
  5006. int err;
  5007. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5008. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5009. if (ll == IB_LINK_LAYER_ETHERNET) {
  5010. err = mlx5_ib_stage_common_roce_init(dev);
  5011. if (err)
  5012. return err;
  5013. err = mlx5_enable_eth(dev);
  5014. if (err)
  5015. goto cleanup;
  5016. }
  5017. return 0;
  5018. cleanup:
  5019. mlx5_ib_stage_common_roce_cleanup(dev);
  5020. return err;
  5021. }
  5022. static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
  5023. {
  5024. struct mlx5_core_dev *mdev = dev->mdev;
  5025. enum rdma_link_layer ll;
  5026. int port_type_cap;
  5027. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5028. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5029. if (ll == IB_LINK_LAYER_ETHERNET) {
  5030. mlx5_disable_eth(dev);
  5031. mlx5_ib_stage_common_roce_cleanup(dev);
  5032. }
  5033. }
  5034. int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
  5035. {
  5036. return create_dev_resources(&dev->devr);
  5037. }
  5038. void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
  5039. {
  5040. destroy_dev_resources(&dev->devr);
  5041. }
  5042. static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
  5043. {
  5044. mlx5_ib_internal_fill_odp_caps(dev);
  5045. return mlx5_ib_odp_init_one(dev);
  5046. }
  5047. int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
  5048. {
  5049. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
  5050. dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
  5051. dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
  5052. return mlx5_ib_alloc_counters(dev);
  5053. }
  5054. return 0;
  5055. }
  5056. void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
  5057. {
  5058. if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
  5059. mlx5_ib_dealloc_counters(dev);
  5060. }
  5061. static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
  5062. {
  5063. return mlx5_ib_init_cong_debugfs(dev,
  5064. mlx5_core_native_port_num(dev->mdev) - 1);
  5065. }
  5066. static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
  5067. {
  5068. mlx5_ib_cleanup_cong_debugfs(dev,
  5069. mlx5_core_native_port_num(dev->mdev) - 1);
  5070. }
  5071. static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
  5072. {
  5073. dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
  5074. return PTR_ERR_OR_ZERO(dev->mdev->priv.uar);
  5075. }
  5076. static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
  5077. {
  5078. mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
  5079. }
  5080. int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
  5081. {
  5082. int err;
  5083. err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
  5084. if (err)
  5085. return err;
  5086. err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
  5087. if (err)
  5088. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  5089. return err;
  5090. }
  5091. void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
  5092. {
  5093. mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
  5094. mlx5_free_bfreg(dev->mdev, &dev->bfreg);
  5095. }
  5096. static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
  5097. {
  5098. return populate_specs_root(dev);
  5099. }
  5100. int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
  5101. {
  5102. return ib_register_device(&dev->ib_dev, NULL);
  5103. }
  5104. void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
  5105. {
  5106. destroy_umrc_res(dev);
  5107. }
  5108. void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
  5109. {
  5110. ib_unregister_device(&dev->ib_dev);
  5111. }
  5112. int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
  5113. {
  5114. return create_umr_res(dev);
  5115. }
  5116. static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
  5117. {
  5118. init_delay_drop(dev);
  5119. return 0;
  5120. }
  5121. static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
  5122. {
  5123. cancel_delay_drop(dev);
  5124. }
  5125. int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
  5126. {
  5127. int err;
  5128. int i;
  5129. for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
  5130. err = device_create_file(&dev->ib_dev.dev,
  5131. mlx5_class_attributes[i]);
  5132. if (err)
  5133. return err;
  5134. }
  5135. return 0;
  5136. }
  5137. static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
  5138. {
  5139. mlx5_ib_register_vport_reps(dev);
  5140. return 0;
  5141. }
  5142. static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
  5143. {
  5144. mlx5_ib_unregister_vport_reps(dev);
  5145. }
  5146. void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
  5147. const struct mlx5_ib_profile *profile,
  5148. int stage)
  5149. {
  5150. /* Number of stages to cleanup */
  5151. while (stage) {
  5152. stage--;
  5153. if (profile->stage[stage].cleanup)
  5154. profile->stage[stage].cleanup(dev);
  5155. }
  5156. ib_dealloc_device((struct ib_device *)dev);
  5157. }
  5158. void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
  5159. const struct mlx5_ib_profile *profile)
  5160. {
  5161. int err;
  5162. int i;
  5163. printk_once(KERN_INFO "%s", mlx5_version);
  5164. for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
  5165. if (profile->stage[i].init) {
  5166. err = profile->stage[i].init(dev);
  5167. if (err)
  5168. goto err_out;
  5169. }
  5170. }
  5171. dev->profile = profile;
  5172. dev->ib_active = true;
  5173. return dev;
  5174. err_out:
  5175. __mlx5_ib_remove(dev, profile, i);
  5176. return NULL;
  5177. }
  5178. static const struct mlx5_ib_profile pf_profile = {
  5179. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5180. mlx5_ib_stage_init_init,
  5181. mlx5_ib_stage_init_cleanup),
  5182. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5183. mlx5_ib_stage_flow_db_init,
  5184. mlx5_ib_stage_flow_db_cleanup),
  5185. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5186. mlx5_ib_stage_caps_init,
  5187. NULL),
  5188. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5189. mlx5_ib_stage_non_default_cb,
  5190. NULL),
  5191. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5192. mlx5_ib_stage_roce_init,
  5193. mlx5_ib_stage_roce_cleanup),
  5194. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5195. mlx5_ib_stage_dev_res_init,
  5196. mlx5_ib_stage_dev_res_cleanup),
  5197. STAGE_CREATE(MLX5_IB_STAGE_ODP,
  5198. mlx5_ib_stage_odp_init,
  5199. NULL),
  5200. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5201. mlx5_ib_stage_counters_init,
  5202. mlx5_ib_stage_counters_cleanup),
  5203. STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
  5204. mlx5_ib_stage_cong_debugfs_init,
  5205. mlx5_ib_stage_cong_debugfs_cleanup),
  5206. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5207. mlx5_ib_stage_uar_init,
  5208. mlx5_ib_stage_uar_cleanup),
  5209. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5210. mlx5_ib_stage_bfrag_init,
  5211. mlx5_ib_stage_bfrag_cleanup),
  5212. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5213. NULL,
  5214. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5215. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5216. mlx5_ib_stage_populate_specs,
  5217. NULL),
  5218. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5219. mlx5_ib_stage_ib_reg_init,
  5220. mlx5_ib_stage_ib_reg_cleanup),
  5221. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5222. mlx5_ib_stage_post_ib_reg_umr_init,
  5223. NULL),
  5224. STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
  5225. mlx5_ib_stage_delay_drop_init,
  5226. mlx5_ib_stage_delay_drop_cleanup),
  5227. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5228. mlx5_ib_stage_class_attr_init,
  5229. NULL),
  5230. };
  5231. static const struct mlx5_ib_profile nic_rep_profile = {
  5232. STAGE_CREATE(MLX5_IB_STAGE_INIT,
  5233. mlx5_ib_stage_init_init,
  5234. mlx5_ib_stage_init_cleanup),
  5235. STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
  5236. mlx5_ib_stage_flow_db_init,
  5237. mlx5_ib_stage_flow_db_cleanup),
  5238. STAGE_CREATE(MLX5_IB_STAGE_CAPS,
  5239. mlx5_ib_stage_caps_init,
  5240. NULL),
  5241. STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
  5242. mlx5_ib_stage_rep_non_default_cb,
  5243. NULL),
  5244. STAGE_CREATE(MLX5_IB_STAGE_ROCE,
  5245. mlx5_ib_stage_rep_roce_init,
  5246. mlx5_ib_stage_rep_roce_cleanup),
  5247. STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
  5248. mlx5_ib_stage_dev_res_init,
  5249. mlx5_ib_stage_dev_res_cleanup),
  5250. STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
  5251. mlx5_ib_stage_counters_init,
  5252. mlx5_ib_stage_counters_cleanup),
  5253. STAGE_CREATE(MLX5_IB_STAGE_UAR,
  5254. mlx5_ib_stage_uar_init,
  5255. mlx5_ib_stage_uar_cleanup),
  5256. STAGE_CREATE(MLX5_IB_STAGE_BFREG,
  5257. mlx5_ib_stage_bfrag_init,
  5258. mlx5_ib_stage_bfrag_cleanup),
  5259. STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
  5260. NULL,
  5261. mlx5_ib_stage_pre_ib_reg_umr_cleanup),
  5262. STAGE_CREATE(MLX5_IB_STAGE_SPECS,
  5263. mlx5_ib_stage_populate_specs,
  5264. NULL),
  5265. STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
  5266. mlx5_ib_stage_ib_reg_init,
  5267. mlx5_ib_stage_ib_reg_cleanup),
  5268. STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
  5269. mlx5_ib_stage_post_ib_reg_umr_init,
  5270. NULL),
  5271. STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
  5272. mlx5_ib_stage_class_attr_init,
  5273. NULL),
  5274. STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
  5275. mlx5_ib_stage_rep_reg_init,
  5276. mlx5_ib_stage_rep_reg_cleanup),
  5277. };
  5278. static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev)
  5279. {
  5280. struct mlx5_ib_multiport_info *mpi;
  5281. struct mlx5_ib_dev *dev;
  5282. bool bound = false;
  5283. int err;
  5284. mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
  5285. if (!mpi)
  5286. return NULL;
  5287. mpi->mdev = mdev;
  5288. err = mlx5_query_nic_vport_system_image_guid(mdev,
  5289. &mpi->sys_image_guid);
  5290. if (err) {
  5291. kfree(mpi);
  5292. return NULL;
  5293. }
  5294. mutex_lock(&mlx5_ib_multiport_mutex);
  5295. list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
  5296. if (dev->sys_image_guid == mpi->sys_image_guid)
  5297. bound = mlx5_ib_bind_slave_port(dev, mpi);
  5298. if (bound) {
  5299. rdma_roce_rescan_device(&dev->ib_dev);
  5300. break;
  5301. }
  5302. }
  5303. if (!bound) {
  5304. list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
  5305. dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
  5306. }
  5307. mutex_unlock(&mlx5_ib_multiport_mutex);
  5308. return mpi;
  5309. }
  5310. static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
  5311. {
  5312. enum rdma_link_layer ll;
  5313. struct mlx5_ib_dev *dev;
  5314. int port_type_cap;
  5315. printk_once(KERN_INFO "%s", mlx5_version);
  5316. port_type_cap = MLX5_CAP_GEN(mdev, port_type);
  5317. ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
  5318. if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET)
  5319. return mlx5_ib_add_slave_port(mdev);
  5320. dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
  5321. if (!dev)
  5322. return NULL;
  5323. dev->mdev = mdev;
  5324. dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
  5325. MLX5_CAP_GEN(mdev, num_vhca_ports));
  5326. if (MLX5_ESWITCH_MANAGER(mdev) &&
  5327. mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
  5328. dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
  5329. return __mlx5_ib_add(dev, &nic_rep_profile);
  5330. }
  5331. return __mlx5_ib_add(dev, &pf_profile);
  5332. }
  5333. static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
  5334. {
  5335. struct mlx5_ib_multiport_info *mpi;
  5336. struct mlx5_ib_dev *dev;
  5337. if (mlx5_core_is_mp_slave(mdev)) {
  5338. mpi = context;
  5339. mutex_lock(&mlx5_ib_multiport_mutex);
  5340. if (mpi->ibdev)
  5341. mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
  5342. list_del(&mpi->list);
  5343. mutex_unlock(&mlx5_ib_multiport_mutex);
  5344. return;
  5345. }
  5346. dev = context;
  5347. __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
  5348. }
  5349. static struct mlx5_interface mlx5_ib_interface = {
  5350. .add = mlx5_ib_add,
  5351. .remove = mlx5_ib_remove,
  5352. .event = mlx5_ib_event,
  5353. #ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
  5354. .pfault = mlx5_ib_pfault,
  5355. #endif
  5356. .protocol = MLX5_INTERFACE_PROTOCOL_IB,
  5357. };
  5358. unsigned long mlx5_ib_get_xlt_emergency_page(void)
  5359. {
  5360. mutex_lock(&xlt_emergency_page_mutex);
  5361. return xlt_emergency_page;
  5362. }
  5363. void mlx5_ib_put_xlt_emergency_page(void)
  5364. {
  5365. mutex_unlock(&xlt_emergency_page_mutex);
  5366. }
  5367. static int __init mlx5_ib_init(void)
  5368. {
  5369. int err;
  5370. xlt_emergency_page = __get_free_page(GFP_KERNEL);
  5371. if (!xlt_emergency_page)
  5372. return -ENOMEM;
  5373. mutex_init(&xlt_emergency_page_mutex);
  5374. mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
  5375. if (!mlx5_ib_event_wq) {
  5376. free_page(xlt_emergency_page);
  5377. return -ENOMEM;
  5378. }
  5379. mlx5_ib_odp_init();
  5380. err = mlx5_register_interface(&mlx5_ib_interface);
  5381. return err;
  5382. }
  5383. static void __exit mlx5_ib_cleanup(void)
  5384. {
  5385. mlx5_unregister_interface(&mlx5_ib_interface);
  5386. destroy_workqueue(mlx5_ib_event_wq);
  5387. mutex_destroy(&xlt_emergency_page_mutex);
  5388. free_page(xlt_emergency_page);
  5389. }
  5390. module_init(mlx5_ib_init);
  5391. module_exit(mlx5_ib_cleanup);