qcom_scm.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899
  1. /* Copyright (c) 2010-2015, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #ifndef __QCOM_SCM_INT_H
  13. #define __QCOM_SCM_INT_H
  14. #define QCOM_SCM_SVC_BOOT 0x1
  15. #define QCOM_SCM_BOOT_ADDR 0x1
  16. #define QCOM_SCM_BOOT_ADDR_MC 0x11
  17. #define QCOM_SCM_SET_REMOTE_STATE 0xa
  18. extern int __qcom_scm_set_remote_state(struct device *dev, u32 state, u32 id);
  19. #define QCOM_SCM_FLAG_HLOS 0x01
  20. #define QCOM_SCM_FLAG_COLDBOOT_MC 0x02
  21. #define QCOM_SCM_FLAG_WARMBOOT_MC 0x04
  22. extern int __qcom_scm_set_warm_boot_addr(struct device *dev, void *entry,
  23. const cpumask_t *cpus);
  24. extern int __qcom_scm_set_cold_boot_addr(void *entry, const cpumask_t *cpus);
  25. #define QCOM_SCM_CMD_TERMINATE_PC 0x2
  26. #define QCOM_SCM_FLUSH_FLAG_MASK 0x3
  27. #define QCOM_SCM_CMD_CORE_HOTPLUGGED 0x10
  28. extern void __qcom_scm_cpu_power_down(u32 flags);
  29. #define QCOM_SCM_SVC_INFO 0x6
  30. #define QCOM_IS_CALL_AVAIL_CMD 0x1
  31. extern int __qcom_scm_is_call_available(struct device *dev, u32 svc_id,
  32. u32 cmd_id);
  33. #define QCOM_SCM_SVC_HDCP 0x11
  34. #define QCOM_SCM_CMD_HDCP 0x01
  35. extern int __qcom_scm_hdcp_req(struct device *dev,
  36. struct qcom_scm_hdcp_req *req, u32 req_cnt, u32 *resp);
  37. extern void __qcom_scm_init(void);
  38. #define QCOM_SCM_SVC_PIL 0x2
  39. #define QCOM_SCM_PAS_INIT_IMAGE_CMD 0x1
  40. #define QCOM_SCM_PAS_MEM_SETUP_CMD 0x2
  41. #define QCOM_SCM_PAS_AUTH_AND_RESET_CMD 0x5
  42. #define QCOM_SCM_PAS_SHUTDOWN_CMD 0x6
  43. #define QCOM_SCM_PAS_IS_SUPPORTED_CMD 0x7
  44. #define QCOM_SCM_PAS_MSS_RESET 0xa
  45. extern bool __qcom_scm_pas_supported(struct device *dev, u32 peripheral);
  46. extern int __qcom_scm_pas_init_image(struct device *dev, u32 peripheral,
  47. dma_addr_t metadata_phys);
  48. extern int __qcom_scm_pas_mem_setup(struct device *dev, u32 peripheral,
  49. phys_addr_t addr, phys_addr_t size);
  50. extern int __qcom_scm_pas_auth_and_reset(struct device *dev, u32 peripheral);
  51. extern int __qcom_scm_pas_shutdown(struct device *dev, u32 peripheral);
  52. extern int __qcom_scm_pas_mss_reset(struct device *dev, bool reset);
  53. /* common error codes */
  54. #define QCOM_SCM_V2_EBUSY -12
  55. #define QCOM_SCM_ENOMEM -5
  56. #define QCOM_SCM_EOPNOTSUPP -4
  57. #define QCOM_SCM_EINVAL_ADDR -3
  58. #define QCOM_SCM_EINVAL_ARG -2
  59. #define QCOM_SCM_ERROR -1
  60. #define QCOM_SCM_INTERRUPTED 1
  61. static inline int qcom_scm_remap_error(int err)
  62. {
  63. switch (err) {
  64. case QCOM_SCM_ERROR:
  65. return -EIO;
  66. case QCOM_SCM_EINVAL_ADDR:
  67. case QCOM_SCM_EINVAL_ARG:
  68. return -EINVAL;
  69. case QCOM_SCM_EOPNOTSUPP:
  70. return -EOPNOTSUPP;
  71. case QCOM_SCM_ENOMEM:
  72. return -ENOMEM;
  73. case QCOM_SCM_V2_EBUSY:
  74. return -EBUSY;
  75. }
  76. return -EINVAL;
  77. }
  78. #define QCOM_SCM_SVC_MP 0xc
  79. #define QCOM_SCM_RESTORE_SEC_CFG 2
  80. extern int __qcom_scm_restore_sec_cfg(struct device *dev, u32 device_id,
  81. u32 spare);
  82. #define QCOM_SCM_IOMMU_SECURE_PTBL_SIZE 3
  83. #define QCOM_SCM_IOMMU_SECURE_PTBL_INIT 4
  84. extern int __qcom_scm_iommu_secure_ptbl_size(struct device *dev, u32 spare,
  85. size_t *size);
  86. extern int __qcom_scm_iommu_secure_ptbl_init(struct device *dev, u64 addr,
  87. u32 size, u32 spare);
  88. #endif