cxl.h 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * Copyright 2014 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _CXL_H_
  10. #define _CXL_H_
  11. #include <linux/interrupt.h>
  12. #include <linux/semaphore.h>
  13. #include <linux/device.h>
  14. #include <linux/types.h>
  15. #include <linux/cdev.h>
  16. #include <linux/pid.h>
  17. #include <linux/io.h>
  18. #include <linux/pci.h>
  19. #include <linux/fs.h>
  20. #include <asm/cputable.h>
  21. #include <asm/mmu.h>
  22. #include <asm/reg.h>
  23. #include <misc/cxl-base.h>
  24. #include <misc/cxl.h>
  25. #include <uapi/misc/cxl.h>
  26. extern uint cxl_verbose;
  27. #define CXL_TIMEOUT 5
  28. /*
  29. * Bump version each time a user API change is made, whether it is
  30. * backwards compatible ot not.
  31. */
  32. #define CXL_API_VERSION 3
  33. #define CXL_API_VERSION_COMPATIBLE 1
  34. /*
  35. * Opaque types to avoid accidentally passing registers for the wrong MMIO
  36. *
  37. * At the end of the day, I'm not married to using typedef here, but it might
  38. * (and has!) help avoid bugs like mixing up CXL_PSL_CtxTime and
  39. * CXL_PSL_CtxTime_An, or calling cxl_p1n_write instead of cxl_p1_write.
  40. *
  41. * I'm quite happy if these are changed back to #defines before upstreaming, it
  42. * should be little more than a regexp search+replace operation in this file.
  43. */
  44. typedef struct {
  45. const int x;
  46. } cxl_p1_reg_t;
  47. typedef struct {
  48. const int x;
  49. } cxl_p1n_reg_t;
  50. typedef struct {
  51. const int x;
  52. } cxl_p2n_reg_t;
  53. #define cxl_reg_off(reg) \
  54. (reg.x)
  55. /* Memory maps. Ref CXL Appendix A */
  56. /* PSL Privilege 1 Memory Map */
  57. /* Configuration and Control area - CAIA 1&2 */
  58. static const cxl_p1_reg_t CXL_PSL_CtxTime = {0x0000};
  59. static const cxl_p1_reg_t CXL_PSL_ErrIVTE = {0x0008};
  60. static const cxl_p1_reg_t CXL_PSL_KEY1 = {0x0010};
  61. static const cxl_p1_reg_t CXL_PSL_KEY2 = {0x0018};
  62. static const cxl_p1_reg_t CXL_PSL_Control = {0x0020};
  63. /* Downloading */
  64. static const cxl_p1_reg_t CXL_PSL_DLCNTL = {0x0060};
  65. static const cxl_p1_reg_t CXL_PSL_DLADDR = {0x0068};
  66. /* PSL Lookaside Buffer Management Area - CAIA 1 */
  67. static const cxl_p1_reg_t CXL_PSL_LBISEL = {0x0080};
  68. static const cxl_p1_reg_t CXL_PSL_SLBIE = {0x0088};
  69. static const cxl_p1_reg_t CXL_PSL_SLBIA = {0x0090};
  70. static const cxl_p1_reg_t CXL_PSL_TLBIE = {0x00A0};
  71. static const cxl_p1_reg_t CXL_PSL_TLBIA = {0x00A8};
  72. static const cxl_p1_reg_t CXL_PSL_AFUSEL = {0x00B0};
  73. /* 0x00C0:7EFF Implementation dependent area */
  74. /* PSL registers - CAIA 1 */
  75. static const cxl_p1_reg_t CXL_PSL_FIR1 = {0x0100};
  76. static const cxl_p1_reg_t CXL_PSL_FIR2 = {0x0108};
  77. static const cxl_p1_reg_t CXL_PSL_Timebase = {0x0110};
  78. static const cxl_p1_reg_t CXL_PSL_VERSION = {0x0118};
  79. static const cxl_p1_reg_t CXL_PSL_RESLCKTO = {0x0128};
  80. static const cxl_p1_reg_t CXL_PSL_TB_CTLSTAT = {0x0140};
  81. static const cxl_p1_reg_t CXL_PSL_FIR_CNTL = {0x0148};
  82. static const cxl_p1_reg_t CXL_PSL_DSNDCTL = {0x0150};
  83. static const cxl_p1_reg_t CXL_PSL_SNWRALLOC = {0x0158};
  84. static const cxl_p1_reg_t CXL_PSL_TRACE = {0x0170};
  85. /* XSL registers (Mellanox CX4) */
  86. static const cxl_p1_reg_t CXL_XSL_Timebase = {0x0100};
  87. static const cxl_p1_reg_t CXL_XSL_TB_CTLSTAT = {0x0108};
  88. static const cxl_p1_reg_t CXL_XSL_FEC = {0x0158};
  89. static const cxl_p1_reg_t CXL_XSL_DSNCTL = {0x0168};
  90. /* PSL registers - CAIA 2 */
  91. static const cxl_p1_reg_t CXL_PSL9_CONTROL = {0x0020};
  92. static const cxl_p1_reg_t CXL_XSL9_INV = {0x0110};
  93. static const cxl_p1_reg_t CXL_XSL9_DBG = {0x0130};
  94. static const cxl_p1_reg_t CXL_XSL9_DEF = {0x0140};
  95. static const cxl_p1_reg_t CXL_XSL9_DSNCTL = {0x0168};
  96. static const cxl_p1_reg_t CXL_PSL9_FIR1 = {0x0300};
  97. static const cxl_p1_reg_t CXL_PSL9_FIR_MASK = {0x0308};
  98. static const cxl_p1_reg_t CXL_PSL9_Timebase = {0x0310};
  99. static const cxl_p1_reg_t CXL_PSL9_DEBUG = {0x0320};
  100. static const cxl_p1_reg_t CXL_PSL9_FIR_CNTL = {0x0348};
  101. static const cxl_p1_reg_t CXL_PSL9_DSNDCTL = {0x0350};
  102. static const cxl_p1_reg_t CXL_PSL9_TB_CTLSTAT = {0x0340};
  103. static const cxl_p1_reg_t CXL_PSL9_TRACECFG = {0x0368};
  104. static const cxl_p1_reg_t CXL_PSL9_APCDEDALLOC = {0x0378};
  105. static const cxl_p1_reg_t CXL_PSL9_APCDEDTYPE = {0x0380};
  106. static const cxl_p1_reg_t CXL_PSL9_TNR_ADDR = {0x0388};
  107. static const cxl_p1_reg_t CXL_PSL9_CTCCFG = {0x0390};
  108. static const cxl_p1_reg_t CXL_PSL9_GP_CT = {0x0398};
  109. static const cxl_p1_reg_t CXL_XSL9_IERAT = {0x0588};
  110. static const cxl_p1_reg_t CXL_XSL9_ILPP = {0x0590};
  111. /* 0x7F00:7FFF Reserved PCIe MSI-X Pending Bit Array area */
  112. /* 0x8000:FFFF Reserved PCIe MSI-X Table Area */
  113. /* PSL Slice Privilege 1 Memory Map */
  114. /* Configuration Area - CAIA 1&2 */
  115. static const cxl_p1n_reg_t CXL_PSL_SR_An = {0x00};
  116. static const cxl_p1n_reg_t CXL_PSL_LPID_An = {0x08};
  117. static const cxl_p1n_reg_t CXL_PSL_AMBAR_An = {0x10};
  118. static const cxl_p1n_reg_t CXL_PSL_SPOffset_An = {0x18};
  119. static const cxl_p1n_reg_t CXL_PSL_ID_An = {0x20};
  120. static const cxl_p1n_reg_t CXL_PSL_SERR_An = {0x28};
  121. /* Memory Management and Lookaside Buffer Management - CAIA 1*/
  122. static const cxl_p1n_reg_t CXL_PSL_SDR_An = {0x30};
  123. /* Memory Management and Lookaside Buffer Management - CAIA 1&2 */
  124. static const cxl_p1n_reg_t CXL_PSL_AMOR_An = {0x38};
  125. /* Pointer Area - CAIA 1&2 */
  126. static const cxl_p1n_reg_t CXL_HAURP_An = {0x80};
  127. static const cxl_p1n_reg_t CXL_PSL_SPAP_An = {0x88};
  128. static const cxl_p1n_reg_t CXL_PSL_LLCMD_An = {0x90};
  129. /* Control Area - CAIA 1&2 */
  130. static const cxl_p1n_reg_t CXL_PSL_SCNTL_An = {0xA0};
  131. static const cxl_p1n_reg_t CXL_PSL_CtxTime_An = {0xA8};
  132. static const cxl_p1n_reg_t CXL_PSL_IVTE_Offset_An = {0xB0};
  133. static const cxl_p1n_reg_t CXL_PSL_IVTE_Limit_An = {0xB8};
  134. /* 0xC0:FF Implementation Dependent Area - CAIA 1&2 */
  135. static const cxl_p1n_reg_t CXL_PSL_FIR_SLICE_An = {0xC0};
  136. static const cxl_p1n_reg_t CXL_AFU_DEBUG_An = {0xC8};
  137. /* 0xC0:FF Implementation Dependent Area - CAIA 1 */
  138. static const cxl_p1n_reg_t CXL_PSL_APCALLOC_A = {0xD0};
  139. static const cxl_p1n_reg_t CXL_PSL_COALLOC_A = {0xD8};
  140. static const cxl_p1n_reg_t CXL_PSL_RXCTL_A = {0xE0};
  141. static const cxl_p1n_reg_t CXL_PSL_SLICE_TRACE = {0xE8};
  142. /* PSL Slice Privilege 2 Memory Map */
  143. /* Configuration and Control Area - CAIA 1&2 */
  144. static const cxl_p2n_reg_t CXL_PSL_PID_TID_An = {0x000};
  145. static const cxl_p2n_reg_t CXL_CSRP_An = {0x008};
  146. /* Configuration and Control Area - CAIA 1 */
  147. static const cxl_p2n_reg_t CXL_AURP0_An = {0x010};
  148. static const cxl_p2n_reg_t CXL_AURP1_An = {0x018};
  149. static const cxl_p2n_reg_t CXL_SSTP0_An = {0x020};
  150. static const cxl_p2n_reg_t CXL_SSTP1_An = {0x028};
  151. /* Configuration and Control Area - CAIA 1 */
  152. static const cxl_p2n_reg_t CXL_PSL_AMR_An = {0x030};
  153. /* Segment Lookaside Buffer Management - CAIA 1 */
  154. static const cxl_p2n_reg_t CXL_SLBIE_An = {0x040};
  155. static const cxl_p2n_reg_t CXL_SLBIA_An = {0x048};
  156. static const cxl_p2n_reg_t CXL_SLBI_Select_An = {0x050};
  157. /* Interrupt Registers - CAIA 1&2 */
  158. static const cxl_p2n_reg_t CXL_PSL_DSISR_An = {0x060};
  159. static const cxl_p2n_reg_t CXL_PSL_DAR_An = {0x068};
  160. static const cxl_p2n_reg_t CXL_PSL_DSR_An = {0x070};
  161. static const cxl_p2n_reg_t CXL_PSL_TFC_An = {0x078};
  162. static const cxl_p2n_reg_t CXL_PSL_PEHandle_An = {0x080};
  163. static const cxl_p2n_reg_t CXL_PSL_ErrStat_An = {0x088};
  164. /* AFU Registers - CAIA 1&2 */
  165. static const cxl_p2n_reg_t CXL_AFU_Cntl_An = {0x090};
  166. static const cxl_p2n_reg_t CXL_AFU_ERR_An = {0x098};
  167. /* Work Element Descriptor - CAIA 1&2 */
  168. static const cxl_p2n_reg_t CXL_PSL_WED_An = {0x0A0};
  169. /* 0x0C0:FFF Implementation Dependent Area */
  170. #define CXL_PSL_SPAP_Addr 0x0ffffffffffff000ULL
  171. #define CXL_PSL_SPAP_Size 0x0000000000000ff0ULL
  172. #define CXL_PSL_SPAP_Size_Shift 4
  173. #define CXL_PSL_SPAP_V 0x0000000000000001ULL
  174. /****** CXL_PSL_Control ****************************************************/
  175. #define CXL_PSL_Control_tb (0x1ull << (63-63))
  176. #define CXL_PSL_Control_Fr (0x1ull << (63-31))
  177. #define CXL_PSL_Control_Fs_MASK (0x3ull << (63-29))
  178. #define CXL_PSL_Control_Fs_Complete (0x3ull << (63-29))
  179. /****** CXL_PSL_DLCNTL *****************************************************/
  180. #define CXL_PSL_DLCNTL_D (0x1ull << (63-28))
  181. #define CXL_PSL_DLCNTL_C (0x1ull << (63-29))
  182. #define CXL_PSL_DLCNTL_E (0x1ull << (63-30))
  183. #define CXL_PSL_DLCNTL_S (0x1ull << (63-31))
  184. #define CXL_PSL_DLCNTL_CE (CXL_PSL_DLCNTL_C | CXL_PSL_DLCNTL_E)
  185. #define CXL_PSL_DLCNTL_DCES (CXL_PSL_DLCNTL_D | CXL_PSL_DLCNTL_CE | CXL_PSL_DLCNTL_S)
  186. /****** CXL_PSL_SR_An ******************************************************/
  187. #define CXL_PSL_SR_An_SF MSR_SF /* 64bit */
  188. #define CXL_PSL_SR_An_TA (1ull << (63-1)) /* Tags active, GA1: 0 */
  189. #define CXL_PSL_SR_An_HV MSR_HV /* Hypervisor, GA1: 0 */
  190. #define CXL_PSL_SR_An_XLAT_hpt (0ull << (63-6))/* Hashed page table (HPT) mode */
  191. #define CXL_PSL_SR_An_XLAT_roh (2ull << (63-6))/* Radix on HPT mode */
  192. #define CXL_PSL_SR_An_XLAT_ror (3ull << (63-6))/* Radix on Radix mode */
  193. #define CXL_PSL_SR_An_BOT (1ull << (63-10)) /* Use the in-memory segment table */
  194. #define CXL_PSL_SR_An_PR MSR_PR /* Problem state, GA1: 1 */
  195. #define CXL_PSL_SR_An_ISL (1ull << (63-53)) /* Ignore Segment Large Page */
  196. #define CXL_PSL_SR_An_TC (1ull << (63-54)) /* Page Table secondary hash */
  197. #define CXL_PSL_SR_An_US (1ull << (63-56)) /* User state, GA1: X */
  198. #define CXL_PSL_SR_An_SC (1ull << (63-58)) /* Segment Table secondary hash */
  199. #define CXL_PSL_SR_An_R MSR_DR /* Relocate, GA1: 1 */
  200. #define CXL_PSL_SR_An_MP (1ull << (63-62)) /* Master Process */
  201. #define CXL_PSL_SR_An_LE (1ull << (63-63)) /* Little Endian */
  202. /****** CXL_PSL_ID_An ****************************************************/
  203. #define CXL_PSL_ID_An_F (1ull << (63-31))
  204. #define CXL_PSL_ID_An_L (1ull << (63-30))
  205. /****** CXL_PSL_SERR_An ****************************************************/
  206. #define CXL_PSL_SERR_An_afuto (1ull << (63-0))
  207. #define CXL_PSL_SERR_An_afudis (1ull << (63-1))
  208. #define CXL_PSL_SERR_An_afuov (1ull << (63-2))
  209. #define CXL_PSL_SERR_An_badsrc (1ull << (63-3))
  210. #define CXL_PSL_SERR_An_badctx (1ull << (63-4))
  211. #define CXL_PSL_SERR_An_llcmdis (1ull << (63-5))
  212. #define CXL_PSL_SERR_An_llcmdto (1ull << (63-6))
  213. #define CXL_PSL_SERR_An_afupar (1ull << (63-7))
  214. #define CXL_PSL_SERR_An_afudup (1ull << (63-8))
  215. #define CXL_PSL_SERR_An_IRQS ( \
  216. CXL_PSL_SERR_An_afuto | CXL_PSL_SERR_An_afudis | CXL_PSL_SERR_An_afuov | \
  217. CXL_PSL_SERR_An_badsrc | CXL_PSL_SERR_An_badctx | CXL_PSL_SERR_An_llcmdis | \
  218. CXL_PSL_SERR_An_llcmdto | CXL_PSL_SERR_An_afupar | CXL_PSL_SERR_An_afudup)
  219. #define CXL_PSL_SERR_An_afuto_mask (1ull << (63-32))
  220. #define CXL_PSL_SERR_An_afudis_mask (1ull << (63-33))
  221. #define CXL_PSL_SERR_An_afuov_mask (1ull << (63-34))
  222. #define CXL_PSL_SERR_An_badsrc_mask (1ull << (63-35))
  223. #define CXL_PSL_SERR_An_badctx_mask (1ull << (63-36))
  224. #define CXL_PSL_SERR_An_llcmdis_mask (1ull << (63-37))
  225. #define CXL_PSL_SERR_An_llcmdto_mask (1ull << (63-38))
  226. #define CXL_PSL_SERR_An_afupar_mask (1ull << (63-39))
  227. #define CXL_PSL_SERR_An_afudup_mask (1ull << (63-40))
  228. #define CXL_PSL_SERR_An_IRQ_MASKS ( \
  229. CXL_PSL_SERR_An_afuto_mask | CXL_PSL_SERR_An_afudis_mask | CXL_PSL_SERR_An_afuov_mask | \
  230. CXL_PSL_SERR_An_badsrc_mask | CXL_PSL_SERR_An_badctx_mask | CXL_PSL_SERR_An_llcmdis_mask | \
  231. CXL_PSL_SERR_An_llcmdto_mask | CXL_PSL_SERR_An_afupar_mask | CXL_PSL_SERR_An_afudup_mask)
  232. #define CXL_PSL_SERR_An_AE (1ull << (63-30))
  233. /****** CXL_PSL_SCNTL_An ****************************************************/
  234. #define CXL_PSL_SCNTL_An_CR (0x1ull << (63-15))
  235. /* Programming Modes: */
  236. #define CXL_PSL_SCNTL_An_PM_MASK (0xffffull << (63-31))
  237. #define CXL_PSL_SCNTL_An_PM_Shared (0x0000ull << (63-31))
  238. #define CXL_PSL_SCNTL_An_PM_OS (0x0001ull << (63-31))
  239. #define CXL_PSL_SCNTL_An_PM_Process (0x0002ull << (63-31))
  240. #define CXL_PSL_SCNTL_An_PM_AFU (0x0004ull << (63-31))
  241. #define CXL_PSL_SCNTL_An_PM_AFU_PBT (0x0104ull << (63-31))
  242. /* Purge Status (ro) */
  243. #define CXL_PSL_SCNTL_An_Ps_MASK (0x3ull << (63-39))
  244. #define CXL_PSL_SCNTL_An_Ps_Pending (0x1ull << (63-39))
  245. #define CXL_PSL_SCNTL_An_Ps_Complete (0x3ull << (63-39))
  246. /* Purge */
  247. #define CXL_PSL_SCNTL_An_Pc (0x1ull << (63-48))
  248. /* Suspend Status (ro) */
  249. #define CXL_PSL_SCNTL_An_Ss_MASK (0x3ull << (63-55))
  250. #define CXL_PSL_SCNTL_An_Ss_Pending (0x1ull << (63-55))
  251. #define CXL_PSL_SCNTL_An_Ss_Complete (0x3ull << (63-55))
  252. /* Suspend Control */
  253. #define CXL_PSL_SCNTL_An_Sc (0x1ull << (63-63))
  254. /* AFU Slice Enable Status (ro) */
  255. #define CXL_AFU_Cntl_An_ES_MASK (0x7ull << (63-2))
  256. #define CXL_AFU_Cntl_An_ES_Disabled (0x0ull << (63-2))
  257. #define CXL_AFU_Cntl_An_ES_Enabled (0x4ull << (63-2))
  258. /* AFU Slice Enable */
  259. #define CXL_AFU_Cntl_An_E (0x1ull << (63-3))
  260. /* AFU Slice Reset status (ro) */
  261. #define CXL_AFU_Cntl_An_RS_MASK (0x3ull << (63-5))
  262. #define CXL_AFU_Cntl_An_RS_Pending (0x1ull << (63-5))
  263. #define CXL_AFU_Cntl_An_RS_Complete (0x2ull << (63-5))
  264. /* AFU Slice Reset */
  265. #define CXL_AFU_Cntl_An_RA (0x1ull << (63-7))
  266. /****** CXL_SSTP0/1_An ******************************************************/
  267. /* These top bits are for the segment that CONTAINS the segment table */
  268. #define CXL_SSTP0_An_B_SHIFT SLB_VSID_SSIZE_SHIFT
  269. #define CXL_SSTP0_An_KS (1ull << (63-2))
  270. #define CXL_SSTP0_An_KP (1ull << (63-3))
  271. #define CXL_SSTP0_An_N (1ull << (63-4))
  272. #define CXL_SSTP0_An_L (1ull << (63-5))
  273. #define CXL_SSTP0_An_C (1ull << (63-6))
  274. #define CXL_SSTP0_An_TA (1ull << (63-7))
  275. #define CXL_SSTP0_An_LP_SHIFT (63-9) /* 2 Bits */
  276. /* And finally, the virtual address & size of the segment table: */
  277. #define CXL_SSTP0_An_SegTableSize_SHIFT (63-31) /* 12 Bits */
  278. #define CXL_SSTP0_An_SegTableSize_MASK \
  279. (((1ull << 12) - 1) << CXL_SSTP0_An_SegTableSize_SHIFT)
  280. #define CXL_SSTP0_An_STVA_U_MASK ((1ull << (63-49))-1)
  281. #define CXL_SSTP1_An_STVA_L_MASK (~((1ull << (63-55))-1))
  282. #define CXL_SSTP1_An_V (1ull << (63-63))
  283. /****** CXL_PSL_SLBIE_[An] - CAIA 1 **************************************************/
  284. /* write: */
  285. #define CXL_SLBIE_C PPC_BIT(36) /* Class */
  286. #define CXL_SLBIE_SS PPC_BITMASK(37, 38) /* Segment Size */
  287. #define CXL_SLBIE_SS_SHIFT PPC_BITLSHIFT(38)
  288. #define CXL_SLBIE_TA PPC_BIT(38) /* Tags Active */
  289. /* read: */
  290. #define CXL_SLBIE_MAX PPC_BITMASK(24, 31)
  291. #define CXL_SLBIE_PENDING PPC_BITMASK(56, 63)
  292. /****** Common to all CXL_TLBIA/SLBIA_[An] - CAIA 1 **********************************/
  293. #define CXL_TLB_SLB_P (1ull) /* Pending (read) */
  294. /****** Common to all CXL_TLB/SLB_IA/IE_[An] registers - CAIA 1 **********************/
  295. #define CXL_TLB_SLB_IQ_ALL (0ull) /* Inv qualifier */
  296. #define CXL_TLB_SLB_IQ_LPID (1ull) /* Inv qualifier */
  297. #define CXL_TLB_SLB_IQ_LPIDPID (3ull) /* Inv qualifier */
  298. /****** CXL_PSL_AFUSEL ******************************************************/
  299. #define CXL_PSL_AFUSEL_A (1ull << (63-55)) /* Adapter wide invalidates affect all AFUs */
  300. /****** CXL_PSL_DSISR_An - CAIA 1 ****************************************************/
  301. #define CXL_PSL_DSISR_An_DS (1ull << (63-0)) /* Segment not found */
  302. #define CXL_PSL_DSISR_An_DM (1ull << (63-1)) /* PTE not found (See also: M) or protection fault */
  303. #define CXL_PSL_DSISR_An_ST (1ull << (63-2)) /* Segment Table PTE not found */
  304. #define CXL_PSL_DSISR_An_UR (1ull << (63-3)) /* AURP PTE not found */
  305. #define CXL_PSL_DSISR_TRANS (CXL_PSL_DSISR_An_DS | CXL_PSL_DSISR_An_DM | CXL_PSL_DSISR_An_ST | CXL_PSL_DSISR_An_UR)
  306. #define CXL_PSL_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  307. #define CXL_PSL_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  308. #define CXL_PSL_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  309. #define CXL_PSL_DSISR_PENDING (CXL_PSL_DSISR_TRANS | CXL_PSL_DSISR_An_PE | CXL_PSL_DSISR_An_AE | CXL_PSL_DSISR_An_OC)
  310. /* NOTE: Bits 32:63 are undefined if DSISR[DS] = 1 */
  311. #define CXL_PSL_DSISR_An_M DSISR_NOHPTE /* PTE not found */
  312. #define CXL_PSL_DSISR_An_P DSISR_PROTFAULT /* Storage protection violation */
  313. #define CXL_PSL_DSISR_An_A (1ull << (63-37)) /* AFU lock access to write through or cache inhibited storage */
  314. #define CXL_PSL_DSISR_An_S DSISR_ISSTORE /* Access was afu_wr or afu_zero */
  315. #define CXL_PSL_DSISR_An_K DSISR_KEYFAULT /* Access not permitted by virtual page class key protection */
  316. /****** CXL_PSL_DSISR_An - CAIA 2 ****************************************************/
  317. #define CXL_PSL9_DSISR_An_TF (1ull << (63-3)) /* Translation fault */
  318. #define CXL_PSL9_DSISR_An_PE (1ull << (63-4)) /* PSL Error (implementation specific) */
  319. #define CXL_PSL9_DSISR_An_AE (1ull << (63-5)) /* AFU Error */
  320. #define CXL_PSL9_DSISR_An_OC (1ull << (63-6)) /* OS Context Warning */
  321. #define CXL_PSL9_DSISR_An_S (1ull << (63-38)) /* TF for a write operation */
  322. #define CXL_PSL9_DSISR_PENDING (CXL_PSL9_DSISR_An_TF | CXL_PSL9_DSISR_An_PE | CXL_PSL9_DSISR_An_AE | CXL_PSL9_DSISR_An_OC)
  323. /*
  324. * NOTE: Bits 56:63 (Checkout Response Status) are valid when DSISR_An[TF] = 1
  325. * Status (0:7) Encoding
  326. */
  327. #define CXL_PSL9_DSISR_An_CO_MASK 0x00000000000000ffULL
  328. #define CXL_PSL9_DSISR_An_SF 0x0000000000000080ULL /* Segment Fault 0b10000000 */
  329. #define CXL_PSL9_DSISR_An_PF_SLR 0x0000000000000088ULL /* PTE not found (Single Level Radix) 0b10001000 */
  330. #define CXL_PSL9_DSISR_An_PF_RGC 0x000000000000008CULL /* PTE not found (Radix Guest (child)) 0b10001100 */
  331. #define CXL_PSL9_DSISR_An_PF_RGP 0x0000000000000090ULL /* PTE not found (Radix Guest (parent)) 0b10010000 */
  332. #define CXL_PSL9_DSISR_An_PF_HRH 0x0000000000000094ULL /* PTE not found (HPT/Radix Host) 0b10010100 */
  333. #define CXL_PSL9_DSISR_An_PF_STEG 0x000000000000009CULL /* PTE not found (STEG VA) 0b10011100 */
  334. #define CXL_PSL9_DSISR_An_URTCH 0x00000000000000B4ULL /* Unsupported Radix Tree Configuration 0b10110100 */
  335. /****** CXL_PSL_TFC_An ******************************************************/
  336. #define CXL_PSL_TFC_An_A (1ull << (63-28)) /* Acknowledge non-translation fault */
  337. #define CXL_PSL_TFC_An_C (1ull << (63-29)) /* Continue (abort transaction) */
  338. #define CXL_PSL_TFC_An_AE (1ull << (63-30)) /* Restart PSL with address error */
  339. #define CXL_PSL_TFC_An_R (1ull << (63-31)) /* Restart PSL transaction */
  340. /****** CXL_PSL_DEBUG *****************************************************/
  341. #define CXL_PSL_DEBUG_CDC (1ull << (63-27)) /* Coherent Data cache support */
  342. /****** CXL_XSL9_IERAT_ERAT - CAIA 2 **********************************/
  343. #define CXL_XSL9_IERAT_MLPID (1ull << (63-0)) /* Match LPID */
  344. #define CXL_XSL9_IERAT_MPID (1ull << (63-1)) /* Match PID */
  345. #define CXL_XSL9_IERAT_PRS (1ull << (63-4)) /* PRS bit for Radix invalidations */
  346. #define CXL_XSL9_IERAT_INVR (1ull << (63-3)) /* Invalidate Radix */
  347. #define CXL_XSL9_IERAT_IALL (1ull << (63-8)) /* Invalidate All */
  348. #define CXL_XSL9_IERAT_IINPROG (1ull << (63-63)) /* Invalidate in progress */
  349. /* cxl_process_element->software_status */
  350. #define CXL_PE_SOFTWARE_STATE_V (1ul << (31 - 0)) /* Valid */
  351. #define CXL_PE_SOFTWARE_STATE_C (1ul << (31 - 29)) /* Complete */
  352. #define CXL_PE_SOFTWARE_STATE_S (1ul << (31 - 30)) /* Suspend */
  353. #define CXL_PE_SOFTWARE_STATE_T (1ul << (31 - 31)) /* Terminate */
  354. /****** CXL_PSL_RXCTL_An (Implementation Specific) **************************
  355. * Controls AFU Hang Pulse, which sets the timeout for the AFU to respond to
  356. * the PSL for any response (except MMIO). Timeouts will occur between 1x to 2x
  357. * of the hang pulse frequency.
  358. */
  359. #define CXL_PSL_RXCTL_AFUHP_4S 0x7000000000000000ULL
  360. /* SPA->sw_command_status */
  361. #define CXL_SPA_SW_CMD_MASK 0xffff000000000000ULL
  362. #define CXL_SPA_SW_CMD_TERMINATE 0x0001000000000000ULL
  363. #define CXL_SPA_SW_CMD_REMOVE 0x0002000000000000ULL
  364. #define CXL_SPA_SW_CMD_SUSPEND 0x0003000000000000ULL
  365. #define CXL_SPA_SW_CMD_RESUME 0x0004000000000000ULL
  366. #define CXL_SPA_SW_CMD_ADD 0x0005000000000000ULL
  367. #define CXL_SPA_SW_CMD_UPDATE 0x0006000000000000ULL
  368. #define CXL_SPA_SW_STATE_MASK 0x0000ffff00000000ULL
  369. #define CXL_SPA_SW_STATE_TERMINATED 0x0000000100000000ULL
  370. #define CXL_SPA_SW_STATE_REMOVED 0x0000000200000000ULL
  371. #define CXL_SPA_SW_STATE_SUSPENDED 0x0000000300000000ULL
  372. #define CXL_SPA_SW_STATE_RESUMED 0x0000000400000000ULL
  373. #define CXL_SPA_SW_STATE_ADDED 0x0000000500000000ULL
  374. #define CXL_SPA_SW_STATE_UPDATED 0x0000000600000000ULL
  375. #define CXL_SPA_SW_PSL_ID_MASK 0x00000000ffff0000ULL
  376. #define CXL_SPA_SW_LINK_MASK 0x000000000000ffffULL
  377. #define CXL_MAX_SLICES 4
  378. #define MAX_AFU_MMIO_REGS 3
  379. #define CXL_MODE_TIME_SLICED 0x4
  380. #define CXL_SUPPORTED_MODES (CXL_MODE_DEDICATED | CXL_MODE_DIRECTED)
  381. #define CXL_DEV_MINORS 13 /* 1 control + 4 AFUs * 3 (dedicated/master/shared) */
  382. #define CXL_CARD_MINOR(adapter) (adapter->adapter_num * CXL_DEV_MINORS)
  383. #define CXL_DEVT_ADAPTER(dev) (MINOR(dev) / CXL_DEV_MINORS)
  384. #define CXL_PSL9_TRACEID_MAX 0xAU
  385. #define CXL_PSL9_TRACESTATE_FIN 0x3U
  386. enum cxl_context_status {
  387. CLOSED,
  388. OPENED,
  389. STARTED
  390. };
  391. enum prefault_modes {
  392. CXL_PREFAULT_NONE,
  393. CXL_PREFAULT_WED,
  394. CXL_PREFAULT_ALL,
  395. };
  396. enum cxl_attrs {
  397. CXL_ADAPTER_ATTRS,
  398. CXL_AFU_MASTER_ATTRS,
  399. CXL_AFU_ATTRS,
  400. };
  401. struct cxl_sste {
  402. __be64 esid_data;
  403. __be64 vsid_data;
  404. };
  405. #define to_cxl_adapter(d) container_of(d, struct cxl, dev)
  406. #define to_cxl_afu(d) container_of(d, struct cxl_afu, dev)
  407. struct cxl_afu_native {
  408. void __iomem *p1n_mmio;
  409. void __iomem *afu_desc_mmio;
  410. irq_hw_number_t psl_hwirq;
  411. unsigned int psl_virq;
  412. struct mutex spa_mutex;
  413. /*
  414. * Only the first part of the SPA is used for the process element
  415. * linked list. The only other part that software needs to worry about
  416. * is sw_command_status, which we store a separate pointer to.
  417. * Everything else in the SPA is only used by hardware
  418. */
  419. struct cxl_process_element *spa;
  420. __be64 *sw_command_status;
  421. unsigned int spa_size;
  422. int spa_order;
  423. int spa_max_procs;
  424. u64 pp_offset;
  425. };
  426. struct cxl_afu_guest {
  427. struct cxl_afu *parent;
  428. u64 handle;
  429. phys_addr_t p2n_phys;
  430. u64 p2n_size;
  431. int max_ints;
  432. bool handle_err;
  433. struct delayed_work work_err;
  434. int previous_state;
  435. };
  436. struct cxl_afu {
  437. struct cxl_afu_native *native;
  438. struct cxl_afu_guest *guest;
  439. irq_hw_number_t serr_hwirq;
  440. unsigned int serr_virq;
  441. char *psl_irq_name;
  442. char *err_irq_name;
  443. void __iomem *p2n_mmio;
  444. phys_addr_t psn_phys;
  445. u64 pp_size;
  446. struct cxl *adapter;
  447. struct device dev;
  448. struct cdev afu_cdev_s, afu_cdev_m, afu_cdev_d;
  449. struct device *chardev_s, *chardev_m, *chardev_d;
  450. struct idr contexts_idr;
  451. struct dentry *debugfs;
  452. struct mutex contexts_lock;
  453. spinlock_t afu_cntl_lock;
  454. /* -1: AFU deconfigured/locked, >= 0: number of readers */
  455. atomic_t configured_state;
  456. /* AFU error buffer fields and bin attribute for sysfs */
  457. u64 eb_len, eb_offset;
  458. struct bin_attribute attr_eb;
  459. /* pointer to the vphb */
  460. struct pci_controller *phb;
  461. int pp_irqs;
  462. int irqs_max;
  463. int num_procs;
  464. int max_procs_virtualised;
  465. int slice;
  466. int modes_supported;
  467. int current_mode;
  468. int crs_num;
  469. u64 crs_len;
  470. u64 crs_offset;
  471. struct list_head crs;
  472. enum prefault_modes prefault_mode;
  473. bool psa;
  474. bool pp_psa;
  475. bool enabled;
  476. };
  477. struct cxl_irq_name {
  478. struct list_head list;
  479. char *name;
  480. };
  481. struct irq_avail {
  482. irq_hw_number_t offset;
  483. irq_hw_number_t range;
  484. unsigned long *bitmap;
  485. };
  486. /*
  487. * This is a cxl context. If the PSL is in dedicated mode, there will be one
  488. * of these per AFU. If in AFU directed there can be lots of these.
  489. */
  490. struct cxl_context {
  491. struct cxl_afu *afu;
  492. /* Problem state MMIO */
  493. phys_addr_t psn_phys;
  494. u64 psn_size;
  495. /* Used to unmap any mmaps when force detaching */
  496. struct address_space *mapping;
  497. struct mutex mapping_lock;
  498. struct page *ff_page;
  499. bool mmio_err_ff;
  500. bool kernelapi;
  501. spinlock_t sste_lock; /* Protects segment table entries */
  502. struct cxl_sste *sstp;
  503. u64 sstp0, sstp1;
  504. unsigned int sst_size, sst_lru;
  505. wait_queue_head_t wq;
  506. /* use mm context associated with this pid for ds faults */
  507. struct pid *pid;
  508. spinlock_t lock; /* Protects pending_irq_mask, pending_fault and fault_addr */
  509. /* Only used in PR mode */
  510. u64 process_token;
  511. /* driver private data */
  512. void *priv;
  513. unsigned long *irq_bitmap; /* Accessed from IRQ context */
  514. struct cxl_irq_ranges irqs;
  515. struct list_head irq_names;
  516. u64 fault_addr;
  517. u64 fault_dsisr;
  518. u64 afu_err;
  519. /*
  520. * This status and it's lock pretects start and detach context
  521. * from racing. It also prevents detach from racing with
  522. * itself
  523. */
  524. enum cxl_context_status status;
  525. struct mutex status_mutex;
  526. /* XXX: Is it possible to need multiple work items at once? */
  527. struct work_struct fault_work;
  528. u64 dsisr;
  529. u64 dar;
  530. struct cxl_process_element *elem;
  531. /*
  532. * pe is the process element handle, assigned by this driver when the
  533. * context is initialized.
  534. *
  535. * external_pe is the PE shown outside of cxl.
  536. * On bare-metal, pe=external_pe, because we decide what the handle is.
  537. * In a guest, we only find out about the pe used by pHyp when the
  538. * context is attached, and that's the value we want to report outside
  539. * of cxl.
  540. */
  541. int pe;
  542. int external_pe;
  543. u32 irq_count;
  544. bool pe_inserted;
  545. bool master;
  546. bool kernel;
  547. bool pending_irq;
  548. bool pending_fault;
  549. bool pending_afu_err;
  550. /* Used by AFU drivers for driver specific event delivery */
  551. struct cxl_afu_driver_ops *afu_driver_ops;
  552. atomic_t afu_driver_events;
  553. struct rcu_head rcu;
  554. struct mm_struct *mm;
  555. u16 tidr;
  556. bool assign_tidr;
  557. };
  558. struct cxl_irq_info;
  559. struct cxl_service_layer_ops {
  560. int (*adapter_regs_init)(struct cxl *adapter, struct pci_dev *dev);
  561. int (*invalidate_all)(struct cxl *adapter);
  562. int (*afu_regs_init)(struct cxl_afu *afu);
  563. int (*sanitise_afu_regs)(struct cxl_afu *afu);
  564. int (*register_serr_irq)(struct cxl_afu *afu);
  565. void (*release_serr_irq)(struct cxl_afu *afu);
  566. irqreturn_t (*handle_interrupt)(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
  567. irqreturn_t (*fail_irq)(struct cxl_afu *afu, struct cxl_irq_info *irq_info);
  568. int (*activate_dedicated_process)(struct cxl_afu *afu);
  569. int (*attach_afu_directed)(struct cxl_context *ctx, u64 wed, u64 amr);
  570. int (*attach_dedicated_process)(struct cxl_context *ctx, u64 wed, u64 amr);
  571. void (*update_dedicated_ivtes)(struct cxl_context *ctx);
  572. void (*debugfs_add_adapter_regs)(struct cxl *adapter, struct dentry *dir);
  573. void (*debugfs_add_afu_regs)(struct cxl_afu *afu, struct dentry *dir);
  574. void (*psl_irq_dump_registers)(struct cxl_context *ctx);
  575. void (*err_irq_dump_registers)(struct cxl *adapter);
  576. void (*debugfs_stop_trace)(struct cxl *adapter);
  577. void (*write_timebase_ctrl)(struct cxl *adapter);
  578. u64 (*timebase_read)(struct cxl *adapter);
  579. int capi_mode;
  580. bool needs_reset_before_disable;
  581. };
  582. struct cxl_native {
  583. u64 afu_desc_off;
  584. u64 afu_desc_size;
  585. void __iomem *p1_mmio;
  586. void __iomem *p2_mmio;
  587. irq_hw_number_t err_hwirq;
  588. unsigned int err_virq;
  589. u64 ps_off;
  590. bool no_data_cache; /* set if no data cache on the card */
  591. const struct cxl_service_layer_ops *sl_ops;
  592. };
  593. struct cxl_guest {
  594. struct platform_device *pdev;
  595. int irq_nranges;
  596. struct cdev cdev;
  597. irq_hw_number_t irq_base_offset;
  598. struct irq_avail *irq_avail;
  599. spinlock_t irq_alloc_lock;
  600. u64 handle;
  601. char *status;
  602. u16 vendor;
  603. u16 device;
  604. u16 subsystem_vendor;
  605. u16 subsystem;
  606. };
  607. struct cxl {
  608. struct cxl_native *native;
  609. struct cxl_guest *guest;
  610. spinlock_t afu_list_lock;
  611. struct cxl_afu *afu[CXL_MAX_SLICES];
  612. struct device dev;
  613. struct dentry *trace;
  614. struct dentry *psl_err_chk;
  615. struct dentry *debugfs;
  616. char *irq_name;
  617. struct bin_attribute cxl_attr;
  618. int adapter_num;
  619. int user_irqs;
  620. int min_pe;
  621. u64 ps_size;
  622. u16 psl_rev;
  623. u16 base_image;
  624. u8 vsec_status;
  625. u8 caia_major;
  626. u8 caia_minor;
  627. u8 slices;
  628. bool user_image_loaded;
  629. bool perst_loads_image;
  630. bool perst_select_user;
  631. bool perst_same_image;
  632. bool psl_timebase_synced;
  633. bool tunneled_ops_supported;
  634. /*
  635. * number of contexts mapped on to this card. Possible values are:
  636. * >0: Number of contexts mapped and new one can be mapped.
  637. * 0: No active contexts and new ones can be mapped.
  638. * -1: No contexts mapped and new ones cannot be mapped.
  639. */
  640. atomic_t contexts_num;
  641. };
  642. int cxl_pci_alloc_one_irq(struct cxl *adapter);
  643. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq);
  644. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter, unsigned int num);
  645. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs, struct cxl *adapter);
  646. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq, unsigned int virq);
  647. int cxl_update_image_control(struct cxl *adapter);
  648. int cxl_pci_reset(struct cxl *adapter);
  649. void cxl_pci_release_afu(struct device *dev);
  650. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  651. /* common == phyp + powernv - CAIA 1&2 */
  652. struct cxl_process_element_common {
  653. __be32 tid;
  654. __be32 pid;
  655. __be64 csrp;
  656. union {
  657. struct {
  658. __be64 aurp0;
  659. __be64 aurp1;
  660. __be64 sstp0;
  661. __be64 sstp1;
  662. } psl8; /* CAIA 1 */
  663. struct {
  664. u8 reserved2[8];
  665. u8 reserved3[8];
  666. u8 reserved4[8];
  667. u8 reserved5[8];
  668. } psl9; /* CAIA 2 */
  669. } u;
  670. __be64 amr;
  671. u8 reserved6[4];
  672. __be64 wed;
  673. } __packed;
  674. /* just powernv - CAIA 1&2 */
  675. struct cxl_process_element {
  676. __be64 sr;
  677. __be64 SPOffset;
  678. union {
  679. __be64 sdr; /* CAIA 1 */
  680. u8 reserved1[8]; /* CAIA 2 */
  681. } u;
  682. __be64 haurp;
  683. __be32 ctxtime;
  684. __be16 ivte_offsets[4];
  685. __be16 ivte_ranges[4];
  686. __be32 lpid;
  687. struct cxl_process_element_common common;
  688. __be32 software_state;
  689. } __packed;
  690. static inline bool cxl_adapter_link_ok(struct cxl *cxl, struct cxl_afu *afu)
  691. {
  692. struct pci_dev *pdev;
  693. if (cpu_has_feature(CPU_FTR_HVMODE)) {
  694. pdev = to_pci_dev(cxl->dev.parent);
  695. return !pci_channel_offline(pdev);
  696. }
  697. return true;
  698. }
  699. static inline void __iomem *_cxl_p1_addr(struct cxl *cxl, cxl_p1_reg_t reg)
  700. {
  701. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  702. return cxl->native->p1_mmio + cxl_reg_off(reg);
  703. }
  704. static inline void cxl_p1_write(struct cxl *cxl, cxl_p1_reg_t reg, u64 val)
  705. {
  706. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  707. out_be64(_cxl_p1_addr(cxl, reg), val);
  708. }
  709. static inline u64 cxl_p1_read(struct cxl *cxl, cxl_p1_reg_t reg)
  710. {
  711. if (likely(cxl_adapter_link_ok(cxl, NULL)))
  712. return in_be64(_cxl_p1_addr(cxl, reg));
  713. else
  714. return ~0ULL;
  715. }
  716. static inline void __iomem *_cxl_p1n_addr(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  717. {
  718. WARN_ON(!cpu_has_feature(CPU_FTR_HVMODE));
  719. return afu->native->p1n_mmio + cxl_reg_off(reg);
  720. }
  721. static inline void cxl_p1n_write(struct cxl_afu *afu, cxl_p1n_reg_t reg, u64 val)
  722. {
  723. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  724. out_be64(_cxl_p1n_addr(afu, reg), val);
  725. }
  726. static inline u64 cxl_p1n_read(struct cxl_afu *afu, cxl_p1n_reg_t reg)
  727. {
  728. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  729. return in_be64(_cxl_p1n_addr(afu, reg));
  730. else
  731. return ~0ULL;
  732. }
  733. static inline void __iomem *_cxl_p2n_addr(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  734. {
  735. return afu->p2n_mmio + cxl_reg_off(reg);
  736. }
  737. static inline void cxl_p2n_write(struct cxl_afu *afu, cxl_p2n_reg_t reg, u64 val)
  738. {
  739. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  740. out_be64(_cxl_p2n_addr(afu, reg), val);
  741. }
  742. static inline u64 cxl_p2n_read(struct cxl_afu *afu, cxl_p2n_reg_t reg)
  743. {
  744. if (likely(cxl_adapter_link_ok(afu->adapter, afu)))
  745. return in_be64(_cxl_p2n_addr(afu, reg));
  746. else
  747. return ~0ULL;
  748. }
  749. static inline bool cxl_is_power8(void)
  750. {
  751. if ((pvr_version_is(PVR_POWER8E)) ||
  752. (pvr_version_is(PVR_POWER8NVL)) ||
  753. (pvr_version_is(PVR_POWER8)))
  754. return true;
  755. return false;
  756. }
  757. static inline bool cxl_is_power9(void)
  758. {
  759. if (pvr_version_is(PVR_POWER9))
  760. return true;
  761. return false;
  762. }
  763. static inline bool cxl_is_power9_dd1(void)
  764. {
  765. if ((pvr_version_is(PVR_POWER9)) &&
  766. cpu_has_feature(CPU_FTR_POWER9_DD1))
  767. return true;
  768. return false;
  769. }
  770. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  771. loff_t off, size_t count);
  772. struct cxl_calls {
  773. void (*cxl_slbia)(struct mm_struct *mm);
  774. struct module *owner;
  775. };
  776. int register_cxl_calls(struct cxl_calls *calls);
  777. void unregister_cxl_calls(struct cxl_calls *calls);
  778. int cxl_update_properties(struct device_node *dn, struct property *new_prop);
  779. void cxl_remove_adapter_nr(struct cxl *adapter);
  780. void cxl_release_spa(struct cxl_afu *afu);
  781. dev_t cxl_get_dev(void);
  782. int cxl_file_init(void);
  783. void cxl_file_exit(void);
  784. int cxl_register_adapter(struct cxl *adapter);
  785. int cxl_register_afu(struct cxl_afu *afu);
  786. int cxl_chardev_d_afu_add(struct cxl_afu *afu);
  787. int cxl_chardev_m_afu_add(struct cxl_afu *afu);
  788. int cxl_chardev_s_afu_add(struct cxl_afu *afu);
  789. void cxl_chardev_afu_remove(struct cxl_afu *afu);
  790. void cxl_context_detach_all(struct cxl_afu *afu);
  791. void cxl_context_free(struct cxl_context *ctx);
  792. void cxl_context_detach(struct cxl_context *ctx);
  793. int cxl_sysfs_adapter_add(struct cxl *adapter);
  794. void cxl_sysfs_adapter_remove(struct cxl *adapter);
  795. int cxl_sysfs_afu_add(struct cxl_afu *afu);
  796. void cxl_sysfs_afu_remove(struct cxl_afu *afu);
  797. int cxl_sysfs_afu_m_add(struct cxl_afu *afu);
  798. void cxl_sysfs_afu_m_remove(struct cxl_afu *afu);
  799. struct cxl *cxl_alloc_adapter(void);
  800. struct cxl_afu *cxl_alloc_afu(struct cxl *adapter, int slice);
  801. int cxl_afu_select_best_mode(struct cxl_afu *afu);
  802. int cxl_native_register_psl_irq(struct cxl_afu *afu);
  803. void cxl_native_release_psl_irq(struct cxl_afu *afu);
  804. int cxl_native_register_psl_err_irq(struct cxl *adapter);
  805. void cxl_native_release_psl_err_irq(struct cxl *adapter);
  806. int cxl_native_register_serr_irq(struct cxl_afu *afu);
  807. void cxl_native_release_serr_irq(struct cxl_afu *afu);
  808. int afu_register_irqs(struct cxl_context *ctx, u32 count);
  809. void afu_release_irqs(struct cxl_context *ctx, void *cookie);
  810. void afu_irq_name_free(struct cxl_context *ctx);
  811. int cxl_attach_afu_directed_psl9(struct cxl_context *ctx, u64 wed, u64 amr);
  812. int cxl_attach_afu_directed_psl8(struct cxl_context *ctx, u64 wed, u64 amr);
  813. int cxl_activate_dedicated_process_psl9(struct cxl_afu *afu);
  814. int cxl_activate_dedicated_process_psl8(struct cxl_afu *afu);
  815. int cxl_attach_dedicated_process_psl9(struct cxl_context *ctx, u64 wed, u64 amr);
  816. int cxl_attach_dedicated_process_psl8(struct cxl_context *ctx, u64 wed, u64 amr);
  817. void cxl_update_dedicated_ivtes_psl9(struct cxl_context *ctx);
  818. void cxl_update_dedicated_ivtes_psl8(struct cxl_context *ctx);
  819. #ifdef CONFIG_DEBUG_FS
  820. int cxl_debugfs_init(void);
  821. void cxl_debugfs_exit(void);
  822. int cxl_debugfs_adapter_add(struct cxl *adapter);
  823. void cxl_debugfs_adapter_remove(struct cxl *adapter);
  824. int cxl_debugfs_afu_add(struct cxl_afu *afu);
  825. void cxl_debugfs_afu_remove(struct cxl_afu *afu);
  826. void cxl_debugfs_add_adapter_regs_psl9(struct cxl *adapter, struct dentry *dir);
  827. void cxl_debugfs_add_adapter_regs_psl8(struct cxl *adapter, struct dentry *dir);
  828. void cxl_debugfs_add_adapter_regs_xsl(struct cxl *adapter, struct dentry *dir);
  829. void cxl_debugfs_add_afu_regs_psl9(struct cxl_afu *afu, struct dentry *dir);
  830. void cxl_debugfs_add_afu_regs_psl8(struct cxl_afu *afu, struct dentry *dir);
  831. #else /* CONFIG_DEBUG_FS */
  832. static inline int __init cxl_debugfs_init(void)
  833. {
  834. return 0;
  835. }
  836. static inline void cxl_debugfs_exit(void)
  837. {
  838. }
  839. static inline int cxl_debugfs_adapter_add(struct cxl *adapter)
  840. {
  841. return 0;
  842. }
  843. static inline void cxl_debugfs_adapter_remove(struct cxl *adapter)
  844. {
  845. }
  846. static inline int cxl_debugfs_afu_add(struct cxl_afu *afu)
  847. {
  848. return 0;
  849. }
  850. static inline void cxl_debugfs_afu_remove(struct cxl_afu *afu)
  851. {
  852. }
  853. static inline void cxl_debugfs_add_adapter_regs_psl9(struct cxl *adapter,
  854. struct dentry *dir)
  855. {
  856. }
  857. static inline void cxl_debugfs_add_adapter_regs_psl8(struct cxl *adapter,
  858. struct dentry *dir)
  859. {
  860. }
  861. static inline void cxl_debugfs_add_adapter_regs_xsl(struct cxl *adapter,
  862. struct dentry *dir)
  863. {
  864. }
  865. static inline void cxl_debugfs_add_afu_regs_psl9(struct cxl_afu *afu, struct dentry *dir)
  866. {
  867. }
  868. static inline void cxl_debugfs_add_afu_regs_psl8(struct cxl_afu *afu, struct dentry *dir)
  869. {
  870. }
  871. #endif /* CONFIG_DEBUG_FS */
  872. void cxl_handle_fault(struct work_struct *work);
  873. void cxl_prefault(struct cxl_context *ctx, u64 wed);
  874. int cxl_handle_mm_fault(struct mm_struct *mm, u64 dsisr, u64 dar);
  875. struct cxl *get_cxl_adapter(int num);
  876. int cxl_alloc_sst(struct cxl_context *ctx);
  877. void cxl_dump_debug_buffer(void *addr, size_t size);
  878. void init_cxl_native(void);
  879. struct cxl_context *cxl_context_alloc(void);
  880. int cxl_context_init(struct cxl_context *ctx, struct cxl_afu *afu, bool master);
  881. void cxl_context_set_mapping(struct cxl_context *ctx,
  882. struct address_space *mapping);
  883. void cxl_context_free(struct cxl_context *ctx);
  884. int cxl_context_iomap(struct cxl_context *ctx, struct vm_area_struct *vma);
  885. unsigned int cxl_map_irq(struct cxl *adapter, irq_hw_number_t hwirq,
  886. irq_handler_t handler, void *cookie, const char *name);
  887. void cxl_unmap_irq(unsigned int virq, void *cookie);
  888. int __detach_context(struct cxl_context *ctx);
  889. /*
  890. * This must match the layout of the H_COLLECT_CA_INT_INFO retbuf defined
  891. * in PAPR.
  892. * Field pid_tid is now 'reserved' because it's no more used on bare-metal.
  893. * On a guest environment, PSL_PID_An is located on the upper 32 bits and
  894. * PSL_TID_An register in the lower 32 bits.
  895. */
  896. struct cxl_irq_info {
  897. u64 dsisr;
  898. u64 dar;
  899. u64 dsr;
  900. u64 reserved;
  901. u64 afu_err;
  902. u64 errstat;
  903. u64 proc_handle;
  904. u64 padding[2]; /* to match the expected retbuf size for plpar_hcall9 */
  905. };
  906. void cxl_assign_psn_space(struct cxl_context *ctx);
  907. int cxl_invalidate_all_psl9(struct cxl *adapter);
  908. int cxl_invalidate_all_psl8(struct cxl *adapter);
  909. irqreturn_t cxl_irq_psl9(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
  910. irqreturn_t cxl_irq_psl8(int irq, struct cxl_context *ctx, struct cxl_irq_info *irq_info);
  911. irqreturn_t cxl_fail_irq_psl(struct cxl_afu *afu, struct cxl_irq_info *irq_info);
  912. int cxl_register_one_irq(struct cxl *adapter, irq_handler_t handler,
  913. void *cookie, irq_hw_number_t *dest_hwirq,
  914. unsigned int *dest_virq, const char *name);
  915. int cxl_check_error(struct cxl_afu *afu);
  916. int cxl_afu_slbia(struct cxl_afu *afu);
  917. int cxl_data_cache_flush(struct cxl *adapter);
  918. int cxl_afu_disable(struct cxl_afu *afu);
  919. int cxl_psl_purge(struct cxl_afu *afu);
  920. int cxl_calc_capp_routing(struct pci_dev *dev, u64 *chipid,
  921. u32 *phb_index, u64 *capp_unit_id);
  922. int cxl_slot_is_switched(struct pci_dev *dev);
  923. int cxl_get_xsl9_dsnctl(struct pci_dev *dev, u64 capp_unit_id, u64 *reg);
  924. u64 cxl_calculate_sr(bool master, bool kernel, bool real_mode, bool p9);
  925. void cxl_native_irq_dump_regs_psl9(struct cxl_context *ctx);
  926. void cxl_native_irq_dump_regs_psl8(struct cxl_context *ctx);
  927. void cxl_native_err_irq_dump_regs_psl8(struct cxl *adapter);
  928. void cxl_native_err_irq_dump_regs_psl9(struct cxl *adapter);
  929. int cxl_pci_vphb_add(struct cxl_afu *afu);
  930. void cxl_pci_vphb_remove(struct cxl_afu *afu);
  931. void cxl_release_mapping(struct cxl_context *ctx);
  932. extern struct pci_driver cxl_pci_driver;
  933. extern struct platform_driver cxl_of_driver;
  934. int afu_allocate_irqs(struct cxl_context *ctx, u32 count);
  935. int afu_open(struct inode *inode, struct file *file);
  936. int afu_release(struct inode *inode, struct file *file);
  937. long afu_ioctl(struct file *file, unsigned int cmd, unsigned long arg);
  938. int afu_mmap(struct file *file, struct vm_area_struct *vm);
  939. __poll_t afu_poll(struct file *file, struct poll_table_struct *poll);
  940. ssize_t afu_read(struct file *file, char __user *buf, size_t count, loff_t *off);
  941. extern const struct file_operations afu_fops;
  942. struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *dev);
  943. void cxl_guest_remove_adapter(struct cxl *adapter);
  944. int cxl_of_read_adapter_handle(struct cxl *adapter, struct device_node *np);
  945. int cxl_of_read_adapter_properties(struct cxl *adapter, struct device_node *np);
  946. ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len);
  947. ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len);
  948. int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np);
  949. void cxl_guest_remove_afu(struct cxl_afu *afu);
  950. int cxl_of_read_afu_handle(struct cxl_afu *afu, struct device_node *afu_np);
  951. int cxl_of_read_afu_properties(struct cxl_afu *afu, struct device_node *afu_np);
  952. int cxl_guest_add_chardev(struct cxl *adapter);
  953. void cxl_guest_remove_chardev(struct cxl *adapter);
  954. void cxl_guest_reload_module(struct cxl *adapter);
  955. int cxl_of_probe(struct platform_device *pdev);
  956. struct cxl_backend_ops {
  957. struct module *module;
  958. int (*adapter_reset)(struct cxl *adapter);
  959. int (*alloc_one_irq)(struct cxl *adapter);
  960. void (*release_one_irq)(struct cxl *adapter, int hwirq);
  961. int (*alloc_irq_ranges)(struct cxl_irq_ranges *irqs,
  962. struct cxl *adapter, unsigned int num);
  963. void (*release_irq_ranges)(struct cxl_irq_ranges *irqs,
  964. struct cxl *adapter);
  965. int (*setup_irq)(struct cxl *adapter, unsigned int hwirq,
  966. unsigned int virq);
  967. irqreturn_t (*handle_psl_slice_error)(struct cxl_context *ctx,
  968. u64 dsisr, u64 errstat);
  969. irqreturn_t (*psl_interrupt)(int irq, void *data);
  970. int (*ack_irq)(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask);
  971. void (*irq_wait)(struct cxl_context *ctx);
  972. int (*attach_process)(struct cxl_context *ctx, bool kernel,
  973. u64 wed, u64 amr);
  974. int (*detach_process)(struct cxl_context *ctx);
  975. void (*update_ivtes)(struct cxl_context *ctx);
  976. bool (*support_attributes)(const char *attr_name, enum cxl_attrs type);
  977. bool (*link_ok)(struct cxl *cxl, struct cxl_afu *afu);
  978. void (*release_afu)(struct device *dev);
  979. ssize_t (*afu_read_err_buffer)(struct cxl_afu *afu, char *buf,
  980. loff_t off, size_t count);
  981. int (*afu_check_and_enable)(struct cxl_afu *afu);
  982. int (*afu_activate_mode)(struct cxl_afu *afu, int mode);
  983. int (*afu_deactivate_mode)(struct cxl_afu *afu, int mode);
  984. int (*afu_reset)(struct cxl_afu *afu);
  985. int (*afu_cr_read8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 *val);
  986. int (*afu_cr_read16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 *val);
  987. int (*afu_cr_read32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 *val);
  988. int (*afu_cr_read64)(struct cxl_afu *afu, int cr_idx, u64 offset, u64 *val);
  989. int (*afu_cr_write8)(struct cxl_afu *afu, int cr_idx, u64 offset, u8 val);
  990. int (*afu_cr_write16)(struct cxl_afu *afu, int cr_idx, u64 offset, u16 val);
  991. int (*afu_cr_write32)(struct cxl_afu *afu, int cr_idx, u64 offset, u32 val);
  992. ssize_t (*read_adapter_vpd)(struct cxl *adapter, void *buf, size_t count);
  993. };
  994. extern const struct cxl_backend_ops cxl_native_ops;
  995. extern const struct cxl_backend_ops cxl_guest_ops;
  996. extern const struct cxl_backend_ops *cxl_ops;
  997. /* check if the given pci_dev is on the the cxl vphb bus */
  998. bool cxl_pci_is_vphb_device(struct pci_dev *dev);
  999. /* decode AFU error bits in the PSL register PSL_SERR_An */
  1000. void cxl_afu_decode_psl_serr(struct cxl_afu *afu, u64 serr);
  1001. /*
  1002. * Increments the number of attached contexts on an adapter.
  1003. * In case an adapter_context_lock is taken the return -EBUSY.
  1004. */
  1005. int cxl_adapter_context_get(struct cxl *adapter);
  1006. /* Decrements the number of attached contexts on an adapter */
  1007. void cxl_adapter_context_put(struct cxl *adapter);
  1008. /* If no active contexts then prevents contexts from being attached */
  1009. int cxl_adapter_context_lock(struct cxl *adapter);
  1010. /* Unlock the contexts-lock if taken. Warn and force unlock otherwise */
  1011. void cxl_adapter_context_unlock(struct cxl *adapter);
  1012. /* Increases the reference count to "struct mm_struct" */
  1013. void cxl_context_mm_count_get(struct cxl_context *ctx);
  1014. /* Decrements the reference count to "struct mm_struct" */
  1015. void cxl_context_mm_count_put(struct cxl_context *ctx);
  1016. #endif